xref: /OK3568_Linux_fs/u-boot/drivers/ddr/fsl/options.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2008, 2010-2014 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <hwconfig.h>
9*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <fsl_ddr.h>
12*4882a593Smuzhiyun #if defined(CONFIG_FSL_LSCH2) || defined(CONFIG_FSL_LSCH3) || \
13*4882a593Smuzhiyun 	defined(CONFIG_ARM)
14*4882a593Smuzhiyun #include <asm/arch/clock.h>
15*4882a593Smuzhiyun #endif
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun  * Use our own stack based buffer before relocation to allow accessing longer
19*4882a593Smuzhiyun  * hwconfig strings that might be in the environment before we've relocated.
20*4882a593Smuzhiyun  * This is pretty fragile on both the use of stack and if the buffer is big
21*4882a593Smuzhiyun  * enough. However we will get a warning from env_get_f() for the latter.
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* Board-specific functions defined in each board's ddr.c */
25*4882a593Smuzhiyun extern void fsl_ddr_board_options(memctl_options_t *popts,
26*4882a593Smuzhiyun 		dimm_params_t *pdimm,
27*4882a593Smuzhiyun 		unsigned int ctrl_num);
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun struct dynamic_odt {
30*4882a593Smuzhiyun 	unsigned int odt_rd_cfg;
31*4882a593Smuzhiyun 	unsigned int odt_wr_cfg;
32*4882a593Smuzhiyun 	unsigned int odt_rtt_norm;
33*4882a593Smuzhiyun 	unsigned int odt_rtt_wr;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
37*4882a593Smuzhiyun /* Quad rank is not verified yet due availability.
38*4882a593Smuzhiyun  * Replacing 20 OHM with 34 OHM since DDR4 doesn't have 20 OHM option
39*4882a593Smuzhiyun  */
40*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt single_Q[4] = {
41*4882a593Smuzhiyun 	{	/* cs0 */
42*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
43*4882a593Smuzhiyun 		FSL_DDR_ODT_CS_AND_OTHER_DIMM,
44*4882a593Smuzhiyun 		DDR4_RTT_34_OHM,	/* unverified */
45*4882a593Smuzhiyun 		DDR4_RTT_120_OHM
46*4882a593Smuzhiyun 	},
47*4882a593Smuzhiyun 	{	/* cs1 */
48*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
49*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
50*4882a593Smuzhiyun 		DDR4_RTT_OFF,
51*4882a593Smuzhiyun 		DDR4_RTT_120_OHM
52*4882a593Smuzhiyun 	},
53*4882a593Smuzhiyun 	{	/* cs2 */
54*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
55*4882a593Smuzhiyun 		FSL_DDR_ODT_CS_AND_OTHER_DIMM,
56*4882a593Smuzhiyun 		DDR4_RTT_34_OHM,
57*4882a593Smuzhiyun 		DDR4_RTT_120_OHM
58*4882a593Smuzhiyun 	},
59*4882a593Smuzhiyun 	{	/* cs3 */
60*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
61*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,	/* tied high */
62*4882a593Smuzhiyun 		DDR4_RTT_OFF,
63*4882a593Smuzhiyun 		DDR4_RTT_120_OHM
64*4882a593Smuzhiyun 	}
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt single_D[4] = {
68*4882a593Smuzhiyun 	{	/* cs0 */
69*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
70*4882a593Smuzhiyun 		FSL_DDR_ODT_ALL,
71*4882a593Smuzhiyun 		DDR4_RTT_40_OHM,
72*4882a593Smuzhiyun 		DDR4_RTT_OFF
73*4882a593Smuzhiyun 	},
74*4882a593Smuzhiyun 	{	/* cs1 */
75*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
76*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
77*4882a593Smuzhiyun 		DDR4_RTT_OFF,
78*4882a593Smuzhiyun 		DDR4_RTT_OFF
79*4882a593Smuzhiyun 	},
80*4882a593Smuzhiyun 	{0, 0, 0, 0},
81*4882a593Smuzhiyun 	{0, 0, 0, 0}
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt single_S[4] = {
85*4882a593Smuzhiyun 	{	/* cs0 */
86*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
87*4882a593Smuzhiyun 		FSL_DDR_ODT_ALL,
88*4882a593Smuzhiyun 		DDR4_RTT_40_OHM,
89*4882a593Smuzhiyun 		DDR4_RTT_OFF
90*4882a593Smuzhiyun 	},
91*4882a593Smuzhiyun 	{0, 0, 0, 0},
92*4882a593Smuzhiyun 	{0, 0, 0, 0},
93*4882a593Smuzhiyun 	{0, 0, 0, 0},
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_DD[4] = {
97*4882a593Smuzhiyun 	{	/* cs0 */
98*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
99*4882a593Smuzhiyun 		FSL_DDR_ODT_SAME_DIMM,
100*4882a593Smuzhiyun 		DDR4_RTT_120_OHM,
101*4882a593Smuzhiyun 		DDR4_RTT_OFF
102*4882a593Smuzhiyun 	},
103*4882a593Smuzhiyun 	{	/* cs1 */
104*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
105*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
106*4882a593Smuzhiyun 		DDR4_RTT_34_OHM,
107*4882a593Smuzhiyun 		DDR4_RTT_OFF
108*4882a593Smuzhiyun 	},
109*4882a593Smuzhiyun 	{	/* cs2 */
110*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
111*4882a593Smuzhiyun 		FSL_DDR_ODT_SAME_DIMM,
112*4882a593Smuzhiyun 		DDR4_RTT_120_OHM,
113*4882a593Smuzhiyun 		DDR4_RTT_OFF
114*4882a593Smuzhiyun 	},
115*4882a593Smuzhiyun 	{	/* cs3 */
116*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
117*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
118*4882a593Smuzhiyun 		DDR4_RTT_34_OHM,
119*4882a593Smuzhiyun 		DDR4_RTT_OFF
120*4882a593Smuzhiyun 	}
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_DS[4] = {
124*4882a593Smuzhiyun 	{	/* cs0 */
125*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
126*4882a593Smuzhiyun 		FSL_DDR_ODT_SAME_DIMM,
127*4882a593Smuzhiyun 		DDR4_RTT_120_OHM,
128*4882a593Smuzhiyun 		DDR4_RTT_OFF
129*4882a593Smuzhiyun 	},
130*4882a593Smuzhiyun 	{	/* cs1 */
131*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
132*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
133*4882a593Smuzhiyun 		DDR4_RTT_34_OHM,
134*4882a593Smuzhiyun 		DDR4_RTT_OFF
135*4882a593Smuzhiyun 	},
136*4882a593Smuzhiyun 	{	/* cs2 */
137*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
138*4882a593Smuzhiyun 		FSL_DDR_ODT_ALL,
139*4882a593Smuzhiyun 		DDR4_RTT_34_OHM,
140*4882a593Smuzhiyun 		DDR4_RTT_120_OHM
141*4882a593Smuzhiyun 	},
142*4882a593Smuzhiyun 	{0, 0, 0, 0}
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_SD[4] = {
145*4882a593Smuzhiyun 	{	/* cs0 */
146*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
147*4882a593Smuzhiyun 		FSL_DDR_ODT_ALL,
148*4882a593Smuzhiyun 		DDR4_RTT_34_OHM,
149*4882a593Smuzhiyun 		DDR4_RTT_120_OHM
150*4882a593Smuzhiyun 	},
151*4882a593Smuzhiyun 	{0, 0, 0, 0},
152*4882a593Smuzhiyun 	{	/* cs2 */
153*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
154*4882a593Smuzhiyun 		FSL_DDR_ODT_SAME_DIMM,
155*4882a593Smuzhiyun 		DDR4_RTT_120_OHM,
156*4882a593Smuzhiyun 		DDR4_RTT_OFF
157*4882a593Smuzhiyun 	},
158*4882a593Smuzhiyun 	{	/* cs3 */
159*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
160*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
161*4882a593Smuzhiyun 		DDR4_RTT_34_OHM,
162*4882a593Smuzhiyun 		DDR4_RTT_OFF
163*4882a593Smuzhiyun 	}
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_SS[4] = {
167*4882a593Smuzhiyun 	{	/* cs0 */
168*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
169*4882a593Smuzhiyun 		FSL_DDR_ODT_ALL,
170*4882a593Smuzhiyun 		DDR4_RTT_34_OHM,
171*4882a593Smuzhiyun 		DDR4_RTT_120_OHM
172*4882a593Smuzhiyun 	},
173*4882a593Smuzhiyun 	{0, 0, 0, 0},
174*4882a593Smuzhiyun 	{	/* cs2 */
175*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
176*4882a593Smuzhiyun 		FSL_DDR_ODT_ALL,
177*4882a593Smuzhiyun 		DDR4_RTT_34_OHM,
178*4882a593Smuzhiyun 		DDR4_RTT_120_OHM
179*4882a593Smuzhiyun 	},
180*4882a593Smuzhiyun 	{0, 0, 0, 0}
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_D0[4] = {
184*4882a593Smuzhiyun 	{	/* cs0 */
185*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
186*4882a593Smuzhiyun 		FSL_DDR_ODT_SAME_DIMM,
187*4882a593Smuzhiyun 		DDR4_RTT_40_OHM,
188*4882a593Smuzhiyun 		DDR4_RTT_OFF
189*4882a593Smuzhiyun 	},
190*4882a593Smuzhiyun 	{	/* cs1 */
191*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
192*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
193*4882a593Smuzhiyun 		DDR4_RTT_OFF,
194*4882a593Smuzhiyun 		DDR4_RTT_OFF
195*4882a593Smuzhiyun 	},
196*4882a593Smuzhiyun 	{0, 0, 0, 0},
197*4882a593Smuzhiyun 	{0, 0, 0, 0}
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_0D[4] = {
201*4882a593Smuzhiyun 	{0, 0, 0, 0},
202*4882a593Smuzhiyun 	{0, 0, 0, 0},
203*4882a593Smuzhiyun 	{	/* cs2 */
204*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
205*4882a593Smuzhiyun 		FSL_DDR_ODT_SAME_DIMM,
206*4882a593Smuzhiyun 		DDR4_RTT_40_OHM,
207*4882a593Smuzhiyun 		DDR4_RTT_OFF
208*4882a593Smuzhiyun 	},
209*4882a593Smuzhiyun 	{	/* cs3 */
210*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
211*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
212*4882a593Smuzhiyun 		DDR4_RTT_OFF,
213*4882a593Smuzhiyun 		DDR4_RTT_OFF
214*4882a593Smuzhiyun 	}
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_S0[4] = {
218*4882a593Smuzhiyun 	{	/* cs0 */
219*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
220*4882a593Smuzhiyun 		FSL_DDR_ODT_CS,
221*4882a593Smuzhiyun 		DDR4_RTT_40_OHM,
222*4882a593Smuzhiyun 		DDR4_RTT_OFF
223*4882a593Smuzhiyun 	},
224*4882a593Smuzhiyun 	{0, 0, 0, 0},
225*4882a593Smuzhiyun 	{0, 0, 0, 0},
226*4882a593Smuzhiyun 	{0, 0, 0, 0}
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_0S[4] = {
231*4882a593Smuzhiyun 	{0, 0, 0, 0},
232*4882a593Smuzhiyun 	{0, 0, 0, 0},
233*4882a593Smuzhiyun 	{	/* cs2 */
234*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
235*4882a593Smuzhiyun 		FSL_DDR_ODT_CS,
236*4882a593Smuzhiyun 		DDR4_RTT_40_OHM,
237*4882a593Smuzhiyun 		DDR4_RTT_OFF
238*4882a593Smuzhiyun 	},
239*4882a593Smuzhiyun 	{0, 0, 0, 0}
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt odt_unknown[4] = {
244*4882a593Smuzhiyun 	{	/* cs0 */
245*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
246*4882a593Smuzhiyun 		FSL_DDR_ODT_CS,
247*4882a593Smuzhiyun 		DDR4_RTT_120_OHM,
248*4882a593Smuzhiyun 		DDR4_RTT_OFF
249*4882a593Smuzhiyun 	},
250*4882a593Smuzhiyun 	{	/* cs1 */
251*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
252*4882a593Smuzhiyun 		FSL_DDR_ODT_CS,
253*4882a593Smuzhiyun 		DDR4_RTT_120_OHM,
254*4882a593Smuzhiyun 		DDR4_RTT_OFF
255*4882a593Smuzhiyun 	},
256*4882a593Smuzhiyun 	{	/* cs2 */
257*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
258*4882a593Smuzhiyun 		FSL_DDR_ODT_CS,
259*4882a593Smuzhiyun 		DDR4_RTT_120_OHM,
260*4882a593Smuzhiyun 		DDR4_RTT_OFF
261*4882a593Smuzhiyun 	},
262*4882a593Smuzhiyun 	{	/* cs3 */
263*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
264*4882a593Smuzhiyun 		FSL_DDR_ODT_CS,
265*4882a593Smuzhiyun 		DDR4_RTT_120_OHM,
266*4882a593Smuzhiyun 		DDR4_RTT_OFF
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun #elif defined(CONFIG_SYS_FSL_DDR3)
270*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt single_Q[4] = {
271*4882a593Smuzhiyun 	{	/* cs0 */
272*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
273*4882a593Smuzhiyun 		FSL_DDR_ODT_CS_AND_OTHER_DIMM,
274*4882a593Smuzhiyun 		DDR3_RTT_20_OHM,
275*4882a593Smuzhiyun 		DDR3_RTT_120_OHM
276*4882a593Smuzhiyun 	},
277*4882a593Smuzhiyun 	{	/* cs1 */
278*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
279*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,	/* tied high */
280*4882a593Smuzhiyun 		DDR3_RTT_OFF,
281*4882a593Smuzhiyun 		DDR3_RTT_120_OHM
282*4882a593Smuzhiyun 	},
283*4882a593Smuzhiyun 	{	/* cs2 */
284*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
285*4882a593Smuzhiyun 		FSL_DDR_ODT_CS_AND_OTHER_DIMM,
286*4882a593Smuzhiyun 		DDR3_RTT_20_OHM,
287*4882a593Smuzhiyun 		DDR3_RTT_120_OHM
288*4882a593Smuzhiyun 	},
289*4882a593Smuzhiyun 	{	/* cs3 */
290*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
291*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,	/* tied high */
292*4882a593Smuzhiyun 		DDR3_RTT_OFF,
293*4882a593Smuzhiyun 		DDR3_RTT_120_OHM
294*4882a593Smuzhiyun 	}
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt single_D[4] = {
298*4882a593Smuzhiyun 	{	/* cs0 */
299*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
300*4882a593Smuzhiyun 		FSL_DDR_ODT_ALL,
301*4882a593Smuzhiyun 		DDR3_RTT_40_OHM,
302*4882a593Smuzhiyun 		DDR3_RTT_OFF
303*4882a593Smuzhiyun 	},
304*4882a593Smuzhiyun 	{	/* cs1 */
305*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
306*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
307*4882a593Smuzhiyun 		DDR3_RTT_OFF,
308*4882a593Smuzhiyun 		DDR3_RTT_OFF
309*4882a593Smuzhiyun 	},
310*4882a593Smuzhiyun 	{0, 0, 0, 0},
311*4882a593Smuzhiyun 	{0, 0, 0, 0}
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt single_S[4] = {
315*4882a593Smuzhiyun 	{	/* cs0 */
316*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
317*4882a593Smuzhiyun 		FSL_DDR_ODT_ALL,
318*4882a593Smuzhiyun 		DDR3_RTT_40_OHM,
319*4882a593Smuzhiyun 		DDR3_RTT_OFF
320*4882a593Smuzhiyun 	},
321*4882a593Smuzhiyun 	{0, 0, 0, 0},
322*4882a593Smuzhiyun 	{0, 0, 0, 0},
323*4882a593Smuzhiyun 	{0, 0, 0, 0},
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_DD[4] = {
327*4882a593Smuzhiyun 	{	/* cs0 */
328*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
329*4882a593Smuzhiyun 		FSL_DDR_ODT_SAME_DIMM,
330*4882a593Smuzhiyun 		DDR3_RTT_120_OHM,
331*4882a593Smuzhiyun 		DDR3_RTT_OFF
332*4882a593Smuzhiyun 	},
333*4882a593Smuzhiyun 	{	/* cs1 */
334*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
335*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
336*4882a593Smuzhiyun 		DDR3_RTT_30_OHM,
337*4882a593Smuzhiyun 		DDR3_RTT_OFF
338*4882a593Smuzhiyun 	},
339*4882a593Smuzhiyun 	{	/* cs2 */
340*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
341*4882a593Smuzhiyun 		FSL_DDR_ODT_SAME_DIMM,
342*4882a593Smuzhiyun 		DDR3_RTT_120_OHM,
343*4882a593Smuzhiyun 		DDR3_RTT_OFF
344*4882a593Smuzhiyun 	},
345*4882a593Smuzhiyun 	{	/* cs3 */
346*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
347*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
348*4882a593Smuzhiyun 		DDR3_RTT_30_OHM,
349*4882a593Smuzhiyun 		DDR3_RTT_OFF
350*4882a593Smuzhiyun 	}
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_DS[4] = {
354*4882a593Smuzhiyun 	{	/* cs0 */
355*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
356*4882a593Smuzhiyun 		FSL_DDR_ODT_SAME_DIMM,
357*4882a593Smuzhiyun 		DDR3_RTT_120_OHM,
358*4882a593Smuzhiyun 		DDR3_RTT_OFF
359*4882a593Smuzhiyun 	},
360*4882a593Smuzhiyun 	{	/* cs1 */
361*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
362*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
363*4882a593Smuzhiyun 		DDR3_RTT_30_OHM,
364*4882a593Smuzhiyun 		DDR3_RTT_OFF
365*4882a593Smuzhiyun 	},
366*4882a593Smuzhiyun 	{	/* cs2 */
367*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
368*4882a593Smuzhiyun 		FSL_DDR_ODT_ALL,
369*4882a593Smuzhiyun 		DDR3_RTT_20_OHM,
370*4882a593Smuzhiyun 		DDR3_RTT_120_OHM
371*4882a593Smuzhiyun 	},
372*4882a593Smuzhiyun 	{0, 0, 0, 0}
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_SD[4] = {
375*4882a593Smuzhiyun 	{	/* cs0 */
376*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
377*4882a593Smuzhiyun 		FSL_DDR_ODT_ALL,
378*4882a593Smuzhiyun 		DDR3_RTT_20_OHM,
379*4882a593Smuzhiyun 		DDR3_RTT_120_OHM
380*4882a593Smuzhiyun 	},
381*4882a593Smuzhiyun 	{0, 0, 0, 0},
382*4882a593Smuzhiyun 	{	/* cs2 */
383*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
384*4882a593Smuzhiyun 		FSL_DDR_ODT_SAME_DIMM,
385*4882a593Smuzhiyun 		DDR3_RTT_120_OHM,
386*4882a593Smuzhiyun 		DDR3_RTT_OFF
387*4882a593Smuzhiyun 	},
388*4882a593Smuzhiyun 	{	/* cs3 */
389*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
390*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
391*4882a593Smuzhiyun 		DDR3_RTT_20_OHM,
392*4882a593Smuzhiyun 		DDR3_RTT_OFF
393*4882a593Smuzhiyun 	}
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_SS[4] = {
397*4882a593Smuzhiyun 	{	/* cs0 */
398*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
399*4882a593Smuzhiyun 		FSL_DDR_ODT_ALL,
400*4882a593Smuzhiyun 		DDR3_RTT_30_OHM,
401*4882a593Smuzhiyun 		DDR3_RTT_120_OHM
402*4882a593Smuzhiyun 	},
403*4882a593Smuzhiyun 	{0, 0, 0, 0},
404*4882a593Smuzhiyun 	{	/* cs2 */
405*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
406*4882a593Smuzhiyun 		FSL_DDR_ODT_ALL,
407*4882a593Smuzhiyun 		DDR3_RTT_30_OHM,
408*4882a593Smuzhiyun 		DDR3_RTT_120_OHM
409*4882a593Smuzhiyun 	},
410*4882a593Smuzhiyun 	{0, 0, 0, 0}
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_D0[4] = {
414*4882a593Smuzhiyun 	{	/* cs0 */
415*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
416*4882a593Smuzhiyun 		FSL_DDR_ODT_SAME_DIMM,
417*4882a593Smuzhiyun 		DDR3_RTT_40_OHM,
418*4882a593Smuzhiyun 		DDR3_RTT_OFF
419*4882a593Smuzhiyun 	},
420*4882a593Smuzhiyun 	{	/* cs1 */
421*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
422*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
423*4882a593Smuzhiyun 		DDR3_RTT_OFF,
424*4882a593Smuzhiyun 		DDR3_RTT_OFF
425*4882a593Smuzhiyun 	},
426*4882a593Smuzhiyun 	{0, 0, 0, 0},
427*4882a593Smuzhiyun 	{0, 0, 0, 0}
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_0D[4] = {
431*4882a593Smuzhiyun 	{0, 0, 0, 0},
432*4882a593Smuzhiyun 	{0, 0, 0, 0},
433*4882a593Smuzhiyun 	{	/* cs2 */
434*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
435*4882a593Smuzhiyun 		FSL_DDR_ODT_SAME_DIMM,
436*4882a593Smuzhiyun 		DDR3_RTT_40_OHM,
437*4882a593Smuzhiyun 		DDR3_RTT_OFF
438*4882a593Smuzhiyun 	},
439*4882a593Smuzhiyun 	{	/* cs3 */
440*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
441*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
442*4882a593Smuzhiyun 		DDR3_RTT_OFF,
443*4882a593Smuzhiyun 		DDR3_RTT_OFF
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_S0[4] = {
448*4882a593Smuzhiyun 	{	/* cs0 */
449*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
450*4882a593Smuzhiyun 		FSL_DDR_ODT_CS,
451*4882a593Smuzhiyun 		DDR3_RTT_40_OHM,
452*4882a593Smuzhiyun 		DDR3_RTT_OFF
453*4882a593Smuzhiyun 	},
454*4882a593Smuzhiyun 	{0, 0, 0, 0},
455*4882a593Smuzhiyun 	{0, 0, 0, 0},
456*4882a593Smuzhiyun 	{0, 0, 0, 0}
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_0S[4] = {
461*4882a593Smuzhiyun 	{0, 0, 0, 0},
462*4882a593Smuzhiyun 	{0, 0, 0, 0},
463*4882a593Smuzhiyun 	{	/* cs2 */
464*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
465*4882a593Smuzhiyun 		FSL_DDR_ODT_CS,
466*4882a593Smuzhiyun 		DDR3_RTT_40_OHM,
467*4882a593Smuzhiyun 		DDR3_RTT_OFF
468*4882a593Smuzhiyun 	},
469*4882a593Smuzhiyun 	{0, 0, 0, 0}
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt odt_unknown[4] = {
474*4882a593Smuzhiyun 	{	/* cs0 */
475*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
476*4882a593Smuzhiyun 		FSL_DDR_ODT_CS,
477*4882a593Smuzhiyun 		DDR3_RTT_120_OHM,
478*4882a593Smuzhiyun 		DDR3_RTT_OFF
479*4882a593Smuzhiyun 	},
480*4882a593Smuzhiyun 	{	/* cs1 */
481*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
482*4882a593Smuzhiyun 		FSL_DDR_ODT_CS,
483*4882a593Smuzhiyun 		DDR3_RTT_120_OHM,
484*4882a593Smuzhiyun 		DDR3_RTT_OFF
485*4882a593Smuzhiyun 	},
486*4882a593Smuzhiyun 	{	/* cs2 */
487*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
488*4882a593Smuzhiyun 		FSL_DDR_ODT_CS,
489*4882a593Smuzhiyun 		DDR3_RTT_120_OHM,
490*4882a593Smuzhiyun 		DDR3_RTT_OFF
491*4882a593Smuzhiyun 	},
492*4882a593Smuzhiyun 	{	/* cs3 */
493*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
494*4882a593Smuzhiyun 		FSL_DDR_ODT_CS,
495*4882a593Smuzhiyun 		DDR3_RTT_120_OHM,
496*4882a593Smuzhiyun 		DDR3_RTT_OFF
497*4882a593Smuzhiyun 	}
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun #else	/* CONFIG_SYS_FSL_DDR3 */
500*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt single_Q[4] = {
501*4882a593Smuzhiyun 	{0, 0, 0, 0},
502*4882a593Smuzhiyun 	{0, 0, 0, 0},
503*4882a593Smuzhiyun 	{0, 0, 0, 0},
504*4882a593Smuzhiyun 	{0, 0, 0, 0}
505*4882a593Smuzhiyun };
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt single_D[4] = {
508*4882a593Smuzhiyun 	{	/* cs0 */
509*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
510*4882a593Smuzhiyun 		FSL_DDR_ODT_ALL,
511*4882a593Smuzhiyun 		DDR2_RTT_150_OHM,
512*4882a593Smuzhiyun 		DDR2_RTT_OFF
513*4882a593Smuzhiyun 	},
514*4882a593Smuzhiyun 	{	/* cs1 */
515*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
516*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
517*4882a593Smuzhiyun 		DDR2_RTT_OFF,
518*4882a593Smuzhiyun 		DDR2_RTT_OFF
519*4882a593Smuzhiyun 	},
520*4882a593Smuzhiyun 	{0, 0, 0, 0},
521*4882a593Smuzhiyun 	{0, 0, 0, 0}
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt single_S[4] = {
525*4882a593Smuzhiyun 	{	/* cs0 */
526*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
527*4882a593Smuzhiyun 		FSL_DDR_ODT_ALL,
528*4882a593Smuzhiyun 		DDR2_RTT_150_OHM,
529*4882a593Smuzhiyun 		DDR2_RTT_OFF
530*4882a593Smuzhiyun 	},
531*4882a593Smuzhiyun 	{0, 0, 0, 0},
532*4882a593Smuzhiyun 	{0, 0, 0, 0},
533*4882a593Smuzhiyun 	{0, 0, 0, 0},
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_DD[4] = {
537*4882a593Smuzhiyun 	{	/* cs0 */
538*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
539*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
540*4882a593Smuzhiyun 		DDR2_RTT_75_OHM,
541*4882a593Smuzhiyun 		DDR2_RTT_OFF
542*4882a593Smuzhiyun 	},
543*4882a593Smuzhiyun 	{	/* cs1 */
544*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
545*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
546*4882a593Smuzhiyun 		DDR2_RTT_OFF,
547*4882a593Smuzhiyun 		DDR2_RTT_OFF
548*4882a593Smuzhiyun 	},
549*4882a593Smuzhiyun 	{	/* cs2 */
550*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
551*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
552*4882a593Smuzhiyun 		DDR2_RTT_75_OHM,
553*4882a593Smuzhiyun 		DDR2_RTT_OFF
554*4882a593Smuzhiyun 	},
555*4882a593Smuzhiyun 	{	/* cs3 */
556*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
557*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
558*4882a593Smuzhiyun 		DDR2_RTT_OFF,
559*4882a593Smuzhiyun 		DDR2_RTT_OFF
560*4882a593Smuzhiyun 	}
561*4882a593Smuzhiyun };
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_DS[4] = {
564*4882a593Smuzhiyun 	{	/* cs0 */
565*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
566*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
567*4882a593Smuzhiyun 		DDR2_RTT_75_OHM,
568*4882a593Smuzhiyun 		DDR2_RTT_OFF
569*4882a593Smuzhiyun 	},
570*4882a593Smuzhiyun 	{	/* cs1 */
571*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
572*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
573*4882a593Smuzhiyun 		DDR2_RTT_OFF,
574*4882a593Smuzhiyun 		DDR2_RTT_OFF
575*4882a593Smuzhiyun 	},
576*4882a593Smuzhiyun 	{	/* cs2 */
577*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
578*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
579*4882a593Smuzhiyun 		DDR2_RTT_75_OHM,
580*4882a593Smuzhiyun 		DDR2_RTT_OFF
581*4882a593Smuzhiyun 	},
582*4882a593Smuzhiyun 	{0, 0, 0, 0}
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_SD[4] = {
586*4882a593Smuzhiyun 	{	/* cs0 */
587*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
588*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
589*4882a593Smuzhiyun 		DDR2_RTT_75_OHM,
590*4882a593Smuzhiyun 		DDR2_RTT_OFF
591*4882a593Smuzhiyun 	},
592*4882a593Smuzhiyun 	{0, 0, 0, 0},
593*4882a593Smuzhiyun 	{	/* cs2 */
594*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
595*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
596*4882a593Smuzhiyun 		DDR2_RTT_75_OHM,
597*4882a593Smuzhiyun 		DDR2_RTT_OFF
598*4882a593Smuzhiyun 	},
599*4882a593Smuzhiyun 	{	/* cs3 */
600*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
601*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
602*4882a593Smuzhiyun 		DDR2_RTT_OFF,
603*4882a593Smuzhiyun 		DDR2_RTT_OFF
604*4882a593Smuzhiyun 	}
605*4882a593Smuzhiyun };
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_SS[4] = {
608*4882a593Smuzhiyun 	{	/* cs0 */
609*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
610*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
611*4882a593Smuzhiyun 		DDR2_RTT_75_OHM,
612*4882a593Smuzhiyun 		DDR2_RTT_OFF
613*4882a593Smuzhiyun 	},
614*4882a593Smuzhiyun 	{0, 0, 0, 0},
615*4882a593Smuzhiyun 	{	/* cs2 */
616*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
617*4882a593Smuzhiyun 		FSL_DDR_ODT_OTHER_DIMM,
618*4882a593Smuzhiyun 		DDR2_RTT_75_OHM,
619*4882a593Smuzhiyun 		DDR2_RTT_OFF
620*4882a593Smuzhiyun 	},
621*4882a593Smuzhiyun 	{0, 0, 0, 0}
622*4882a593Smuzhiyun };
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_D0[4] = {
625*4882a593Smuzhiyun 	{	/* cs0 */
626*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
627*4882a593Smuzhiyun 		FSL_DDR_ODT_ALL,
628*4882a593Smuzhiyun 		DDR2_RTT_150_OHM,
629*4882a593Smuzhiyun 		DDR2_RTT_OFF
630*4882a593Smuzhiyun 	},
631*4882a593Smuzhiyun 	{	/* cs1 */
632*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
633*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
634*4882a593Smuzhiyun 		DDR2_RTT_OFF,
635*4882a593Smuzhiyun 		DDR2_RTT_OFF
636*4882a593Smuzhiyun 	},
637*4882a593Smuzhiyun 	{0, 0, 0, 0},
638*4882a593Smuzhiyun 	{0, 0, 0, 0}
639*4882a593Smuzhiyun };
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_0D[4] = {
642*4882a593Smuzhiyun 	{0, 0, 0, 0},
643*4882a593Smuzhiyun 	{0, 0, 0, 0},
644*4882a593Smuzhiyun 	{	/* cs2 */
645*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
646*4882a593Smuzhiyun 		FSL_DDR_ODT_ALL,
647*4882a593Smuzhiyun 		DDR2_RTT_150_OHM,
648*4882a593Smuzhiyun 		DDR2_RTT_OFF
649*4882a593Smuzhiyun 	},
650*4882a593Smuzhiyun 	{	/* cs3 */
651*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
652*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
653*4882a593Smuzhiyun 		DDR2_RTT_OFF,
654*4882a593Smuzhiyun 		DDR2_RTT_OFF
655*4882a593Smuzhiyun 	}
656*4882a593Smuzhiyun };
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_S0[4] = {
659*4882a593Smuzhiyun 	{	/* cs0 */
660*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
661*4882a593Smuzhiyun 		FSL_DDR_ODT_CS,
662*4882a593Smuzhiyun 		DDR2_RTT_150_OHM,
663*4882a593Smuzhiyun 		DDR2_RTT_OFF
664*4882a593Smuzhiyun 	},
665*4882a593Smuzhiyun 	{0, 0, 0, 0},
666*4882a593Smuzhiyun 	{0, 0, 0, 0},
667*4882a593Smuzhiyun 	{0, 0, 0, 0}
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun };
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt dual_0S[4] = {
672*4882a593Smuzhiyun 	{0, 0, 0, 0},
673*4882a593Smuzhiyun 	{0, 0, 0, 0},
674*4882a593Smuzhiyun 	{	/* cs2 */
675*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
676*4882a593Smuzhiyun 		FSL_DDR_ODT_CS,
677*4882a593Smuzhiyun 		DDR2_RTT_150_OHM,
678*4882a593Smuzhiyun 		DDR2_RTT_OFF
679*4882a593Smuzhiyun 	},
680*4882a593Smuzhiyun 	{0, 0, 0, 0}
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun static __maybe_unused const struct dynamic_odt odt_unknown[4] = {
685*4882a593Smuzhiyun 	{	/* cs0 */
686*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
687*4882a593Smuzhiyun 		FSL_DDR_ODT_CS,
688*4882a593Smuzhiyun 		DDR2_RTT_75_OHM,
689*4882a593Smuzhiyun 		DDR2_RTT_OFF
690*4882a593Smuzhiyun 	},
691*4882a593Smuzhiyun 	{	/* cs1 */
692*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
693*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
694*4882a593Smuzhiyun 		DDR2_RTT_OFF,
695*4882a593Smuzhiyun 		DDR2_RTT_OFF
696*4882a593Smuzhiyun 	},
697*4882a593Smuzhiyun 	{	/* cs2 */
698*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
699*4882a593Smuzhiyun 		FSL_DDR_ODT_CS,
700*4882a593Smuzhiyun 		DDR2_RTT_75_OHM,
701*4882a593Smuzhiyun 		DDR2_RTT_OFF
702*4882a593Smuzhiyun 	},
703*4882a593Smuzhiyun 	{	/* cs3 */
704*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
705*4882a593Smuzhiyun 		FSL_DDR_ODT_NEVER,
706*4882a593Smuzhiyun 		DDR2_RTT_OFF,
707*4882a593Smuzhiyun 		DDR2_RTT_OFF
708*4882a593Smuzhiyun 	}
709*4882a593Smuzhiyun };
710*4882a593Smuzhiyun #endif
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun /*
713*4882a593Smuzhiyun  * Automatically seleect bank interleaving mode based on DIMMs
714*4882a593Smuzhiyun  * in this order: cs0_cs1_cs2_cs3, cs0_cs1, null.
715*4882a593Smuzhiyun  * This function only deal with one or two slots per controller.
716*4882a593Smuzhiyun  */
auto_bank_intlv(dimm_params_t * pdimm)717*4882a593Smuzhiyun static inline unsigned int auto_bank_intlv(dimm_params_t *pdimm)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun #if (CONFIG_DIMM_SLOTS_PER_CTLR == 1)
720*4882a593Smuzhiyun 	if (pdimm[0].n_ranks == 4)
721*4882a593Smuzhiyun 		return FSL_DDR_CS0_CS1_CS2_CS3;
722*4882a593Smuzhiyun 	else if (pdimm[0].n_ranks == 2)
723*4882a593Smuzhiyun 		return FSL_DDR_CS0_CS1;
724*4882a593Smuzhiyun #elif (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
725*4882a593Smuzhiyun #ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
726*4882a593Smuzhiyun 	if (pdimm[0].n_ranks == 4)
727*4882a593Smuzhiyun 		return FSL_DDR_CS0_CS1_CS2_CS3;
728*4882a593Smuzhiyun #endif
729*4882a593Smuzhiyun 	if (pdimm[0].n_ranks == 2) {
730*4882a593Smuzhiyun 		if (pdimm[1].n_ranks == 2)
731*4882a593Smuzhiyun 			return FSL_DDR_CS0_CS1_CS2_CS3;
732*4882a593Smuzhiyun 		else
733*4882a593Smuzhiyun 			return FSL_DDR_CS0_CS1;
734*4882a593Smuzhiyun 	}
735*4882a593Smuzhiyun #endif
736*4882a593Smuzhiyun 	return 0;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun 
populate_memctl_options(const common_timing_params_t * common_dimm,memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)739*4882a593Smuzhiyun unsigned int populate_memctl_options(const common_timing_params_t *common_dimm,
740*4882a593Smuzhiyun 			memctl_options_t *popts,
741*4882a593Smuzhiyun 			dimm_params_t *pdimm,
742*4882a593Smuzhiyun 			unsigned int ctrl_num)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun 	unsigned int i;
745*4882a593Smuzhiyun 	char buffer[HWCONFIG_BUFFER_SIZE];
746*4882a593Smuzhiyun 	char *buf = NULL;
747*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR3) || \
748*4882a593Smuzhiyun 	defined(CONFIG_SYS_FSL_DDR2) || \
749*4882a593Smuzhiyun 	defined(CONFIG_SYS_FSL_DDR4)
750*4882a593Smuzhiyun 	const struct dynamic_odt *pdodt = odt_unknown;
751*4882a593Smuzhiyun #endif
752*4882a593Smuzhiyun 	ulong ddr_freq;
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	/*
755*4882a593Smuzhiyun 	 * Extract hwconfig from environment since we have not properly setup
756*4882a593Smuzhiyun 	 * the environment but need it for ddr config params
757*4882a593Smuzhiyun 	 */
758*4882a593Smuzhiyun 	if (env_get_f("hwconfig", buffer, sizeof(buffer)) > 0)
759*4882a593Smuzhiyun 		buf = buffer;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR3) || \
762*4882a593Smuzhiyun 	defined(CONFIG_SYS_FSL_DDR2) || \
763*4882a593Smuzhiyun 	defined(CONFIG_SYS_FSL_DDR4)
764*4882a593Smuzhiyun 	/* Chip select options. */
765*4882a593Smuzhiyun #if (CONFIG_DIMM_SLOTS_PER_CTLR == 1)
766*4882a593Smuzhiyun 	switch (pdimm[0].n_ranks) {
767*4882a593Smuzhiyun 	case 1:
768*4882a593Smuzhiyun 		pdodt = single_S;
769*4882a593Smuzhiyun 		break;
770*4882a593Smuzhiyun 	case 2:
771*4882a593Smuzhiyun 		pdodt = single_D;
772*4882a593Smuzhiyun 		break;
773*4882a593Smuzhiyun 	case 4:
774*4882a593Smuzhiyun 		pdodt = single_Q;
775*4882a593Smuzhiyun 		break;
776*4882a593Smuzhiyun 	}
777*4882a593Smuzhiyun #elif (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
778*4882a593Smuzhiyun 	switch (pdimm[0].n_ranks) {
779*4882a593Smuzhiyun #ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
780*4882a593Smuzhiyun 	case 4:
781*4882a593Smuzhiyun 		pdodt = single_Q;
782*4882a593Smuzhiyun 		if (pdimm[1].n_ranks)
783*4882a593Smuzhiyun 			printf("Error: Quad- and Dual-rank DIMMs cannot be used together\n");
784*4882a593Smuzhiyun 		break;
785*4882a593Smuzhiyun #endif
786*4882a593Smuzhiyun 	case 2:
787*4882a593Smuzhiyun 		switch (pdimm[1].n_ranks) {
788*4882a593Smuzhiyun 		case 2:
789*4882a593Smuzhiyun 			pdodt = dual_DD;
790*4882a593Smuzhiyun 			break;
791*4882a593Smuzhiyun 		case 1:
792*4882a593Smuzhiyun 			pdodt = dual_DS;
793*4882a593Smuzhiyun 			break;
794*4882a593Smuzhiyun 		case 0:
795*4882a593Smuzhiyun 			pdodt = dual_D0;
796*4882a593Smuzhiyun 			break;
797*4882a593Smuzhiyun 		}
798*4882a593Smuzhiyun 		break;
799*4882a593Smuzhiyun 	case 1:
800*4882a593Smuzhiyun 		switch (pdimm[1].n_ranks) {
801*4882a593Smuzhiyun 		case 2:
802*4882a593Smuzhiyun 			pdodt = dual_SD;
803*4882a593Smuzhiyun 			break;
804*4882a593Smuzhiyun 		case 1:
805*4882a593Smuzhiyun 			pdodt = dual_SS;
806*4882a593Smuzhiyun 			break;
807*4882a593Smuzhiyun 		case 0:
808*4882a593Smuzhiyun 			pdodt = dual_S0;
809*4882a593Smuzhiyun 			break;
810*4882a593Smuzhiyun 		}
811*4882a593Smuzhiyun 		break;
812*4882a593Smuzhiyun 	case 0:
813*4882a593Smuzhiyun 		switch (pdimm[1].n_ranks) {
814*4882a593Smuzhiyun 		case 2:
815*4882a593Smuzhiyun 			pdodt = dual_0D;
816*4882a593Smuzhiyun 			break;
817*4882a593Smuzhiyun 		case 1:
818*4882a593Smuzhiyun 			pdodt = dual_0S;
819*4882a593Smuzhiyun 			break;
820*4882a593Smuzhiyun 		}
821*4882a593Smuzhiyun 		break;
822*4882a593Smuzhiyun 	}
823*4882a593Smuzhiyun #endif	/* CONFIG_DIMM_SLOTS_PER_CTLR */
824*4882a593Smuzhiyun #endif	/* CONFIG_SYS_FSL_DDR2, 3, 4 */
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	/* Pick chip-select local options. */
827*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
828*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR3) || \
829*4882a593Smuzhiyun 	defined(CONFIG_SYS_FSL_DDR2) || \
830*4882a593Smuzhiyun 	defined(CONFIG_SYS_FSL_DDR4)
831*4882a593Smuzhiyun 		popts->cs_local_opts[i].odt_rd_cfg = pdodt[i].odt_rd_cfg;
832*4882a593Smuzhiyun 		popts->cs_local_opts[i].odt_wr_cfg = pdodt[i].odt_wr_cfg;
833*4882a593Smuzhiyun 		popts->cs_local_opts[i].odt_rtt_norm = pdodt[i].odt_rtt_norm;
834*4882a593Smuzhiyun 		popts->cs_local_opts[i].odt_rtt_wr = pdodt[i].odt_rtt_wr;
835*4882a593Smuzhiyun #else
836*4882a593Smuzhiyun 		popts->cs_local_opts[i].odt_rd_cfg = FSL_DDR_ODT_NEVER;
837*4882a593Smuzhiyun 		popts->cs_local_opts[i].odt_wr_cfg = FSL_DDR_ODT_CS;
838*4882a593Smuzhiyun #endif
839*4882a593Smuzhiyun 		popts->cs_local_opts[i].auto_precharge = 0;
840*4882a593Smuzhiyun 	}
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	/* Pick interleaving mode. */
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	/*
845*4882a593Smuzhiyun 	 * 0 = no interleaving
846*4882a593Smuzhiyun 	 * 1 = interleaving between 2 controllers
847*4882a593Smuzhiyun 	 */
848*4882a593Smuzhiyun 	popts->memctl_interleaving = 0;
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	/*
851*4882a593Smuzhiyun 	 * 0 = cacheline
852*4882a593Smuzhiyun 	 * 1 = page
853*4882a593Smuzhiyun 	 * 2 = (logical) bank
854*4882a593Smuzhiyun 	 * 3 = superbank (only if CS interleaving is enabled)
855*4882a593Smuzhiyun 	 */
856*4882a593Smuzhiyun 	popts->memctl_interleaving_mode = 0;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	/*
859*4882a593Smuzhiyun 	 * 0: cacheline: bit 30 of the 36-bit physical addr selects the memctl
860*4882a593Smuzhiyun 	 * 1: page:      bit to the left of the column bits selects the memctl
861*4882a593Smuzhiyun 	 * 2: bank:      bit to the left of the bank bits selects the memctl
862*4882a593Smuzhiyun 	 * 3: superbank: bit to the left of the chip select selects the memctl
863*4882a593Smuzhiyun 	 *
864*4882a593Smuzhiyun 	 * NOTE: ba_intlv (rank interleaving) is independent of memory
865*4882a593Smuzhiyun 	 * controller interleaving; it is only within a memory controller.
866*4882a593Smuzhiyun 	 * Must use superbank interleaving if rank interleaving is used and
867*4882a593Smuzhiyun 	 * memory controller interleaving is enabled.
868*4882a593Smuzhiyun 	 */
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	/*
871*4882a593Smuzhiyun 	 * 0 = no
872*4882a593Smuzhiyun 	 * 0x40 = CS0,CS1
873*4882a593Smuzhiyun 	 * 0x20 = CS2,CS3
874*4882a593Smuzhiyun 	 * 0x60 = CS0,CS1 + CS2,CS3
875*4882a593Smuzhiyun 	 * 0x04 = CS0,CS1,CS2,CS3
876*4882a593Smuzhiyun 	 */
877*4882a593Smuzhiyun 	popts->ba_intlv_ctl = 0;
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	/* Memory Organization Parameters */
880*4882a593Smuzhiyun 	popts->registered_dimm_en = common_dimm->all_dimms_registered;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	/* Operational Mode Paramters */
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	/* Pick ECC modes */
885*4882a593Smuzhiyun 	popts->ecc_mode = 0;		  /* 0 = disabled, 1 = enabled */
886*4882a593Smuzhiyun #ifdef CONFIG_DDR_ECC
887*4882a593Smuzhiyun 	if (hwconfig_sub_f("fsl_ddr", "ecc", buf)) {
888*4882a593Smuzhiyun 		if (hwconfig_subarg_cmp_f("fsl_ddr", "ecc", "on", buf))
889*4882a593Smuzhiyun 			popts->ecc_mode = 1;
890*4882a593Smuzhiyun 	} else
891*4882a593Smuzhiyun 		popts->ecc_mode = 1;
892*4882a593Smuzhiyun #endif
893*4882a593Smuzhiyun 	/* 1 = use memory controler to init data */
894*4882a593Smuzhiyun 	popts->ecc_init_using_memctl = popts->ecc_mode ? 1 : 0;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	/*
897*4882a593Smuzhiyun 	 * Choose DQS config
898*4882a593Smuzhiyun 	 * 0 for DDR1
899*4882a593Smuzhiyun 	 * 1 for DDR2
900*4882a593Smuzhiyun 	 */
901*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR1)
902*4882a593Smuzhiyun 	popts->dqs_config = 0;
903*4882a593Smuzhiyun #elif defined(CONFIG_SYS_FSL_DDR2) || defined(CONFIG_SYS_FSL_DDR3)
904*4882a593Smuzhiyun 	popts->dqs_config = 1;
905*4882a593Smuzhiyun #endif
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	/* Choose self-refresh during sleep. */
908*4882a593Smuzhiyun 	popts->self_refresh_in_sleep = 1;
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	/* Choose dynamic power management mode. */
911*4882a593Smuzhiyun 	popts->dynamic_power = 0;
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	/*
914*4882a593Smuzhiyun 	 * check first dimm for primary sdram width
915*4882a593Smuzhiyun 	 * presuming all dimms are similar
916*4882a593Smuzhiyun 	 * 0 = 64-bit, 1 = 32-bit, 2 = 16-bit
917*4882a593Smuzhiyun 	 */
918*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR1) || defined(CONFIG_SYS_FSL_DDR2)
919*4882a593Smuzhiyun 	if (pdimm[0].n_ranks != 0) {
920*4882a593Smuzhiyun 		if ((pdimm[0].data_width >= 64) && \
921*4882a593Smuzhiyun 			(pdimm[0].data_width <= 72))
922*4882a593Smuzhiyun 			popts->data_bus_width = 0;
923*4882a593Smuzhiyun 		else if ((pdimm[0].data_width >= 32) && \
924*4882a593Smuzhiyun 			(pdimm[0].data_width <= 40))
925*4882a593Smuzhiyun 			popts->data_bus_width = 1;
926*4882a593Smuzhiyun 		else {
927*4882a593Smuzhiyun 			panic("Error: data width %u is invalid!\n",
928*4882a593Smuzhiyun 				pdimm[0].data_width);
929*4882a593Smuzhiyun 		}
930*4882a593Smuzhiyun 	}
931*4882a593Smuzhiyun #else
932*4882a593Smuzhiyun 	if (pdimm[0].n_ranks != 0) {
933*4882a593Smuzhiyun 		if (pdimm[0].primary_sdram_width == 64)
934*4882a593Smuzhiyun 			popts->data_bus_width = 0;
935*4882a593Smuzhiyun 		else if (pdimm[0].primary_sdram_width == 32)
936*4882a593Smuzhiyun 			popts->data_bus_width = 1;
937*4882a593Smuzhiyun 		else if (pdimm[0].primary_sdram_width == 16)
938*4882a593Smuzhiyun 			popts->data_bus_width = 2;
939*4882a593Smuzhiyun 		else {
940*4882a593Smuzhiyun 			panic("Error: primary sdram width %u is invalid!\n",
941*4882a593Smuzhiyun 				pdimm[0].primary_sdram_width);
942*4882a593Smuzhiyun 		}
943*4882a593Smuzhiyun 	}
944*4882a593Smuzhiyun #endif
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	popts->x4_en = (pdimm[0].device_width == 4) ? 1 : 0;
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	/* Choose burst length. */
949*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
950*4882a593Smuzhiyun #if defined(CONFIG_E500MC)
951*4882a593Smuzhiyun 	popts->otf_burst_chop_en = 0;	/* on-the-fly burst chop disable */
952*4882a593Smuzhiyun 	popts->burst_length = DDR_BL8;	/* Fixed 8-beat burst len */
953*4882a593Smuzhiyun #else
954*4882a593Smuzhiyun 	if ((popts->data_bus_width == 1) || (popts->data_bus_width == 2)) {
955*4882a593Smuzhiyun 		/* 32-bit or 16-bit bus */
956*4882a593Smuzhiyun 		popts->otf_burst_chop_en = 0;
957*4882a593Smuzhiyun 		popts->burst_length = DDR_BL8;
958*4882a593Smuzhiyun 	} else {
959*4882a593Smuzhiyun 		popts->otf_burst_chop_en = 1;	/* on-the-fly burst chop */
960*4882a593Smuzhiyun 		popts->burst_length = DDR_OTF;	/* on-the-fly BC4 and BL8 */
961*4882a593Smuzhiyun 	}
962*4882a593Smuzhiyun #endif
963*4882a593Smuzhiyun #else
964*4882a593Smuzhiyun 	popts->burst_length = DDR_BL4;	/* has to be 4 for DDR2 */
965*4882a593Smuzhiyun #endif
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	/* Choose ddr controller address mirror mode */
968*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
969*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_DIMM_SLOTS_PER_CTLR; i++) {
970*4882a593Smuzhiyun 		if (pdimm[i].n_ranks) {
971*4882a593Smuzhiyun 			popts->mirrored_dimm = pdimm[i].mirrored_dimm;
972*4882a593Smuzhiyun 			break;
973*4882a593Smuzhiyun 		}
974*4882a593Smuzhiyun 	}
975*4882a593Smuzhiyun #endif
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	/* Global Timing Parameters. */
978*4882a593Smuzhiyun 	debug("mclk_ps = %u ps\n", get_memory_clk_period_ps(ctrl_num));
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	/* Pick a caslat override. */
981*4882a593Smuzhiyun 	popts->cas_latency_override = 0;
982*4882a593Smuzhiyun 	popts->cas_latency_override_value = 3;
983*4882a593Smuzhiyun 	if (popts->cas_latency_override) {
984*4882a593Smuzhiyun 		debug("using caslat override value = %u\n",
985*4882a593Smuzhiyun 		       popts->cas_latency_override_value);
986*4882a593Smuzhiyun 	}
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	/* Decide whether to use the computed derated latency */
989*4882a593Smuzhiyun 	popts->use_derated_caslat = 0;
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	/* Choose an additive latency. */
992*4882a593Smuzhiyun 	popts->additive_latency_override = 0;
993*4882a593Smuzhiyun 	popts->additive_latency_override_value = 3;
994*4882a593Smuzhiyun 	if (popts->additive_latency_override) {
995*4882a593Smuzhiyun 		debug("using additive latency override value = %u\n",
996*4882a593Smuzhiyun 		       popts->additive_latency_override_value);
997*4882a593Smuzhiyun 	}
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	/*
1000*4882a593Smuzhiyun 	 * 2T_EN setting
1001*4882a593Smuzhiyun 	 *
1002*4882a593Smuzhiyun 	 * Factors to consider for 2T_EN:
1003*4882a593Smuzhiyun 	 *	- number of DIMMs installed
1004*4882a593Smuzhiyun 	 *	- number of components, number of active ranks
1005*4882a593Smuzhiyun 	 *	- how much time you want to spend playing around
1006*4882a593Smuzhiyun 	 */
1007*4882a593Smuzhiyun 	popts->twot_en = 0;
1008*4882a593Smuzhiyun 	popts->threet_en = 0;
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	/* for RDIMM and DDR4 UDIMM/discrete memory, address parity enable */
1011*4882a593Smuzhiyun 	if (popts->registered_dimm_en)
1012*4882a593Smuzhiyun 		popts->ap_en = 1; /* 0 = disable,  1 = enable */
1013*4882a593Smuzhiyun 	else
1014*4882a593Smuzhiyun 		popts->ap_en = 0; /* disabled for DDR4 UDIMM/discrete default */
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	if (hwconfig_sub_f("fsl_ddr", "parity", buf)) {
1017*4882a593Smuzhiyun 		if (hwconfig_subarg_cmp_f("fsl_ddr", "parity", "on", buf)) {
1018*4882a593Smuzhiyun 			if (popts->registered_dimm_en ||
1019*4882a593Smuzhiyun 			    (CONFIG_FSL_SDRAM_TYPE == SDRAM_TYPE_DDR4))
1020*4882a593Smuzhiyun 				popts->ap_en = 1;
1021*4882a593Smuzhiyun 		}
1022*4882a593Smuzhiyun 	}
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	/*
1025*4882a593Smuzhiyun 	 * BSTTOPRE precharge interval
1026*4882a593Smuzhiyun 	 *
1027*4882a593Smuzhiyun 	 * Set this to 0 for global auto precharge
1028*4882a593Smuzhiyun 	 * The value of 0x100 has been used for DDR1, DDR2, DDR3.
1029*4882a593Smuzhiyun 	 * It is not wrong. Any value should be OK. The performance depends on
1030*4882a593Smuzhiyun 	 * applications. There is no one good value for all. One way to set
1031*4882a593Smuzhiyun 	 * is to use 1/4 of refint value.
1032*4882a593Smuzhiyun 	 */
1033*4882a593Smuzhiyun 	popts->bstopre = picos_to_mclk(ctrl_num, common_dimm->refresh_rate_ps)
1034*4882a593Smuzhiyun 			 >> 2;
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	/*
1037*4882a593Smuzhiyun 	 * Window for four activates -- tFAW
1038*4882a593Smuzhiyun 	 *
1039*4882a593Smuzhiyun 	 * FIXME: UM: applies only to DDR2/DDR3 with eight logical banks only
1040*4882a593Smuzhiyun 	 * FIXME: varies depending upon number of column addresses or data
1041*4882a593Smuzhiyun 	 * FIXME: width, was considering looking at pdimm->primary_sdram_width
1042*4882a593Smuzhiyun 	 */
1043*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR1)
1044*4882a593Smuzhiyun 	popts->tfaw_window_four_activates_ps = mclk_to_picos(ctrl_num, 1);
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun #elif defined(CONFIG_SYS_FSL_DDR2)
1047*4882a593Smuzhiyun 	/*
1048*4882a593Smuzhiyun 	 * x4/x8;  some datasheets have 35000
1049*4882a593Smuzhiyun 	 * x16 wide columns only?  Use 50000?
1050*4882a593Smuzhiyun 	 */
1051*4882a593Smuzhiyun 	popts->tfaw_window_four_activates_ps = 37500;
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun #else
1054*4882a593Smuzhiyun 	popts->tfaw_window_four_activates_ps = pdimm[0].tfaw_ps;
1055*4882a593Smuzhiyun #endif
1056*4882a593Smuzhiyun 	popts->zq_en = 0;
1057*4882a593Smuzhiyun 	popts->wrlvl_en = 0;
1058*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
1059*4882a593Smuzhiyun 	/*
1060*4882a593Smuzhiyun 	 * due to ddr3 dimm is fly-by topology
1061*4882a593Smuzhiyun 	 * we suggest to enable write leveling to
1062*4882a593Smuzhiyun 	 * meet the tQDSS under different loading.
1063*4882a593Smuzhiyun 	 */
1064*4882a593Smuzhiyun 	popts->wrlvl_en = 1;
1065*4882a593Smuzhiyun 	popts->zq_en = 1;
1066*4882a593Smuzhiyun 	popts->wrlvl_override = 0;
1067*4882a593Smuzhiyun #endif
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	/*
1070*4882a593Smuzhiyun 	 * Check interleaving configuration from environment.
1071*4882a593Smuzhiyun 	 * Please refer to doc/README.fsl-ddr for the detail.
1072*4882a593Smuzhiyun 	 *
1073*4882a593Smuzhiyun 	 * If memory controller interleaving is enabled, then the data
1074*4882a593Smuzhiyun 	 * bus widths must be programmed identically for all memory controllers.
1075*4882a593Smuzhiyun 	 *
1076*4882a593Smuzhiyun 	 * Attempt to set all controllers to the same chip select
1077*4882a593Smuzhiyun 	 * interleaving mode. It will do a best effort to get the
1078*4882a593Smuzhiyun 	 * requested ranks interleaved together such that the result
1079*4882a593Smuzhiyun 	 * should be a subset of the requested configuration.
1080*4882a593Smuzhiyun 	 *
1081*4882a593Smuzhiyun 	 * if CONFIG_SYS_FSL_DDR_INTLV_256B is defined, mandatory interleaving
1082*4882a593Smuzhiyun 	 * with 256 Byte is enabled.
1083*4882a593Smuzhiyun 	 */
1084*4882a593Smuzhiyun #if (CONFIG_SYS_NUM_DDR_CTLRS > 1)
1085*4882a593Smuzhiyun 	if (!hwconfig_sub_f("fsl_ddr", "ctlr_intlv", buf))
1086*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR_INTLV_256B
1087*4882a593Smuzhiyun 		;
1088*4882a593Smuzhiyun #else
1089*4882a593Smuzhiyun 		goto done;
1090*4882a593Smuzhiyun #endif
1091*4882a593Smuzhiyun 	if (pdimm[0].n_ranks == 0) {
1092*4882a593Smuzhiyun 		printf("There is no rank on CS0 for controller %d.\n", ctrl_num);
1093*4882a593Smuzhiyun 		popts->memctl_interleaving = 0;
1094*4882a593Smuzhiyun 		goto done;
1095*4882a593Smuzhiyun 	}
1096*4882a593Smuzhiyun 	popts->memctl_interleaving = 1;
1097*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR_INTLV_256B
1098*4882a593Smuzhiyun 	popts->memctl_interleaving_mode = FSL_DDR_256B_INTERLEAVING;
1099*4882a593Smuzhiyun 	popts->memctl_interleaving = 1;
1100*4882a593Smuzhiyun 	debug("256 Byte interleaving\n");
1101*4882a593Smuzhiyun #else
1102*4882a593Smuzhiyun 	/*
1103*4882a593Smuzhiyun 	 * test null first. if CONFIG_HWCONFIG is not defined
1104*4882a593Smuzhiyun 	 * hwconfig_arg_cmp returns non-zero
1105*4882a593Smuzhiyun 	 */
1106*4882a593Smuzhiyun 	if (hwconfig_subarg_cmp_f("fsl_ddr", "ctlr_intlv",
1107*4882a593Smuzhiyun 				    "null", buf)) {
1108*4882a593Smuzhiyun 		popts->memctl_interleaving = 0;
1109*4882a593Smuzhiyun 		debug("memory controller interleaving disabled.\n");
1110*4882a593Smuzhiyun 	} else if (hwconfig_subarg_cmp_f("fsl_ddr",
1111*4882a593Smuzhiyun 					"ctlr_intlv",
1112*4882a593Smuzhiyun 					"cacheline", buf)) {
1113*4882a593Smuzhiyun 		popts->memctl_interleaving_mode =
1114*4882a593Smuzhiyun 			((CONFIG_SYS_NUM_DDR_CTLRS == 3) && ctrl_num == 2) ?
1115*4882a593Smuzhiyun 			0 : FSL_DDR_CACHE_LINE_INTERLEAVING;
1116*4882a593Smuzhiyun 		popts->memctl_interleaving =
1117*4882a593Smuzhiyun 			((CONFIG_SYS_NUM_DDR_CTLRS == 3) && ctrl_num == 2) ?
1118*4882a593Smuzhiyun 			0 : 1;
1119*4882a593Smuzhiyun 	} else if (hwconfig_subarg_cmp_f("fsl_ddr",
1120*4882a593Smuzhiyun 					"ctlr_intlv",
1121*4882a593Smuzhiyun 					"page", buf)) {
1122*4882a593Smuzhiyun 		popts->memctl_interleaving_mode =
1123*4882a593Smuzhiyun 			((CONFIG_SYS_NUM_DDR_CTLRS == 3) && ctrl_num == 2) ?
1124*4882a593Smuzhiyun 			0 : FSL_DDR_PAGE_INTERLEAVING;
1125*4882a593Smuzhiyun 		popts->memctl_interleaving =
1126*4882a593Smuzhiyun 			((CONFIG_SYS_NUM_DDR_CTLRS == 3) && ctrl_num == 2) ?
1127*4882a593Smuzhiyun 			0 : 1;
1128*4882a593Smuzhiyun 	} else if (hwconfig_subarg_cmp_f("fsl_ddr",
1129*4882a593Smuzhiyun 					"ctlr_intlv",
1130*4882a593Smuzhiyun 					"bank", buf)) {
1131*4882a593Smuzhiyun 		popts->memctl_interleaving_mode =
1132*4882a593Smuzhiyun 			((CONFIG_SYS_NUM_DDR_CTLRS == 3) && ctrl_num == 2) ?
1133*4882a593Smuzhiyun 			0 : FSL_DDR_BANK_INTERLEAVING;
1134*4882a593Smuzhiyun 		popts->memctl_interleaving =
1135*4882a593Smuzhiyun 			((CONFIG_SYS_NUM_DDR_CTLRS == 3) && ctrl_num == 2) ?
1136*4882a593Smuzhiyun 			0 : 1;
1137*4882a593Smuzhiyun 	} else if (hwconfig_subarg_cmp_f("fsl_ddr",
1138*4882a593Smuzhiyun 					"ctlr_intlv",
1139*4882a593Smuzhiyun 					"superbank", buf)) {
1140*4882a593Smuzhiyun 		popts->memctl_interleaving_mode =
1141*4882a593Smuzhiyun 			((CONFIG_SYS_NUM_DDR_CTLRS == 3) && ctrl_num == 2) ?
1142*4882a593Smuzhiyun 			0 : FSL_DDR_SUPERBANK_INTERLEAVING;
1143*4882a593Smuzhiyun 		popts->memctl_interleaving =
1144*4882a593Smuzhiyun 			((CONFIG_SYS_NUM_DDR_CTLRS == 3) && ctrl_num == 2) ?
1145*4882a593Smuzhiyun 			0 : 1;
1146*4882a593Smuzhiyun #if (CONFIG_SYS_NUM_DDR_CTLRS == 3)
1147*4882a593Smuzhiyun 	} else if (hwconfig_subarg_cmp_f("fsl_ddr",
1148*4882a593Smuzhiyun 					"ctlr_intlv",
1149*4882a593Smuzhiyun 					"3way_1KB", buf)) {
1150*4882a593Smuzhiyun 		popts->memctl_interleaving_mode =
1151*4882a593Smuzhiyun 			FSL_DDR_3WAY_1KB_INTERLEAVING;
1152*4882a593Smuzhiyun 	} else if (hwconfig_subarg_cmp_f("fsl_ddr",
1153*4882a593Smuzhiyun 					"ctlr_intlv",
1154*4882a593Smuzhiyun 					"3way_4KB", buf)) {
1155*4882a593Smuzhiyun 		popts->memctl_interleaving_mode =
1156*4882a593Smuzhiyun 			FSL_DDR_3WAY_4KB_INTERLEAVING;
1157*4882a593Smuzhiyun 	} else if (hwconfig_subarg_cmp_f("fsl_ddr",
1158*4882a593Smuzhiyun 					"ctlr_intlv",
1159*4882a593Smuzhiyun 					"3way_8KB", buf)) {
1160*4882a593Smuzhiyun 		popts->memctl_interleaving_mode =
1161*4882a593Smuzhiyun 			FSL_DDR_3WAY_8KB_INTERLEAVING;
1162*4882a593Smuzhiyun #elif (CONFIG_SYS_NUM_DDR_CTLRS == 4)
1163*4882a593Smuzhiyun 	} else if (hwconfig_subarg_cmp_f("fsl_ddr",
1164*4882a593Smuzhiyun 					"ctlr_intlv",
1165*4882a593Smuzhiyun 					"4way_1KB", buf)) {
1166*4882a593Smuzhiyun 		popts->memctl_interleaving_mode =
1167*4882a593Smuzhiyun 			FSL_DDR_4WAY_1KB_INTERLEAVING;
1168*4882a593Smuzhiyun 	} else if (hwconfig_subarg_cmp_f("fsl_ddr",
1169*4882a593Smuzhiyun 					"ctlr_intlv",
1170*4882a593Smuzhiyun 					"4way_4KB", buf)) {
1171*4882a593Smuzhiyun 		popts->memctl_interleaving_mode =
1172*4882a593Smuzhiyun 			FSL_DDR_4WAY_4KB_INTERLEAVING;
1173*4882a593Smuzhiyun 	} else if (hwconfig_subarg_cmp_f("fsl_ddr",
1174*4882a593Smuzhiyun 					"ctlr_intlv",
1175*4882a593Smuzhiyun 					"4way_8KB", buf)) {
1176*4882a593Smuzhiyun 		popts->memctl_interleaving_mode =
1177*4882a593Smuzhiyun 			FSL_DDR_4WAY_8KB_INTERLEAVING;
1178*4882a593Smuzhiyun #endif
1179*4882a593Smuzhiyun 	} else {
1180*4882a593Smuzhiyun 		popts->memctl_interleaving = 0;
1181*4882a593Smuzhiyun 		printf("hwconfig has unrecognized parameter for ctlr_intlv.\n");
1182*4882a593Smuzhiyun 	}
1183*4882a593Smuzhiyun #endif	/* CONFIG_SYS_FSL_DDR_INTLV_256B */
1184*4882a593Smuzhiyun done:
1185*4882a593Smuzhiyun #endif /* CONFIG_SYS_NUM_DDR_CTLRS > 1 */
1186*4882a593Smuzhiyun 	if ((hwconfig_sub_f("fsl_ddr", "bank_intlv", buf)) &&
1187*4882a593Smuzhiyun 		(CONFIG_CHIP_SELECTS_PER_CTRL > 1)) {
1188*4882a593Smuzhiyun 		/* test null first. if CONFIG_HWCONFIG is not defined,
1189*4882a593Smuzhiyun 		 * hwconfig_subarg_cmp_f returns non-zero */
1190*4882a593Smuzhiyun 		if (hwconfig_subarg_cmp_f("fsl_ddr", "bank_intlv",
1191*4882a593Smuzhiyun 					    "null", buf))
1192*4882a593Smuzhiyun 			debug("bank interleaving disabled.\n");
1193*4882a593Smuzhiyun 		else if (hwconfig_subarg_cmp_f("fsl_ddr", "bank_intlv",
1194*4882a593Smuzhiyun 						 "cs0_cs1", buf))
1195*4882a593Smuzhiyun 			popts->ba_intlv_ctl = FSL_DDR_CS0_CS1;
1196*4882a593Smuzhiyun 		else if (hwconfig_subarg_cmp_f("fsl_ddr", "bank_intlv",
1197*4882a593Smuzhiyun 						 "cs2_cs3", buf))
1198*4882a593Smuzhiyun 			popts->ba_intlv_ctl = FSL_DDR_CS2_CS3;
1199*4882a593Smuzhiyun 		else if (hwconfig_subarg_cmp_f("fsl_ddr", "bank_intlv",
1200*4882a593Smuzhiyun 						 "cs0_cs1_and_cs2_cs3", buf))
1201*4882a593Smuzhiyun 			popts->ba_intlv_ctl = FSL_DDR_CS0_CS1_AND_CS2_CS3;
1202*4882a593Smuzhiyun 		else if (hwconfig_subarg_cmp_f("fsl_ddr", "bank_intlv",
1203*4882a593Smuzhiyun 						 "cs0_cs1_cs2_cs3", buf))
1204*4882a593Smuzhiyun 			popts->ba_intlv_ctl = FSL_DDR_CS0_CS1_CS2_CS3;
1205*4882a593Smuzhiyun 		else if (hwconfig_subarg_cmp_f("fsl_ddr", "bank_intlv",
1206*4882a593Smuzhiyun 						"auto", buf))
1207*4882a593Smuzhiyun 			popts->ba_intlv_ctl = auto_bank_intlv(pdimm);
1208*4882a593Smuzhiyun 		else
1209*4882a593Smuzhiyun 			printf("hwconfig has unrecognized parameter for bank_intlv.\n");
1210*4882a593Smuzhiyun 		switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
1211*4882a593Smuzhiyun 		case FSL_DDR_CS0_CS1_CS2_CS3:
1212*4882a593Smuzhiyun #if (CONFIG_DIMM_SLOTS_PER_CTLR == 1)
1213*4882a593Smuzhiyun 			if (pdimm[0].n_ranks < 4) {
1214*4882a593Smuzhiyun 				popts->ba_intlv_ctl = 0;
1215*4882a593Smuzhiyun 				printf("Not enough bank(chip-select) for "
1216*4882a593Smuzhiyun 					"CS0+CS1+CS2+CS3 on controller %d, "
1217*4882a593Smuzhiyun 					"interleaving disabled!\n", ctrl_num);
1218*4882a593Smuzhiyun 			}
1219*4882a593Smuzhiyun #elif (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
1220*4882a593Smuzhiyun #ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
1221*4882a593Smuzhiyun 			if (pdimm[0].n_ranks == 4)
1222*4882a593Smuzhiyun 				break;
1223*4882a593Smuzhiyun #endif
1224*4882a593Smuzhiyun 			if ((pdimm[0].n_ranks < 2) && (pdimm[1].n_ranks < 2)) {
1225*4882a593Smuzhiyun 				popts->ba_intlv_ctl = 0;
1226*4882a593Smuzhiyun 				printf("Not enough bank(chip-select) for "
1227*4882a593Smuzhiyun 					"CS0+CS1+CS2+CS3 on controller %d, "
1228*4882a593Smuzhiyun 					"interleaving disabled!\n", ctrl_num);
1229*4882a593Smuzhiyun 			}
1230*4882a593Smuzhiyun 			if (pdimm[0].capacity != pdimm[1].capacity) {
1231*4882a593Smuzhiyun 				popts->ba_intlv_ctl = 0;
1232*4882a593Smuzhiyun 				printf("Not identical DIMM size for "
1233*4882a593Smuzhiyun 					"CS0+CS1+CS2+CS3 on controller %d, "
1234*4882a593Smuzhiyun 					"interleaving disabled!\n", ctrl_num);
1235*4882a593Smuzhiyun 			}
1236*4882a593Smuzhiyun #endif
1237*4882a593Smuzhiyun 			break;
1238*4882a593Smuzhiyun 		case FSL_DDR_CS0_CS1:
1239*4882a593Smuzhiyun 			if (pdimm[0].n_ranks < 2) {
1240*4882a593Smuzhiyun 				popts->ba_intlv_ctl = 0;
1241*4882a593Smuzhiyun 				printf("Not enough bank(chip-select) for "
1242*4882a593Smuzhiyun 					"CS0+CS1 on controller %d, "
1243*4882a593Smuzhiyun 					"interleaving disabled!\n", ctrl_num);
1244*4882a593Smuzhiyun 			}
1245*4882a593Smuzhiyun 			break;
1246*4882a593Smuzhiyun 		case FSL_DDR_CS2_CS3:
1247*4882a593Smuzhiyun #if (CONFIG_DIMM_SLOTS_PER_CTLR == 1)
1248*4882a593Smuzhiyun 			if (pdimm[0].n_ranks < 4) {
1249*4882a593Smuzhiyun 				popts->ba_intlv_ctl = 0;
1250*4882a593Smuzhiyun 				printf("Not enough bank(chip-select) for CS2+CS3 "
1251*4882a593Smuzhiyun 					"on controller %d, interleaving disabled!\n", ctrl_num);
1252*4882a593Smuzhiyun 			}
1253*4882a593Smuzhiyun #elif (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
1254*4882a593Smuzhiyun 			if (pdimm[1].n_ranks < 2) {
1255*4882a593Smuzhiyun 				popts->ba_intlv_ctl = 0;
1256*4882a593Smuzhiyun 				printf("Not enough bank(chip-select) for CS2+CS3 "
1257*4882a593Smuzhiyun 					"on controller %d, interleaving disabled!\n", ctrl_num);
1258*4882a593Smuzhiyun 			}
1259*4882a593Smuzhiyun #endif
1260*4882a593Smuzhiyun 			break;
1261*4882a593Smuzhiyun 		case FSL_DDR_CS0_CS1_AND_CS2_CS3:
1262*4882a593Smuzhiyun #if (CONFIG_DIMM_SLOTS_PER_CTLR == 1)
1263*4882a593Smuzhiyun 			if (pdimm[0].n_ranks < 4) {
1264*4882a593Smuzhiyun 				popts->ba_intlv_ctl = 0;
1265*4882a593Smuzhiyun 				printf("Not enough bank(CS) for CS0+CS1 and "
1266*4882a593Smuzhiyun 					"CS2+CS3 on controller %d, "
1267*4882a593Smuzhiyun 					"interleaving disabled!\n", ctrl_num);
1268*4882a593Smuzhiyun 			}
1269*4882a593Smuzhiyun #elif (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
1270*4882a593Smuzhiyun 			if ((pdimm[0].n_ranks < 2) || (pdimm[1].n_ranks < 2)) {
1271*4882a593Smuzhiyun 				popts->ba_intlv_ctl = 0;
1272*4882a593Smuzhiyun 				printf("Not enough bank(CS) for CS0+CS1 and "
1273*4882a593Smuzhiyun 					"CS2+CS3 on controller %d, "
1274*4882a593Smuzhiyun 					"interleaving disabled!\n", ctrl_num);
1275*4882a593Smuzhiyun 			}
1276*4882a593Smuzhiyun #endif
1277*4882a593Smuzhiyun 			break;
1278*4882a593Smuzhiyun 		default:
1279*4882a593Smuzhiyun 			popts->ba_intlv_ctl = 0;
1280*4882a593Smuzhiyun 			break;
1281*4882a593Smuzhiyun 		}
1282*4882a593Smuzhiyun 	}
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	if (hwconfig_sub_f("fsl_ddr", "addr_hash", buf)) {
1285*4882a593Smuzhiyun 		if (hwconfig_subarg_cmp_f("fsl_ddr", "addr_hash", "null", buf))
1286*4882a593Smuzhiyun 			popts->addr_hash = 0;
1287*4882a593Smuzhiyun 		else if (hwconfig_subarg_cmp_f("fsl_ddr", "addr_hash",
1288*4882a593Smuzhiyun 					       "true", buf))
1289*4882a593Smuzhiyun 			popts->addr_hash = 1;
1290*4882a593Smuzhiyun 	}
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 	if (pdimm[0].n_ranks == 4)
1293*4882a593Smuzhiyun 		popts->quad_rank_present = 1;
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	ddr_freq = get_ddr_freq(ctrl_num) / 1000000;
1296*4882a593Smuzhiyun 	if (popts->registered_dimm_en) {
1297*4882a593Smuzhiyun 		popts->rcw_override = 1;
1298*4882a593Smuzhiyun 		popts->rcw_1 = 0x000a5a00;
1299*4882a593Smuzhiyun 		if (ddr_freq <= 800)
1300*4882a593Smuzhiyun 			popts->rcw_2 = 0x00000000;
1301*4882a593Smuzhiyun 		else if (ddr_freq <= 1066)
1302*4882a593Smuzhiyun 			popts->rcw_2 = 0x00100000;
1303*4882a593Smuzhiyun 		else if (ddr_freq <= 1333)
1304*4882a593Smuzhiyun 			popts->rcw_2 = 0x00200000;
1305*4882a593Smuzhiyun 		else
1306*4882a593Smuzhiyun 			popts->rcw_2 = 0x00300000;
1307*4882a593Smuzhiyun 	}
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 	fsl_ddr_board_options(popts, pdimm, ctrl_num);
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	return 0;
1312*4882a593Smuzhiyun }
1313*4882a593Smuzhiyun 
check_interleaving_options(fsl_ddr_info_t * pinfo)1314*4882a593Smuzhiyun void check_interleaving_options(fsl_ddr_info_t *pinfo)
1315*4882a593Smuzhiyun {
1316*4882a593Smuzhiyun 	int i, j, k, check_n_ranks, intlv_invalid = 0;
1317*4882a593Smuzhiyun 	unsigned int check_intlv, check_n_row_addr, check_n_col_addr;
1318*4882a593Smuzhiyun 	unsigned long long check_rank_density;
1319*4882a593Smuzhiyun 	struct dimm_params_s *dimm;
1320*4882a593Smuzhiyun 	int first_ctrl = pinfo->first_ctrl;
1321*4882a593Smuzhiyun 	int last_ctrl = first_ctrl + pinfo->num_ctrls - 1;
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	/*
1324*4882a593Smuzhiyun 	 * Check if all controllers are configured for memory
1325*4882a593Smuzhiyun 	 * controller interleaving. Identical dimms are recommended. At least
1326*4882a593Smuzhiyun 	 * the size, row and col address should be checked.
1327*4882a593Smuzhiyun 	 */
1328*4882a593Smuzhiyun 	j = 0;
1329*4882a593Smuzhiyun 	check_n_ranks = pinfo->dimm_params[first_ctrl][0].n_ranks;
1330*4882a593Smuzhiyun 	check_rank_density = pinfo->dimm_params[first_ctrl][0].rank_density;
1331*4882a593Smuzhiyun 	check_n_row_addr =  pinfo->dimm_params[first_ctrl][0].n_row_addr;
1332*4882a593Smuzhiyun 	check_n_col_addr = pinfo->dimm_params[first_ctrl][0].n_col_addr;
1333*4882a593Smuzhiyun 	check_intlv = pinfo->memctl_opts[first_ctrl].memctl_interleaving_mode;
1334*4882a593Smuzhiyun 	for (i = first_ctrl; i <= last_ctrl; i++) {
1335*4882a593Smuzhiyun 		dimm = &pinfo->dimm_params[i][0];
1336*4882a593Smuzhiyun 		if (!pinfo->memctl_opts[i].memctl_interleaving) {
1337*4882a593Smuzhiyun 			continue;
1338*4882a593Smuzhiyun 		} else if (((check_rank_density != dimm->rank_density) ||
1339*4882a593Smuzhiyun 		     (check_n_ranks != dimm->n_ranks) ||
1340*4882a593Smuzhiyun 		     (check_n_row_addr != dimm->n_row_addr) ||
1341*4882a593Smuzhiyun 		     (check_n_col_addr != dimm->n_col_addr) ||
1342*4882a593Smuzhiyun 		     (check_intlv !=
1343*4882a593Smuzhiyun 			pinfo->memctl_opts[i].memctl_interleaving_mode))){
1344*4882a593Smuzhiyun 			intlv_invalid = 1;
1345*4882a593Smuzhiyun 			break;
1346*4882a593Smuzhiyun 		} else {
1347*4882a593Smuzhiyun 			j++;
1348*4882a593Smuzhiyun 		}
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	}
1351*4882a593Smuzhiyun 	if (intlv_invalid) {
1352*4882a593Smuzhiyun 		for (i = first_ctrl; i <= last_ctrl; i++)
1353*4882a593Smuzhiyun 			pinfo->memctl_opts[i].memctl_interleaving = 0;
1354*4882a593Smuzhiyun 		printf("Not all DIMMs are identical. "
1355*4882a593Smuzhiyun 			"Memory controller interleaving disabled.\n");
1356*4882a593Smuzhiyun 	} else {
1357*4882a593Smuzhiyun 		switch (check_intlv) {
1358*4882a593Smuzhiyun 		case FSL_DDR_256B_INTERLEAVING:
1359*4882a593Smuzhiyun 		case FSL_DDR_CACHE_LINE_INTERLEAVING:
1360*4882a593Smuzhiyun 		case FSL_DDR_PAGE_INTERLEAVING:
1361*4882a593Smuzhiyun 		case FSL_DDR_BANK_INTERLEAVING:
1362*4882a593Smuzhiyun 		case FSL_DDR_SUPERBANK_INTERLEAVING:
1363*4882a593Smuzhiyun #if (3 == CONFIG_SYS_NUM_DDR_CTLRS)
1364*4882a593Smuzhiyun 				k = 2;
1365*4882a593Smuzhiyun #else
1366*4882a593Smuzhiyun 				k = CONFIG_SYS_NUM_DDR_CTLRS;
1367*4882a593Smuzhiyun #endif
1368*4882a593Smuzhiyun 			break;
1369*4882a593Smuzhiyun 		case FSL_DDR_3WAY_1KB_INTERLEAVING:
1370*4882a593Smuzhiyun 		case FSL_DDR_3WAY_4KB_INTERLEAVING:
1371*4882a593Smuzhiyun 		case FSL_DDR_3WAY_8KB_INTERLEAVING:
1372*4882a593Smuzhiyun 		case FSL_DDR_4WAY_1KB_INTERLEAVING:
1373*4882a593Smuzhiyun 		case FSL_DDR_4WAY_4KB_INTERLEAVING:
1374*4882a593Smuzhiyun 		case FSL_DDR_4WAY_8KB_INTERLEAVING:
1375*4882a593Smuzhiyun 		default:
1376*4882a593Smuzhiyun 			k = CONFIG_SYS_NUM_DDR_CTLRS;
1377*4882a593Smuzhiyun 			break;
1378*4882a593Smuzhiyun 		}
1379*4882a593Smuzhiyun 		debug("%d of %d controllers are interleaving.\n", j, k);
1380*4882a593Smuzhiyun 		if (j && (j != k)) {
1381*4882a593Smuzhiyun 			for (i = first_ctrl; i <= last_ctrl; i++)
1382*4882a593Smuzhiyun 				pinfo->memctl_opts[i].memctl_interleaving = 0;
1383*4882a593Smuzhiyun 			if ((last_ctrl - first_ctrl) > 1)
1384*4882a593Smuzhiyun 				puts("Not all controllers have compatible interleaving mode. All disabled.\n");
1385*4882a593Smuzhiyun 		}
1386*4882a593Smuzhiyun 	}
1387*4882a593Smuzhiyun 	debug("Checking interleaving options completed\n");
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun 
fsl_use_spd(void)1390*4882a593Smuzhiyun int fsl_use_spd(void)
1391*4882a593Smuzhiyun {
1392*4882a593Smuzhiyun 	int use_spd = 0;
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun #ifdef CONFIG_DDR_SPD
1395*4882a593Smuzhiyun 	char buffer[HWCONFIG_BUFFER_SIZE];
1396*4882a593Smuzhiyun 	char *buf = NULL;
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 	/*
1399*4882a593Smuzhiyun 	 * Extract hwconfig from environment since we have not properly setup
1400*4882a593Smuzhiyun 	 * the environment but need it for ddr config params
1401*4882a593Smuzhiyun 	 */
1402*4882a593Smuzhiyun 	if (env_get_f("hwconfig", buffer, sizeof(buffer)) > 0)
1403*4882a593Smuzhiyun 		buf = buffer;
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 	/* if hwconfig is not enabled, or "sdram" is not defined, use spd */
1406*4882a593Smuzhiyun 	if (hwconfig_sub_f("fsl_ddr", "sdram", buf)) {
1407*4882a593Smuzhiyun 		if (hwconfig_subarg_cmp_f("fsl_ddr", "sdram", "spd", buf))
1408*4882a593Smuzhiyun 			use_spd = 1;
1409*4882a593Smuzhiyun 		else if (hwconfig_subarg_cmp_f("fsl_ddr", "sdram",
1410*4882a593Smuzhiyun 					       "fixed", buf))
1411*4882a593Smuzhiyun 			use_spd = 0;
1412*4882a593Smuzhiyun 		else
1413*4882a593Smuzhiyun 			use_spd = 1;
1414*4882a593Smuzhiyun 	} else
1415*4882a593Smuzhiyun 		use_spd = 1;
1416*4882a593Smuzhiyun #endif
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	return use_spd;
1419*4882a593Smuzhiyun }
1420