xref: /OK3568_Linux_fs/u-boot/drivers/ddr/fsl/main.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2008-2014 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun /*
8*4882a593Smuzhiyun  * Generic driver for Freescale DDR/DDR2/DDR3 memory controller.
9*4882a593Smuzhiyun  * Based on code from spd_sdram.c
10*4882a593Smuzhiyun  * Author: James Yang [at freescale.com]
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <i2c.h>
15*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
16*4882a593Smuzhiyun #include <fsl_ddr.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /*
21*4882a593Smuzhiyun  * CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY is the physical address from the view
22*4882a593Smuzhiyun  * of DDR controllers. It is the same as CONFIG_SYS_DDR_SDRAM_BASE for
23*4882a593Smuzhiyun  * all Power SoCs. But it could be different for ARM SoCs. For example,
24*4882a593Smuzhiyun  * fsl_lsch3 has a mapping mechanism to map DDR memory to ranges (in order) of
25*4882a593Smuzhiyun  * 0x00_8000_0000 ~ 0x00_ffff_ffff
26*4882a593Smuzhiyun  * 0x80_8000_0000 ~ 0xff_ffff_ffff
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun #ifndef CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY
29*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY CONFIG_SYS_DDR_SDRAM_BASE
30*4882a593Smuzhiyun #endif
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #ifdef CONFIG_PPC
33*4882a593Smuzhiyun #include <asm/fsl_law.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun void fsl_ddr_set_lawbar(
36*4882a593Smuzhiyun 		const common_timing_params_t *memctl_common_params,
37*4882a593Smuzhiyun 		unsigned int memctl_interleaved,
38*4882a593Smuzhiyun 		unsigned int ctrl_num);
39*4882a593Smuzhiyun #endif
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun void fsl_ddr_set_intl3r(const unsigned int granule_size);
42*4882a593Smuzhiyun #if defined(SPD_EEPROM_ADDRESS) || \
43*4882a593Smuzhiyun     defined(SPD_EEPROM_ADDRESS1) || defined(SPD_EEPROM_ADDRESS2) || \
44*4882a593Smuzhiyun     defined(SPD_EEPROM_ADDRESS3) || defined(SPD_EEPROM_ADDRESS4)
45*4882a593Smuzhiyun #if (CONFIG_SYS_NUM_DDR_CTLRS == 1) && (CONFIG_DIMM_SLOTS_PER_CTLR == 1)
46*4882a593Smuzhiyun u8 spd_i2c_addr[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_DIMM_SLOTS_PER_CTLR] = {
47*4882a593Smuzhiyun 	[0][0] = SPD_EEPROM_ADDRESS,
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun #elif (CONFIG_SYS_NUM_DDR_CTLRS == 1) && (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
50*4882a593Smuzhiyun u8 spd_i2c_addr[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_DIMM_SLOTS_PER_CTLR] = {
51*4882a593Smuzhiyun 	[0][0] = SPD_EEPROM_ADDRESS1,	/* controller 1 */
52*4882a593Smuzhiyun 	[0][1] = SPD_EEPROM_ADDRESS2,	/* controller 1 */
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun #elif (CONFIG_SYS_NUM_DDR_CTLRS == 2) && (CONFIG_DIMM_SLOTS_PER_CTLR == 1)
55*4882a593Smuzhiyun u8 spd_i2c_addr[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_DIMM_SLOTS_PER_CTLR] = {
56*4882a593Smuzhiyun 	[0][0] = SPD_EEPROM_ADDRESS1,	/* controller 1 */
57*4882a593Smuzhiyun 	[1][0] = SPD_EEPROM_ADDRESS2,	/* controller 2 */
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun #elif (CONFIG_SYS_NUM_DDR_CTLRS == 2) && (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
60*4882a593Smuzhiyun u8 spd_i2c_addr[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_DIMM_SLOTS_PER_CTLR] = {
61*4882a593Smuzhiyun 	[0][0] = SPD_EEPROM_ADDRESS1,	/* controller 1 */
62*4882a593Smuzhiyun 	[0][1] = SPD_EEPROM_ADDRESS2,	/* controller 1 */
63*4882a593Smuzhiyun 	[1][0] = SPD_EEPROM_ADDRESS3,	/* controller 2 */
64*4882a593Smuzhiyun 	[1][1] = SPD_EEPROM_ADDRESS4,	/* controller 2 */
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun #elif (CONFIG_SYS_NUM_DDR_CTLRS == 3) && (CONFIG_DIMM_SLOTS_PER_CTLR == 1)
67*4882a593Smuzhiyun u8 spd_i2c_addr[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_DIMM_SLOTS_PER_CTLR] = {
68*4882a593Smuzhiyun 	[0][0] = SPD_EEPROM_ADDRESS1,	/* controller 1 */
69*4882a593Smuzhiyun 	[1][0] = SPD_EEPROM_ADDRESS2,	/* controller 2 */
70*4882a593Smuzhiyun 	[2][0] = SPD_EEPROM_ADDRESS3,	/* controller 3 */
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun #elif (CONFIG_SYS_NUM_DDR_CTLRS == 3) && (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
73*4882a593Smuzhiyun u8 spd_i2c_addr[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_DIMM_SLOTS_PER_CTLR] = {
74*4882a593Smuzhiyun 	[0][0] = SPD_EEPROM_ADDRESS1,	/* controller 1 */
75*4882a593Smuzhiyun 	[0][1] = SPD_EEPROM_ADDRESS2,	/* controller 1 */
76*4882a593Smuzhiyun 	[1][0] = SPD_EEPROM_ADDRESS3,	/* controller 2 */
77*4882a593Smuzhiyun 	[1][1] = SPD_EEPROM_ADDRESS4,	/* controller 2 */
78*4882a593Smuzhiyun 	[2][0] = SPD_EEPROM_ADDRESS5,	/* controller 3 */
79*4882a593Smuzhiyun 	[2][1] = SPD_EEPROM_ADDRESS6,	/* controller 3 */
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #endif
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define SPD_SPA0_ADDRESS	0x36
85*4882a593Smuzhiyun #define SPD_SPA1_ADDRESS	0x37
86*4882a593Smuzhiyun 
__get_spd(generic_spd_eeprom_t * spd,u8 i2c_address)87*4882a593Smuzhiyun static void __get_spd(generic_spd_eeprom_t *spd, u8 i2c_address)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	int ret;
90*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
91*4882a593Smuzhiyun 	uint8_t dummy = 0;
92*4882a593Smuzhiyun #endif
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	i2c_set_bus_num(CONFIG_SYS_SPD_BUS_NUM);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
97*4882a593Smuzhiyun 	/*
98*4882a593Smuzhiyun 	 * DDR4 SPD has 384 to 512 bytes
99*4882a593Smuzhiyun 	 * To access the lower 256 bytes, we need to set EE page address to 0
100*4882a593Smuzhiyun 	 * To access the upper 256 bytes, we need to set EE page address to 1
101*4882a593Smuzhiyun 	 * See Jedec standar No. 21-C for detail
102*4882a593Smuzhiyun 	 */
103*4882a593Smuzhiyun 	i2c_write(SPD_SPA0_ADDRESS, 0, 1, &dummy, 1);
104*4882a593Smuzhiyun 	ret = i2c_read(i2c_address, 0, 1, (uchar *)spd, 256);
105*4882a593Smuzhiyun 	if (!ret) {
106*4882a593Smuzhiyun 		i2c_write(SPD_SPA1_ADDRESS, 0, 1, &dummy, 1);
107*4882a593Smuzhiyun 		ret = i2c_read(i2c_address, 0, 1,
108*4882a593Smuzhiyun 			       (uchar *)((ulong)spd + 256),
109*4882a593Smuzhiyun 			       min(256,
110*4882a593Smuzhiyun 				   (int)sizeof(generic_spd_eeprom_t) - 256));
111*4882a593Smuzhiyun 	}
112*4882a593Smuzhiyun #else
113*4882a593Smuzhiyun 	ret = i2c_read(i2c_address, 0, 1, (uchar *)spd,
114*4882a593Smuzhiyun 				sizeof(generic_spd_eeprom_t));
115*4882a593Smuzhiyun #endif
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	if (ret) {
118*4882a593Smuzhiyun 		if (i2c_address ==
119*4882a593Smuzhiyun #ifdef SPD_EEPROM_ADDRESS
120*4882a593Smuzhiyun 				SPD_EEPROM_ADDRESS
121*4882a593Smuzhiyun #elif defined(SPD_EEPROM_ADDRESS1)
122*4882a593Smuzhiyun 				SPD_EEPROM_ADDRESS1
123*4882a593Smuzhiyun #endif
124*4882a593Smuzhiyun 				) {
125*4882a593Smuzhiyun 			printf("DDR: failed to read SPD from address %u\n",
126*4882a593Smuzhiyun 				i2c_address);
127*4882a593Smuzhiyun 		} else {
128*4882a593Smuzhiyun 			debug("DDR: failed to read SPD from address %u\n",
129*4882a593Smuzhiyun 				i2c_address);
130*4882a593Smuzhiyun 		}
131*4882a593Smuzhiyun 		memset(spd, 0, sizeof(generic_spd_eeprom_t));
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun __attribute__((weak, alias("__get_spd")))
136*4882a593Smuzhiyun void get_spd(generic_spd_eeprom_t *spd, u8 i2c_address);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /* This function allows boards to update SPD address */
update_spd_address(unsigned int ctrl_num,unsigned int slot,unsigned int * addr)139*4882a593Smuzhiyun __weak void update_spd_address(unsigned int ctrl_num,
140*4882a593Smuzhiyun 			       unsigned int slot,
141*4882a593Smuzhiyun 			       unsigned int *addr)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
fsl_ddr_get_spd(generic_spd_eeprom_t * ctrl_dimms_spd,unsigned int ctrl_num,unsigned int dimm_slots_per_ctrl)145*4882a593Smuzhiyun void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
146*4882a593Smuzhiyun 		      unsigned int ctrl_num, unsigned int dimm_slots_per_ctrl)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	unsigned int i;
149*4882a593Smuzhiyun 	unsigned int i2c_address = 0;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	if (ctrl_num >= CONFIG_SYS_NUM_DDR_CTLRS) {
152*4882a593Smuzhiyun 		printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
153*4882a593Smuzhiyun 		return;
154*4882a593Smuzhiyun 	}
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	for (i = 0; i < dimm_slots_per_ctrl; i++) {
157*4882a593Smuzhiyun 		i2c_address = spd_i2c_addr[ctrl_num][i];
158*4882a593Smuzhiyun 		update_spd_address(ctrl_num, i, &i2c_address);
159*4882a593Smuzhiyun 		get_spd(&(ctrl_dimms_spd[i]), i2c_address);
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun #else
fsl_ddr_get_spd(generic_spd_eeprom_t * ctrl_dimms_spd,unsigned int ctrl_num,unsigned int dimm_slots_per_ctrl)163*4882a593Smuzhiyun void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
164*4882a593Smuzhiyun 		      unsigned int ctrl_num, unsigned int dimm_slots_per_ctrl)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun #endif /* SPD_EEPROM_ADDRESSx */
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun  * ASSUMPTIONS:
171*4882a593Smuzhiyun  *    - Same number of CONFIG_DIMM_SLOTS_PER_CTLR on each controller
172*4882a593Smuzhiyun  *    - Same memory data bus width on all controllers
173*4882a593Smuzhiyun  *
174*4882a593Smuzhiyun  * NOTES:
175*4882a593Smuzhiyun  *
176*4882a593Smuzhiyun  * The memory controller and associated documentation use confusing
177*4882a593Smuzhiyun  * terminology when referring to the orgranization of DRAM.
178*4882a593Smuzhiyun  *
179*4882a593Smuzhiyun  * Here is a terminology translation table:
180*4882a593Smuzhiyun  *
181*4882a593Smuzhiyun  * memory controller/documention  |industry   |this code  |signals
182*4882a593Smuzhiyun  * -------------------------------|-----------|-----------|-----------------
183*4882a593Smuzhiyun  * physical bank/bank		  |rank       |rank	  |chip select (CS)
184*4882a593Smuzhiyun  * logical bank/sub-bank	  |bank       |bank	  |bank address (BA)
185*4882a593Smuzhiyun  * page/row			  |row	      |page	  |row address
186*4882a593Smuzhiyun  * ???				  |column     |column	  |column address
187*4882a593Smuzhiyun  *
188*4882a593Smuzhiyun  * The naming confusion is further exacerbated by the descriptions of the
189*4882a593Smuzhiyun  * memory controller interleaving feature, where accesses are interleaved
190*4882a593Smuzhiyun  * _BETWEEN_ two seperate memory controllers.  This is configured only in
191*4882a593Smuzhiyun  * CS0_CONFIG[INTLV_CTL] of each memory controller.
192*4882a593Smuzhiyun  *
193*4882a593Smuzhiyun  * memory controller documentation | number of chip selects
194*4882a593Smuzhiyun  *				   | per memory controller supported
195*4882a593Smuzhiyun  * --------------------------------|-----------------------------------------
196*4882a593Smuzhiyun  * cache line interleaving	   | 1 (CS0 only)
197*4882a593Smuzhiyun  * page interleaving		   | 1 (CS0 only)
198*4882a593Smuzhiyun  * bank interleaving		   | 1 (CS0 only)
199*4882a593Smuzhiyun  * superbank interleraving	   | depends on bank (chip select)
200*4882a593Smuzhiyun  *				   |   interleraving [rank interleaving]
201*4882a593Smuzhiyun  *				   |   mode used on every memory controller
202*4882a593Smuzhiyun  *
203*4882a593Smuzhiyun  * Even further confusing is the existence of the interleaving feature
204*4882a593Smuzhiyun  * _WITHIN_ each memory controller.  The feature is referred to in
205*4882a593Smuzhiyun  * documentation as chip select interleaving or bank interleaving,
206*4882a593Smuzhiyun  * although it is configured in the DDR_SDRAM_CFG field.
207*4882a593Smuzhiyun  *
208*4882a593Smuzhiyun  * Name of field		| documentation name	| this code
209*4882a593Smuzhiyun  * -----------------------------|-----------------------|------------------
210*4882a593Smuzhiyun  * DDR_SDRAM_CFG[BA_INTLV_CTL]	| Bank (chip select)	| rank interleaving
211*4882a593Smuzhiyun  *				|  interleaving
212*4882a593Smuzhiyun  */
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun const char *step_string_tbl[] = {
215*4882a593Smuzhiyun 	"STEP_GET_SPD",
216*4882a593Smuzhiyun 	"STEP_COMPUTE_DIMM_PARMS",
217*4882a593Smuzhiyun 	"STEP_COMPUTE_COMMON_PARMS",
218*4882a593Smuzhiyun 	"STEP_GATHER_OPTS",
219*4882a593Smuzhiyun 	"STEP_ASSIGN_ADDRESSES",
220*4882a593Smuzhiyun 	"STEP_COMPUTE_REGS",
221*4882a593Smuzhiyun 	"STEP_PROGRAM_REGS",
222*4882a593Smuzhiyun 	"STEP_ALL"
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun 
step_to_string(unsigned int step)225*4882a593Smuzhiyun const char * step_to_string(unsigned int step) {
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	unsigned int s = __ilog2(step);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	if ((1 << s) != step)
230*4882a593Smuzhiyun 		return step_string_tbl[7];
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	if (s >= ARRAY_SIZE(step_string_tbl)) {
233*4882a593Smuzhiyun 		printf("Error for the step in %s\n", __func__);
234*4882a593Smuzhiyun 		s = 0;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	return step_string_tbl[s];
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
__step_assign_addresses(fsl_ddr_info_t * pinfo,unsigned int dbw_cap_adj[])240*4882a593Smuzhiyun static unsigned long long __step_assign_addresses(fsl_ddr_info_t *pinfo,
241*4882a593Smuzhiyun 			  unsigned int dbw_cap_adj[])
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	unsigned int i, j;
244*4882a593Smuzhiyun 	unsigned long long total_mem, current_mem_base, total_ctlr_mem;
245*4882a593Smuzhiyun 	unsigned long long rank_density, ctlr_density = 0;
246*4882a593Smuzhiyun 	unsigned int first_ctrl = pinfo->first_ctrl;
247*4882a593Smuzhiyun 	unsigned int last_ctrl = first_ctrl + pinfo->num_ctrls - 1;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/*
250*4882a593Smuzhiyun 	 * If a reduced data width is requested, but the SPD
251*4882a593Smuzhiyun 	 * specifies a physically wider device, adjust the
252*4882a593Smuzhiyun 	 * computed dimm capacities accordingly before
253*4882a593Smuzhiyun 	 * assigning addresses.
254*4882a593Smuzhiyun 	 */
255*4882a593Smuzhiyun 	for (i = first_ctrl; i <= last_ctrl; i++) {
256*4882a593Smuzhiyun 		unsigned int found = 0;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 		switch (pinfo->memctl_opts[i].data_bus_width) {
259*4882a593Smuzhiyun 		case 2:
260*4882a593Smuzhiyun 			/* 16-bit */
261*4882a593Smuzhiyun 			for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
262*4882a593Smuzhiyun 				unsigned int dw;
263*4882a593Smuzhiyun 				if (!pinfo->dimm_params[i][j].n_ranks)
264*4882a593Smuzhiyun 					continue;
265*4882a593Smuzhiyun 				dw = pinfo->dimm_params[i][j].primary_sdram_width;
266*4882a593Smuzhiyun 				if ((dw == 72 || dw == 64)) {
267*4882a593Smuzhiyun 					dbw_cap_adj[i] = 2;
268*4882a593Smuzhiyun 					break;
269*4882a593Smuzhiyun 				} else if ((dw == 40 || dw == 32)) {
270*4882a593Smuzhiyun 					dbw_cap_adj[i] = 1;
271*4882a593Smuzhiyun 					break;
272*4882a593Smuzhiyun 				}
273*4882a593Smuzhiyun 			}
274*4882a593Smuzhiyun 			break;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 		case 1:
277*4882a593Smuzhiyun 			/* 32-bit */
278*4882a593Smuzhiyun 			for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
279*4882a593Smuzhiyun 				unsigned int dw;
280*4882a593Smuzhiyun 				dw = pinfo->dimm_params[i][j].data_width;
281*4882a593Smuzhiyun 				if (pinfo->dimm_params[i][j].n_ranks
282*4882a593Smuzhiyun 				    && (dw == 72 || dw == 64)) {
283*4882a593Smuzhiyun 					/*
284*4882a593Smuzhiyun 					 * FIXME: can't really do it
285*4882a593Smuzhiyun 					 * like this because this just
286*4882a593Smuzhiyun 					 * further reduces the memory
287*4882a593Smuzhiyun 					 */
288*4882a593Smuzhiyun 					found = 1;
289*4882a593Smuzhiyun 					break;
290*4882a593Smuzhiyun 				}
291*4882a593Smuzhiyun 			}
292*4882a593Smuzhiyun 			if (found) {
293*4882a593Smuzhiyun 				dbw_cap_adj[i] = 1;
294*4882a593Smuzhiyun 			}
295*4882a593Smuzhiyun 			break;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 		case 0:
298*4882a593Smuzhiyun 			/* 64-bit */
299*4882a593Smuzhiyun 			break;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 		default:
302*4882a593Smuzhiyun 			printf("unexpected data bus width "
303*4882a593Smuzhiyun 				"specified controller %u\n", i);
304*4882a593Smuzhiyun 			return 1;
305*4882a593Smuzhiyun 		}
306*4882a593Smuzhiyun 		debug("dbw_cap_adj[%d]=%d\n", i, dbw_cap_adj[i]);
307*4882a593Smuzhiyun 	}
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	current_mem_base = pinfo->mem_base;
310*4882a593Smuzhiyun 	total_mem = 0;
311*4882a593Smuzhiyun 	if (pinfo->memctl_opts[first_ctrl].memctl_interleaving) {
312*4882a593Smuzhiyun 		rank_density = pinfo->dimm_params[first_ctrl][0].rank_density >>
313*4882a593Smuzhiyun 					dbw_cap_adj[first_ctrl];
314*4882a593Smuzhiyun 		switch (pinfo->memctl_opts[first_ctrl].ba_intlv_ctl &
315*4882a593Smuzhiyun 					FSL_DDR_CS0_CS1_CS2_CS3) {
316*4882a593Smuzhiyun 		case FSL_DDR_CS0_CS1_CS2_CS3:
317*4882a593Smuzhiyun 			ctlr_density = 4 * rank_density;
318*4882a593Smuzhiyun 			break;
319*4882a593Smuzhiyun 		case FSL_DDR_CS0_CS1:
320*4882a593Smuzhiyun 		case FSL_DDR_CS0_CS1_AND_CS2_CS3:
321*4882a593Smuzhiyun 			ctlr_density = 2 * rank_density;
322*4882a593Smuzhiyun 			break;
323*4882a593Smuzhiyun 		case FSL_DDR_CS2_CS3:
324*4882a593Smuzhiyun 		default:
325*4882a593Smuzhiyun 			ctlr_density = rank_density;
326*4882a593Smuzhiyun 			break;
327*4882a593Smuzhiyun 		}
328*4882a593Smuzhiyun 		debug("rank density is 0x%llx, ctlr density is 0x%llx\n",
329*4882a593Smuzhiyun 			rank_density, ctlr_density);
330*4882a593Smuzhiyun 		for (i = first_ctrl; i <= last_ctrl; i++) {
331*4882a593Smuzhiyun 			if (pinfo->memctl_opts[i].memctl_interleaving) {
332*4882a593Smuzhiyun 				switch (pinfo->memctl_opts[i].memctl_interleaving_mode) {
333*4882a593Smuzhiyun 				case FSL_DDR_256B_INTERLEAVING:
334*4882a593Smuzhiyun 				case FSL_DDR_CACHE_LINE_INTERLEAVING:
335*4882a593Smuzhiyun 				case FSL_DDR_PAGE_INTERLEAVING:
336*4882a593Smuzhiyun 				case FSL_DDR_BANK_INTERLEAVING:
337*4882a593Smuzhiyun 				case FSL_DDR_SUPERBANK_INTERLEAVING:
338*4882a593Smuzhiyun 					total_ctlr_mem = 2 * ctlr_density;
339*4882a593Smuzhiyun 					break;
340*4882a593Smuzhiyun 				case FSL_DDR_3WAY_1KB_INTERLEAVING:
341*4882a593Smuzhiyun 				case FSL_DDR_3WAY_4KB_INTERLEAVING:
342*4882a593Smuzhiyun 				case FSL_DDR_3WAY_8KB_INTERLEAVING:
343*4882a593Smuzhiyun 					total_ctlr_mem = 3 * ctlr_density;
344*4882a593Smuzhiyun 					break;
345*4882a593Smuzhiyun 				case FSL_DDR_4WAY_1KB_INTERLEAVING:
346*4882a593Smuzhiyun 				case FSL_DDR_4WAY_4KB_INTERLEAVING:
347*4882a593Smuzhiyun 				case FSL_DDR_4WAY_8KB_INTERLEAVING:
348*4882a593Smuzhiyun 					total_ctlr_mem = 4 * ctlr_density;
349*4882a593Smuzhiyun 					break;
350*4882a593Smuzhiyun 				default:
351*4882a593Smuzhiyun 					panic("Unknown interleaving mode");
352*4882a593Smuzhiyun 				}
353*4882a593Smuzhiyun 				pinfo->common_timing_params[i].base_address =
354*4882a593Smuzhiyun 							current_mem_base;
355*4882a593Smuzhiyun 				pinfo->common_timing_params[i].total_mem =
356*4882a593Smuzhiyun 							total_ctlr_mem;
357*4882a593Smuzhiyun 				total_mem = current_mem_base + total_ctlr_mem;
358*4882a593Smuzhiyun 				debug("ctrl %d base 0x%llx\n", i, current_mem_base);
359*4882a593Smuzhiyun 				debug("ctrl %d total 0x%llx\n", i, total_ctlr_mem);
360*4882a593Smuzhiyun 			} else {
361*4882a593Smuzhiyun 				/* when 3rd controller not interleaved */
362*4882a593Smuzhiyun 				current_mem_base = total_mem;
363*4882a593Smuzhiyun 				total_ctlr_mem = 0;
364*4882a593Smuzhiyun 				pinfo->common_timing_params[i].base_address =
365*4882a593Smuzhiyun 							current_mem_base;
366*4882a593Smuzhiyun 				for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
367*4882a593Smuzhiyun 					unsigned long long cap =
368*4882a593Smuzhiyun 						pinfo->dimm_params[i][j].capacity >> dbw_cap_adj[i];
369*4882a593Smuzhiyun 					pinfo->dimm_params[i][j].base_address =
370*4882a593Smuzhiyun 						current_mem_base;
371*4882a593Smuzhiyun 					debug("ctrl %d dimm %d base 0x%llx\n", i, j, current_mem_base);
372*4882a593Smuzhiyun 					current_mem_base += cap;
373*4882a593Smuzhiyun 					total_ctlr_mem += cap;
374*4882a593Smuzhiyun 				}
375*4882a593Smuzhiyun 				debug("ctrl %d total 0x%llx\n", i, total_ctlr_mem);
376*4882a593Smuzhiyun 				pinfo->common_timing_params[i].total_mem =
377*4882a593Smuzhiyun 							total_ctlr_mem;
378*4882a593Smuzhiyun 				total_mem += total_ctlr_mem;
379*4882a593Smuzhiyun 			}
380*4882a593Smuzhiyun 		}
381*4882a593Smuzhiyun 	} else {
382*4882a593Smuzhiyun 		/*
383*4882a593Smuzhiyun 		 * Simple linear assignment if memory
384*4882a593Smuzhiyun 		 * controllers are not interleaved.
385*4882a593Smuzhiyun 		 */
386*4882a593Smuzhiyun 		for (i = first_ctrl; i <= last_ctrl; i++) {
387*4882a593Smuzhiyun 			total_ctlr_mem = 0;
388*4882a593Smuzhiyun 			pinfo->common_timing_params[i].base_address =
389*4882a593Smuzhiyun 						current_mem_base;
390*4882a593Smuzhiyun 			for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
391*4882a593Smuzhiyun 				/* Compute DIMM base addresses. */
392*4882a593Smuzhiyun 				unsigned long long cap =
393*4882a593Smuzhiyun 					pinfo->dimm_params[i][j].capacity >> dbw_cap_adj[i];
394*4882a593Smuzhiyun 				pinfo->dimm_params[i][j].base_address =
395*4882a593Smuzhiyun 					current_mem_base;
396*4882a593Smuzhiyun 				debug("ctrl %d dimm %d base 0x%llx\n", i, j, current_mem_base);
397*4882a593Smuzhiyun 				current_mem_base += cap;
398*4882a593Smuzhiyun 				total_ctlr_mem += cap;
399*4882a593Smuzhiyun 			}
400*4882a593Smuzhiyun 			debug("ctrl %d total 0x%llx\n", i, total_ctlr_mem);
401*4882a593Smuzhiyun 			pinfo->common_timing_params[i].total_mem =
402*4882a593Smuzhiyun 							total_ctlr_mem;
403*4882a593Smuzhiyun 			total_mem += total_ctlr_mem;
404*4882a593Smuzhiyun 		}
405*4882a593Smuzhiyun 	}
406*4882a593Smuzhiyun 	debug("Total mem by %s is 0x%llx\n", __func__, total_mem);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	return total_mem;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun /* Use weak function to allow board file to override the address assignment */
412*4882a593Smuzhiyun __attribute__((weak, alias("__step_assign_addresses")))
413*4882a593Smuzhiyun unsigned long long step_assign_addresses(fsl_ddr_info_t *pinfo,
414*4882a593Smuzhiyun 			  unsigned int dbw_cap_adj[]);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun unsigned long long
fsl_ddr_compute(fsl_ddr_info_t * pinfo,unsigned int start_step,unsigned int size_only)417*4882a593Smuzhiyun fsl_ddr_compute(fsl_ddr_info_t *pinfo, unsigned int start_step,
418*4882a593Smuzhiyun 				       unsigned int size_only)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun 	unsigned int i, j;
421*4882a593Smuzhiyun 	unsigned long long total_mem = 0;
422*4882a593Smuzhiyun 	int assert_reset = 0;
423*4882a593Smuzhiyun 	unsigned int first_ctrl =  pinfo->first_ctrl;
424*4882a593Smuzhiyun 	unsigned int last_ctrl = first_ctrl + pinfo->num_ctrls - 1;
425*4882a593Smuzhiyun 	__maybe_unused int retval;
426*4882a593Smuzhiyun 	__maybe_unused bool goodspd = false;
427*4882a593Smuzhiyun 	__maybe_unused int dimm_slots_per_ctrl = pinfo->dimm_slots_per_ctrl;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	fsl_ddr_cfg_regs_t *ddr_reg = pinfo->fsl_ddr_config_reg;
430*4882a593Smuzhiyun 	common_timing_params_t *timing_params = pinfo->common_timing_params;
431*4882a593Smuzhiyun 	if (pinfo->board_need_mem_reset)
432*4882a593Smuzhiyun 		assert_reset = pinfo->board_need_mem_reset();
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	/* data bus width capacity adjust shift amount */
435*4882a593Smuzhiyun 	unsigned int dbw_capacity_adjust[CONFIG_SYS_NUM_DDR_CTLRS];
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	for (i = first_ctrl; i <= last_ctrl; i++)
438*4882a593Smuzhiyun 		dbw_capacity_adjust[i] = 0;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	debug("starting at step %u (%s)\n",
441*4882a593Smuzhiyun 	      start_step, step_to_string(start_step));
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	switch (start_step) {
444*4882a593Smuzhiyun 	case STEP_GET_SPD:
445*4882a593Smuzhiyun #if defined(CONFIG_DDR_SPD) || defined(CONFIG_SPD_EEPROM)
446*4882a593Smuzhiyun 		/* STEP 1:  Gather all DIMM SPD data */
447*4882a593Smuzhiyun 		for (i = first_ctrl; i <= last_ctrl; i++) {
448*4882a593Smuzhiyun 			fsl_ddr_get_spd(pinfo->spd_installed_dimms[i], i,
449*4882a593Smuzhiyun 					dimm_slots_per_ctrl);
450*4882a593Smuzhiyun 		}
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	case STEP_COMPUTE_DIMM_PARMS:
453*4882a593Smuzhiyun 		/* STEP 2:  Compute DIMM parameters from SPD data */
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 		for (i = first_ctrl; i <= last_ctrl; i++) {
456*4882a593Smuzhiyun 			for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
457*4882a593Smuzhiyun 				generic_spd_eeprom_t *spd =
458*4882a593Smuzhiyun 					&(pinfo->spd_installed_dimms[i][j]);
459*4882a593Smuzhiyun 				dimm_params_t *pdimm =
460*4882a593Smuzhiyun 					&(pinfo->dimm_params[i][j]);
461*4882a593Smuzhiyun 				retval = compute_dimm_parameters(
462*4882a593Smuzhiyun 							i, spd, pdimm, j);
463*4882a593Smuzhiyun #ifdef CONFIG_SYS_DDR_RAW_TIMING
464*4882a593Smuzhiyun 				if (!j && retval) {
465*4882a593Smuzhiyun 					printf("SPD error on controller %d! "
466*4882a593Smuzhiyun 					"Trying fallback to raw timing "
467*4882a593Smuzhiyun 					"calculation\n", i);
468*4882a593Smuzhiyun 					retval = fsl_ddr_get_dimm_params(pdimm,
469*4882a593Smuzhiyun 									 i, j);
470*4882a593Smuzhiyun 				}
471*4882a593Smuzhiyun #else
472*4882a593Smuzhiyun 				if (retval == 2) {
473*4882a593Smuzhiyun 					printf("Error: compute_dimm_parameters"
474*4882a593Smuzhiyun 					" non-zero returned FATAL value "
475*4882a593Smuzhiyun 					"for memctl=%u dimm=%u\n", i, j);
476*4882a593Smuzhiyun 					return 0;
477*4882a593Smuzhiyun 				}
478*4882a593Smuzhiyun #endif
479*4882a593Smuzhiyun 				if (retval) {
480*4882a593Smuzhiyun 					debug("Warning: compute_dimm_parameters"
481*4882a593Smuzhiyun 					" non-zero return value for memctl=%u "
482*4882a593Smuzhiyun 					"dimm=%u\n", i, j);
483*4882a593Smuzhiyun 				} else {
484*4882a593Smuzhiyun 					goodspd = true;
485*4882a593Smuzhiyun 				}
486*4882a593Smuzhiyun 			}
487*4882a593Smuzhiyun 		}
488*4882a593Smuzhiyun 		if (!goodspd) {
489*4882a593Smuzhiyun 			/*
490*4882a593Smuzhiyun 			 * No valid SPD found
491*4882a593Smuzhiyun 			 * Throw an error if this is for main memory, i.e.
492*4882a593Smuzhiyun 			 * first_ctrl == 0. Otherwise, siliently return 0
493*4882a593Smuzhiyun 			 * as the memory size.
494*4882a593Smuzhiyun 			 */
495*4882a593Smuzhiyun 			if (first_ctrl == 0)
496*4882a593Smuzhiyun 				printf("Error: No valid SPD detected.\n");
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 			return 0;
499*4882a593Smuzhiyun 		}
500*4882a593Smuzhiyun #elif defined(CONFIG_SYS_DDR_RAW_TIMING)
501*4882a593Smuzhiyun 	case STEP_COMPUTE_DIMM_PARMS:
502*4882a593Smuzhiyun 		for (i = first_ctrl; i <= last_ctrl; i++) {
503*4882a593Smuzhiyun 			for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
504*4882a593Smuzhiyun 				dimm_params_t *pdimm =
505*4882a593Smuzhiyun 					&(pinfo->dimm_params[i][j]);
506*4882a593Smuzhiyun 				fsl_ddr_get_dimm_params(pdimm, i, j);
507*4882a593Smuzhiyun 			}
508*4882a593Smuzhiyun 		}
509*4882a593Smuzhiyun 		debug("Filling dimm parameters from board specific file\n");
510*4882a593Smuzhiyun #endif
511*4882a593Smuzhiyun 	case STEP_COMPUTE_COMMON_PARMS:
512*4882a593Smuzhiyun 		/*
513*4882a593Smuzhiyun 		 * STEP 3: Compute a common set of timing parameters
514*4882a593Smuzhiyun 		 * suitable for all of the DIMMs on each memory controller
515*4882a593Smuzhiyun 		 */
516*4882a593Smuzhiyun 		for (i = first_ctrl; i <= last_ctrl; i++) {
517*4882a593Smuzhiyun 			debug("Computing lowest common DIMM"
518*4882a593Smuzhiyun 				" parameters for memctl=%u\n", i);
519*4882a593Smuzhiyun 			compute_lowest_common_dimm_parameters
520*4882a593Smuzhiyun 				(i,
521*4882a593Smuzhiyun 				 pinfo->dimm_params[i],
522*4882a593Smuzhiyun 				 &timing_params[i],
523*4882a593Smuzhiyun 				 CONFIG_DIMM_SLOTS_PER_CTLR);
524*4882a593Smuzhiyun 		}
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	case STEP_GATHER_OPTS:
527*4882a593Smuzhiyun 		/* STEP 4:  Gather configuration requirements from user */
528*4882a593Smuzhiyun 		for (i = first_ctrl; i <= last_ctrl; i++) {
529*4882a593Smuzhiyun 			debug("Reloading memory controller "
530*4882a593Smuzhiyun 				"configuration options for memctl=%u\n", i);
531*4882a593Smuzhiyun 			/*
532*4882a593Smuzhiyun 			 * This "reloads" the memory controller options
533*4882a593Smuzhiyun 			 * to defaults.  If the user "edits" an option,
534*4882a593Smuzhiyun 			 * next_step points to the step after this,
535*4882a593Smuzhiyun 			 * which is currently STEP_ASSIGN_ADDRESSES.
536*4882a593Smuzhiyun 			 */
537*4882a593Smuzhiyun 			populate_memctl_options(
538*4882a593Smuzhiyun 					&timing_params[i],
539*4882a593Smuzhiyun 					&pinfo->memctl_opts[i],
540*4882a593Smuzhiyun 					pinfo->dimm_params[i], i);
541*4882a593Smuzhiyun 			/*
542*4882a593Smuzhiyun 			 * For RDIMMs, JEDEC spec requires clocks to be stable
543*4882a593Smuzhiyun 			 * before reset signal is deasserted. For the boards
544*4882a593Smuzhiyun 			 * using fixed parameters, this function should be
545*4882a593Smuzhiyun 			 * be called from board init file.
546*4882a593Smuzhiyun 			 */
547*4882a593Smuzhiyun 			if (timing_params[i].all_dimms_registered)
548*4882a593Smuzhiyun 				assert_reset = 1;
549*4882a593Smuzhiyun 		}
550*4882a593Smuzhiyun 		if (assert_reset && !size_only) {
551*4882a593Smuzhiyun 			if (pinfo->board_mem_reset) {
552*4882a593Smuzhiyun 				debug("Asserting mem reset\n");
553*4882a593Smuzhiyun 				pinfo->board_mem_reset();
554*4882a593Smuzhiyun 			} else {
555*4882a593Smuzhiyun 				debug("Asserting mem reset missing\n");
556*4882a593Smuzhiyun 			}
557*4882a593Smuzhiyun 		}
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	case STEP_ASSIGN_ADDRESSES:
560*4882a593Smuzhiyun 		/* STEP 5:  Assign addresses to chip selects */
561*4882a593Smuzhiyun 		check_interleaving_options(pinfo);
562*4882a593Smuzhiyun 		total_mem = step_assign_addresses(pinfo, dbw_capacity_adjust);
563*4882a593Smuzhiyun 		debug("Total mem %llu assigned\n", total_mem);
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	case STEP_COMPUTE_REGS:
566*4882a593Smuzhiyun 		/* STEP 6:  compute controller register values */
567*4882a593Smuzhiyun 		debug("FSL Memory ctrl register computation\n");
568*4882a593Smuzhiyun 		for (i = first_ctrl; i <= last_ctrl; i++) {
569*4882a593Smuzhiyun 			if (timing_params[i].ndimms_present == 0) {
570*4882a593Smuzhiyun 				memset(&ddr_reg[i], 0,
571*4882a593Smuzhiyun 					sizeof(fsl_ddr_cfg_regs_t));
572*4882a593Smuzhiyun 				continue;
573*4882a593Smuzhiyun 			}
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 			compute_fsl_memctl_config_regs
576*4882a593Smuzhiyun 				(i,
577*4882a593Smuzhiyun 				 &pinfo->memctl_opts[i],
578*4882a593Smuzhiyun 				 &ddr_reg[i], &timing_params[i],
579*4882a593Smuzhiyun 				 pinfo->dimm_params[i],
580*4882a593Smuzhiyun 				 dbw_capacity_adjust[i],
581*4882a593Smuzhiyun 				 size_only);
582*4882a593Smuzhiyun 		}
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	default:
585*4882a593Smuzhiyun 		break;
586*4882a593Smuzhiyun 	}
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	{
589*4882a593Smuzhiyun 		/*
590*4882a593Smuzhiyun 		 * Compute the amount of memory available just by
591*4882a593Smuzhiyun 		 * looking for the highest valid CSn_BNDS value.
592*4882a593Smuzhiyun 		 * This allows us to also experiment with using
593*4882a593Smuzhiyun 		 * only CS0 when using dual-rank DIMMs.
594*4882a593Smuzhiyun 		 */
595*4882a593Smuzhiyun 		unsigned int max_end = 0;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 		for (i = first_ctrl; i <= last_ctrl; i++) {
598*4882a593Smuzhiyun 			for (j = 0; j < CONFIG_CHIP_SELECTS_PER_CTRL; j++) {
599*4882a593Smuzhiyun 				fsl_ddr_cfg_regs_t *reg = &ddr_reg[i];
600*4882a593Smuzhiyun 				if (reg->cs[j].config & 0x80000000) {
601*4882a593Smuzhiyun 					unsigned int end;
602*4882a593Smuzhiyun 					/*
603*4882a593Smuzhiyun 					 * 0xfffffff is a special value we put
604*4882a593Smuzhiyun 					 * for unused bnds
605*4882a593Smuzhiyun 					 */
606*4882a593Smuzhiyun 					if (reg->cs[j].bnds == 0xffffffff)
607*4882a593Smuzhiyun 						continue;
608*4882a593Smuzhiyun 					end = reg->cs[j].bnds & 0xffff;
609*4882a593Smuzhiyun 					if (end > max_end) {
610*4882a593Smuzhiyun 						max_end = end;
611*4882a593Smuzhiyun 					}
612*4882a593Smuzhiyun 				}
613*4882a593Smuzhiyun 			}
614*4882a593Smuzhiyun 		}
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 		total_mem = 1 + (((unsigned long long)max_end << 24ULL) |
617*4882a593Smuzhiyun 			    0xFFFFFFULL) - pinfo->mem_base;
618*4882a593Smuzhiyun 	}
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	return total_mem;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun 
__fsl_ddr_sdram(fsl_ddr_info_t * pinfo)623*4882a593Smuzhiyun phys_size_t __fsl_ddr_sdram(fsl_ddr_info_t *pinfo)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun 	unsigned int i, first_ctrl, last_ctrl;
626*4882a593Smuzhiyun #ifdef CONFIG_PPC
627*4882a593Smuzhiyun 	unsigned int law_memctl = LAW_TRGT_IF_DDR_1;
628*4882a593Smuzhiyun #endif
629*4882a593Smuzhiyun 	unsigned long long total_memory;
630*4882a593Smuzhiyun 	int deassert_reset = 0;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	first_ctrl = pinfo->first_ctrl;
633*4882a593Smuzhiyun 	last_ctrl = first_ctrl + pinfo->num_ctrls - 1;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	/* Compute it once normally. */
636*4882a593Smuzhiyun #ifdef CONFIG_FSL_DDR_INTERACTIVE
637*4882a593Smuzhiyun 	if (tstc() && (getc() == 'd')) {	/* we got a key press of 'd' */
638*4882a593Smuzhiyun 		total_memory = fsl_ddr_interactive(pinfo, 0);
639*4882a593Smuzhiyun 	} else if (fsl_ddr_interactive_env_var_exists()) {
640*4882a593Smuzhiyun 		total_memory = fsl_ddr_interactive(pinfo, 1);
641*4882a593Smuzhiyun 	} else
642*4882a593Smuzhiyun #endif
643*4882a593Smuzhiyun 		total_memory = fsl_ddr_compute(pinfo, STEP_GET_SPD, 0);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	/* setup 3-way interleaving before enabling DDRC */
646*4882a593Smuzhiyun 	switch (pinfo->memctl_opts[first_ctrl].memctl_interleaving_mode) {
647*4882a593Smuzhiyun 	case FSL_DDR_3WAY_1KB_INTERLEAVING:
648*4882a593Smuzhiyun 	case FSL_DDR_3WAY_4KB_INTERLEAVING:
649*4882a593Smuzhiyun 	case FSL_DDR_3WAY_8KB_INTERLEAVING:
650*4882a593Smuzhiyun 		fsl_ddr_set_intl3r(
651*4882a593Smuzhiyun 			pinfo->memctl_opts[first_ctrl].
652*4882a593Smuzhiyun 			memctl_interleaving_mode);
653*4882a593Smuzhiyun 		break;
654*4882a593Smuzhiyun 	default:
655*4882a593Smuzhiyun 		break;
656*4882a593Smuzhiyun 	}
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	/*
659*4882a593Smuzhiyun 	 * Program configuration registers.
660*4882a593Smuzhiyun 	 * JEDEC specs requires clocks to be stable before deasserting reset
661*4882a593Smuzhiyun 	 * for RDIMMs. Clocks start after chip select is enabled and clock
662*4882a593Smuzhiyun 	 * control register is set. During step 1, all controllers have their
663*4882a593Smuzhiyun 	 * registers set but not enabled. Step 2 proceeds after deasserting
664*4882a593Smuzhiyun 	 * reset through board FPGA or GPIO.
665*4882a593Smuzhiyun 	 * For non-registered DIMMs, initialization can go through but it is
666*4882a593Smuzhiyun 	 * also OK to follow the same flow.
667*4882a593Smuzhiyun 	 */
668*4882a593Smuzhiyun 	if (pinfo->board_need_mem_reset)
669*4882a593Smuzhiyun 		deassert_reset = pinfo->board_need_mem_reset();
670*4882a593Smuzhiyun 	for (i = first_ctrl; i <= last_ctrl; i++) {
671*4882a593Smuzhiyun 		if (pinfo->common_timing_params[i].all_dimms_registered)
672*4882a593Smuzhiyun 			deassert_reset = 1;
673*4882a593Smuzhiyun 	}
674*4882a593Smuzhiyun 	for (i = first_ctrl; i <= last_ctrl; i++) {
675*4882a593Smuzhiyun 		debug("Programming controller %u\n", i);
676*4882a593Smuzhiyun 		if (pinfo->common_timing_params[i].ndimms_present == 0) {
677*4882a593Smuzhiyun 			debug("No dimms present on controller %u; "
678*4882a593Smuzhiyun 					"skipping programming\n", i);
679*4882a593Smuzhiyun 			continue;
680*4882a593Smuzhiyun 		}
681*4882a593Smuzhiyun 		/*
682*4882a593Smuzhiyun 		 * The following call with step = 1 returns before enabling
683*4882a593Smuzhiyun 		 * the controller. It has to finish with step = 2 later.
684*4882a593Smuzhiyun 		 */
685*4882a593Smuzhiyun 		fsl_ddr_set_memctl_regs(&(pinfo->fsl_ddr_config_reg[i]), i,
686*4882a593Smuzhiyun 					deassert_reset ? 1 : 0);
687*4882a593Smuzhiyun 	}
688*4882a593Smuzhiyun 	if (deassert_reset) {
689*4882a593Smuzhiyun 		/* Use board FPGA or GPIO to deassert reset signal */
690*4882a593Smuzhiyun 		if (pinfo->board_mem_de_reset) {
691*4882a593Smuzhiyun 			debug("Deasserting mem reset\n");
692*4882a593Smuzhiyun 			pinfo->board_mem_de_reset();
693*4882a593Smuzhiyun 		} else {
694*4882a593Smuzhiyun 			debug("Deasserting mem reset missing\n");
695*4882a593Smuzhiyun 		}
696*4882a593Smuzhiyun 		for (i = first_ctrl; i <= last_ctrl; i++) {
697*4882a593Smuzhiyun 			/* Call with step = 2 to continue initialization */
698*4882a593Smuzhiyun 			fsl_ddr_set_memctl_regs(&(pinfo->fsl_ddr_config_reg[i]),
699*4882a593Smuzhiyun 						i, 2);
700*4882a593Smuzhiyun 		}
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun #ifdef CONFIG_FSL_DDR_SYNC_REFRESH
704*4882a593Smuzhiyun 	fsl_ddr_sync_memctl_refresh(first_ctrl, last_ctrl);
705*4882a593Smuzhiyun #endif
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun #ifdef CONFIG_PPC
708*4882a593Smuzhiyun 	/* program LAWs */
709*4882a593Smuzhiyun 	for (i = first_ctrl; i <= last_ctrl; i++) {
710*4882a593Smuzhiyun 		if (pinfo->memctl_opts[i].memctl_interleaving) {
711*4882a593Smuzhiyun 			switch (pinfo->memctl_opts[i].
712*4882a593Smuzhiyun 				memctl_interleaving_mode) {
713*4882a593Smuzhiyun 			case FSL_DDR_CACHE_LINE_INTERLEAVING:
714*4882a593Smuzhiyun 			case FSL_DDR_PAGE_INTERLEAVING:
715*4882a593Smuzhiyun 			case FSL_DDR_BANK_INTERLEAVING:
716*4882a593Smuzhiyun 			case FSL_DDR_SUPERBANK_INTERLEAVING:
717*4882a593Smuzhiyun 				if (i % 2)
718*4882a593Smuzhiyun 					break;
719*4882a593Smuzhiyun 				if (i == 0) {
720*4882a593Smuzhiyun 					law_memctl = LAW_TRGT_IF_DDR_INTRLV;
721*4882a593Smuzhiyun 					fsl_ddr_set_lawbar(
722*4882a593Smuzhiyun 						&pinfo->common_timing_params[i],
723*4882a593Smuzhiyun 						law_memctl, i);
724*4882a593Smuzhiyun 				}
725*4882a593Smuzhiyun #if CONFIG_SYS_NUM_DDR_CTLRS > 3
726*4882a593Smuzhiyun 				else if (i == 2) {
727*4882a593Smuzhiyun 					law_memctl = LAW_TRGT_IF_DDR_INTLV_34;
728*4882a593Smuzhiyun 					fsl_ddr_set_lawbar(
729*4882a593Smuzhiyun 						&pinfo->common_timing_params[i],
730*4882a593Smuzhiyun 						law_memctl, i);
731*4882a593Smuzhiyun 				}
732*4882a593Smuzhiyun #endif
733*4882a593Smuzhiyun 				break;
734*4882a593Smuzhiyun 			case FSL_DDR_3WAY_1KB_INTERLEAVING:
735*4882a593Smuzhiyun 			case FSL_DDR_3WAY_4KB_INTERLEAVING:
736*4882a593Smuzhiyun 			case FSL_DDR_3WAY_8KB_INTERLEAVING:
737*4882a593Smuzhiyun 				law_memctl = LAW_TRGT_IF_DDR_INTLV_123;
738*4882a593Smuzhiyun 				if (i == 0) {
739*4882a593Smuzhiyun 					fsl_ddr_set_lawbar(
740*4882a593Smuzhiyun 						&pinfo->common_timing_params[i],
741*4882a593Smuzhiyun 						law_memctl, i);
742*4882a593Smuzhiyun 				}
743*4882a593Smuzhiyun 				break;
744*4882a593Smuzhiyun 			case FSL_DDR_4WAY_1KB_INTERLEAVING:
745*4882a593Smuzhiyun 			case FSL_DDR_4WAY_4KB_INTERLEAVING:
746*4882a593Smuzhiyun 			case FSL_DDR_4WAY_8KB_INTERLEAVING:
747*4882a593Smuzhiyun 				law_memctl = LAW_TRGT_IF_DDR_INTLV_1234;
748*4882a593Smuzhiyun 				if (i == 0)
749*4882a593Smuzhiyun 					fsl_ddr_set_lawbar(
750*4882a593Smuzhiyun 						&pinfo->common_timing_params[i],
751*4882a593Smuzhiyun 						law_memctl, i);
752*4882a593Smuzhiyun 				/* place holder for future 4-way interleaving */
753*4882a593Smuzhiyun 				break;
754*4882a593Smuzhiyun 			default:
755*4882a593Smuzhiyun 				break;
756*4882a593Smuzhiyun 			}
757*4882a593Smuzhiyun 		} else {
758*4882a593Smuzhiyun 			switch (i) {
759*4882a593Smuzhiyun 			case 0:
760*4882a593Smuzhiyun 				law_memctl = LAW_TRGT_IF_DDR_1;
761*4882a593Smuzhiyun 				break;
762*4882a593Smuzhiyun 			case 1:
763*4882a593Smuzhiyun 				law_memctl = LAW_TRGT_IF_DDR_2;
764*4882a593Smuzhiyun 				break;
765*4882a593Smuzhiyun 			case 2:
766*4882a593Smuzhiyun 				law_memctl = LAW_TRGT_IF_DDR_3;
767*4882a593Smuzhiyun 				break;
768*4882a593Smuzhiyun 			case 3:
769*4882a593Smuzhiyun 				law_memctl = LAW_TRGT_IF_DDR_4;
770*4882a593Smuzhiyun 				break;
771*4882a593Smuzhiyun 			default:
772*4882a593Smuzhiyun 				break;
773*4882a593Smuzhiyun 			}
774*4882a593Smuzhiyun 			fsl_ddr_set_lawbar(&pinfo->common_timing_params[i],
775*4882a593Smuzhiyun 					   law_memctl, i);
776*4882a593Smuzhiyun 		}
777*4882a593Smuzhiyun 	}
778*4882a593Smuzhiyun #endif
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	debug("total_memory by %s = %llu\n", __func__, total_memory);
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun #if !defined(CONFIG_PHYS_64BIT)
783*4882a593Smuzhiyun 	/* Check for 4G or more.  Bad. */
784*4882a593Smuzhiyun 	if ((first_ctrl == 0) && (total_memory >= (1ull << 32))) {
785*4882a593Smuzhiyun 		puts("Detected ");
786*4882a593Smuzhiyun 		print_size(total_memory, " of memory\n");
787*4882a593Smuzhiyun 		printf("       This U-Boot only supports < 4G of DDR\n");
788*4882a593Smuzhiyun 		printf("       You could rebuild it with CONFIG_PHYS_64BIT\n");
789*4882a593Smuzhiyun 		printf("       "); /* re-align to match init_dram print */
790*4882a593Smuzhiyun 		total_memory = CONFIG_MAX_MEM_MAPPED;
791*4882a593Smuzhiyun 	}
792*4882a593Smuzhiyun #endif
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	return total_memory;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun /*
798*4882a593Smuzhiyun  * fsl_ddr_sdram(void) -- this is the main function to be
799*4882a593Smuzhiyun  * called by dram_init() in the board file.
800*4882a593Smuzhiyun  *
801*4882a593Smuzhiyun  * It returns amount of memory configured in bytes.
802*4882a593Smuzhiyun  */
fsl_ddr_sdram(void)803*4882a593Smuzhiyun phys_size_t fsl_ddr_sdram(void)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun 	fsl_ddr_info_t info;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	/* Reset info structure. */
808*4882a593Smuzhiyun 	memset(&info, 0, sizeof(fsl_ddr_info_t));
809*4882a593Smuzhiyun 	info.mem_base = CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY;
810*4882a593Smuzhiyun 	info.first_ctrl = 0;
811*4882a593Smuzhiyun 	info.num_ctrls = CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS;
812*4882a593Smuzhiyun 	info.dimm_slots_per_ctrl = CONFIG_DIMM_SLOTS_PER_CTLR;
813*4882a593Smuzhiyun 	info.board_need_mem_reset = board_need_mem_reset;
814*4882a593Smuzhiyun 	info.board_mem_reset = board_assert_mem_reset;
815*4882a593Smuzhiyun 	info.board_mem_de_reset = board_deassert_mem_reset;
816*4882a593Smuzhiyun 	remove_unused_controllers(&info);
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	return __fsl_ddr_sdram(&info);
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS
fsl_other_ddr_sdram(unsigned long long base,unsigned int first_ctrl,unsigned int num_ctrls,unsigned int dimm_slots_per_ctrl,int (* board_need_reset)(void),void (* board_reset)(void),void (* board_de_reset)(void))822*4882a593Smuzhiyun phys_size_t fsl_other_ddr_sdram(unsigned long long base,
823*4882a593Smuzhiyun 				unsigned int first_ctrl,
824*4882a593Smuzhiyun 				unsigned int num_ctrls,
825*4882a593Smuzhiyun 				unsigned int dimm_slots_per_ctrl,
826*4882a593Smuzhiyun 				int (*board_need_reset)(void),
827*4882a593Smuzhiyun 				void (*board_reset)(void),
828*4882a593Smuzhiyun 				void (*board_de_reset)(void))
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun 	fsl_ddr_info_t info;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	/* Reset info structure. */
833*4882a593Smuzhiyun 	memset(&info, 0, sizeof(fsl_ddr_info_t));
834*4882a593Smuzhiyun 	info.mem_base = base;
835*4882a593Smuzhiyun 	info.first_ctrl = first_ctrl;
836*4882a593Smuzhiyun 	info.num_ctrls = num_ctrls;
837*4882a593Smuzhiyun 	info.dimm_slots_per_ctrl = dimm_slots_per_ctrl;
838*4882a593Smuzhiyun 	info.board_need_mem_reset = board_need_reset;
839*4882a593Smuzhiyun 	info.board_mem_reset = board_reset;
840*4882a593Smuzhiyun 	info.board_mem_de_reset = board_de_reset;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	return __fsl_ddr_sdram(&info);
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun #endif
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun /*
847*4882a593Smuzhiyun  * fsl_ddr_sdram_size(first_ctrl, last_intlv) - This function only returns the
848*4882a593Smuzhiyun  * size of the total memory without setting ddr control registers.
849*4882a593Smuzhiyun  */
850*4882a593Smuzhiyun phys_size_t
fsl_ddr_sdram_size(void)851*4882a593Smuzhiyun fsl_ddr_sdram_size(void)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun 	fsl_ddr_info_t  info;
854*4882a593Smuzhiyun 	unsigned long long total_memory = 0;
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	memset(&info, 0 , sizeof(fsl_ddr_info_t));
857*4882a593Smuzhiyun 	info.mem_base = CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY;
858*4882a593Smuzhiyun 	info.first_ctrl = 0;
859*4882a593Smuzhiyun 	info.num_ctrls = CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS;
860*4882a593Smuzhiyun 	info.dimm_slots_per_ctrl = CONFIG_DIMM_SLOTS_PER_CTLR;
861*4882a593Smuzhiyun 	info.board_need_mem_reset = NULL;
862*4882a593Smuzhiyun 	remove_unused_controllers(&info);
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	/* Compute it once normally. */
865*4882a593Smuzhiyun 	total_memory = fsl_ddr_compute(&info, STEP_GET_SPD, 1);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	return total_memory;
868*4882a593Smuzhiyun }
869