xref: /OK3568_Linux_fs/u-boot/drivers/ddr/fsl/ddr4_dimm_params.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2014 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * calculate the organization and timing parameter
5*4882a593Smuzhiyun  * from ddr3 spd, please refer to the spec
6*4882a593Smuzhiyun  * JEDEC standard No.21-C 4_01_02_12R23A.pdf
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <fsl_ddr.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /*
17*4882a593Smuzhiyun  * Calculate the Density of each Physical Rank.
18*4882a593Smuzhiyun  * Returned size is in bytes.
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  * Total DIMM size =
21*4882a593Smuzhiyun  * sdram capacity(bit) / 8 * primary bus width / sdram width
22*4882a593Smuzhiyun  *                     * Logical Ranks per DIMM
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * where: sdram capacity  = spd byte4[3:0]
25*4882a593Smuzhiyun  *        primary bus width = spd byte13[2:0]
26*4882a593Smuzhiyun  *        sdram width = spd byte12[2:0]
27*4882a593Smuzhiyun  *        Logical Ranks per DIMM = spd byte12[5:3] for SDP, DDP, QDP
28*4882a593Smuzhiyun  *                                 spd byte12{5:3] * spd byte6[6:4] for 3DS
29*4882a593Smuzhiyun  *
30*4882a593Smuzhiyun  * To simplify each rank size = total DIMM size / Number of Package Ranks
31*4882a593Smuzhiyun  * where Number of Package Ranks = spd byte12[5:3]
32*4882a593Smuzhiyun  *
33*4882a593Smuzhiyun  * SPD byte4 - sdram density and banks
34*4882a593Smuzhiyun  *	bit[3:0]	size(bit)	size(byte)
35*4882a593Smuzhiyun  *	0000		256Mb		32MB
36*4882a593Smuzhiyun  *	0001		512Mb		64MB
37*4882a593Smuzhiyun  *	0010		1Gb		128MB
38*4882a593Smuzhiyun  *	0011		2Gb		256MB
39*4882a593Smuzhiyun  *	0100		4Gb		512MB
40*4882a593Smuzhiyun  *	0101		8Gb		1GB
41*4882a593Smuzhiyun  *	0110		16Gb		2GB
42*4882a593Smuzhiyun  *      0111		32Gb		4GB
43*4882a593Smuzhiyun  *
44*4882a593Smuzhiyun  * SPD byte13 - module memory bus width
45*4882a593Smuzhiyun  *	bit[2:0]	primary bus width
46*4882a593Smuzhiyun  *	000		8bits
47*4882a593Smuzhiyun  *	001		16bits
48*4882a593Smuzhiyun  *	010		32bits
49*4882a593Smuzhiyun  *	011		64bits
50*4882a593Smuzhiyun  *
51*4882a593Smuzhiyun  * SPD byte12 - module organization
52*4882a593Smuzhiyun  *	bit[2:0]	sdram device width
53*4882a593Smuzhiyun  *	000		4bits
54*4882a593Smuzhiyun  *	001		8bits
55*4882a593Smuzhiyun  *	010		16bits
56*4882a593Smuzhiyun  *	011		32bits
57*4882a593Smuzhiyun  *
58*4882a593Smuzhiyun  * SPD byte12 - module organization
59*4882a593Smuzhiyun  *	bit[5:3]	number of package ranks per DIMM
60*4882a593Smuzhiyun  *	000		1
61*4882a593Smuzhiyun  *	001		2
62*4882a593Smuzhiyun  *	010		3
63*4882a593Smuzhiyun  *	011		4
64*4882a593Smuzhiyun  *
65*4882a593Smuzhiyun  * SPD byte6 - SDRAM package type
66*4882a593Smuzhiyun  *	bit[6:4]	Die count
67*4882a593Smuzhiyun  *	000		1
68*4882a593Smuzhiyun  *	001		2
69*4882a593Smuzhiyun  *	010		3
70*4882a593Smuzhiyun  *	011		4
71*4882a593Smuzhiyun  *	100		5
72*4882a593Smuzhiyun  *	101		6
73*4882a593Smuzhiyun  *	110		7
74*4882a593Smuzhiyun  *	111		8
75*4882a593Smuzhiyun  *
76*4882a593Smuzhiyun  * SPD byte6 - SRAM package type
77*4882a593Smuzhiyun  *	bit[1:0]	Signal loading
78*4882a593Smuzhiyun  *	00		Not specified
79*4882a593Smuzhiyun  *	01		Multi load stack
80*4882a593Smuzhiyun  *	10		Sigle load stack (3DS)
81*4882a593Smuzhiyun  *	11		Reserved
82*4882a593Smuzhiyun  */
83*4882a593Smuzhiyun static unsigned long long
compute_ranksize(const struct ddr4_spd_eeprom_s * spd)84*4882a593Smuzhiyun compute_ranksize(const struct ddr4_spd_eeprom_s *spd)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	unsigned long long bsize;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	int nbit_sdram_cap_bsize = 0;
89*4882a593Smuzhiyun 	int nbit_primary_bus_width = 0;
90*4882a593Smuzhiyun 	int nbit_sdram_width = 0;
91*4882a593Smuzhiyun 	int die_count = 0;
92*4882a593Smuzhiyun 	bool package_3ds;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	if ((spd->density_banks & 0xf) <= 7)
95*4882a593Smuzhiyun 		nbit_sdram_cap_bsize = (spd->density_banks & 0xf) + 28;
96*4882a593Smuzhiyun 	if ((spd->bus_width & 0x7) < 4)
97*4882a593Smuzhiyun 		nbit_primary_bus_width = (spd->bus_width & 0x7) + 3;
98*4882a593Smuzhiyun 	if ((spd->organization & 0x7) < 4)
99*4882a593Smuzhiyun 		nbit_sdram_width = (spd->organization & 0x7) + 2;
100*4882a593Smuzhiyun 	package_3ds = (spd->package_type & 0x3) == 0x2;
101*4882a593Smuzhiyun 	if (package_3ds)
102*4882a593Smuzhiyun 		die_count = (spd->package_type >> 4) & 0x7;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	bsize = 1ULL << (nbit_sdram_cap_bsize - 3 +
105*4882a593Smuzhiyun 			 nbit_primary_bus_width - nbit_sdram_width +
106*4882a593Smuzhiyun 			 die_count);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	debug("DDR: DDR III rank density = 0x%16llx\n", bsize);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	return bsize;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define spd_to_ps(mtb, ftb)	\
114*4882a593Smuzhiyun 	(mtb * pdimm->mtb_ps + (ftb * pdimm->ftb_10th_ps) / 10)
115*4882a593Smuzhiyun /*
116*4882a593Smuzhiyun  * ddr_compute_dimm_parameters for DDR4 SPD
117*4882a593Smuzhiyun  *
118*4882a593Smuzhiyun  * Compute DIMM parameters based upon the SPD information in spd.
119*4882a593Smuzhiyun  * Writes the results to the dimm_params_t structure pointed by pdimm.
120*4882a593Smuzhiyun  *
121*4882a593Smuzhiyun  */
ddr_compute_dimm_parameters(const unsigned int ctrl_num,const generic_spd_eeprom_t * spd,dimm_params_t * pdimm,unsigned int dimm_number)122*4882a593Smuzhiyun unsigned int ddr_compute_dimm_parameters(const unsigned int ctrl_num,
123*4882a593Smuzhiyun 					 const generic_spd_eeprom_t *spd,
124*4882a593Smuzhiyun 					 dimm_params_t *pdimm,
125*4882a593Smuzhiyun 					 unsigned int dimm_number)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	unsigned int retval;
128*4882a593Smuzhiyun 	int i;
129*4882a593Smuzhiyun 	const u8 udimm_rc_e_dq[18] = {
130*4882a593Smuzhiyun 		0x0c, 0x2c, 0x15, 0x35, 0x15, 0x35, 0x0b, 0x2c, 0x15,
131*4882a593Smuzhiyun 		0x35, 0x0b, 0x35, 0x0b, 0x2c, 0x0b, 0x35, 0x15, 0x36
132*4882a593Smuzhiyun 	};
133*4882a593Smuzhiyun 	int spd_error = 0;
134*4882a593Smuzhiyun 	u8 *ptr;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	if (spd->mem_type) {
137*4882a593Smuzhiyun 		if (spd->mem_type != SPD_MEMTYPE_DDR4) {
138*4882a593Smuzhiyun 			printf("Ctrl %u DIMM %u: is not a DDR4 SPD.\n",
139*4882a593Smuzhiyun 			       ctrl_num, dimm_number);
140*4882a593Smuzhiyun 			return 1;
141*4882a593Smuzhiyun 		}
142*4882a593Smuzhiyun 	} else {
143*4882a593Smuzhiyun 		memset(pdimm, 0, sizeof(dimm_params_t));
144*4882a593Smuzhiyun 		return 1;
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	retval = ddr4_spd_check(spd);
148*4882a593Smuzhiyun 	if (retval) {
149*4882a593Smuzhiyun 		printf("DIMM %u: failed checksum\n", dimm_number);
150*4882a593Smuzhiyun 		return 2;
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	/*
154*4882a593Smuzhiyun 	 * The part name in ASCII in the SPD EEPROM is not null terminated.
155*4882a593Smuzhiyun 	 * Guarantee null termination here by presetting all bytes to 0
156*4882a593Smuzhiyun 	 * and copying the part name in ASCII from the SPD onto it
157*4882a593Smuzhiyun 	 */
158*4882a593Smuzhiyun 	memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
159*4882a593Smuzhiyun 	if ((spd->info_size_crc & 0xF) > 2)
160*4882a593Smuzhiyun 		memcpy(pdimm->mpart, spd->mpart, sizeof(pdimm->mpart) - 1);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* DIMM organization parameters */
163*4882a593Smuzhiyun 	pdimm->n_ranks = ((spd->organization >> 3) & 0x7) + 1;
164*4882a593Smuzhiyun 	pdimm->rank_density = compute_ranksize(spd);
165*4882a593Smuzhiyun 	pdimm->capacity = pdimm->n_ranks * pdimm->rank_density;
166*4882a593Smuzhiyun 	pdimm->primary_sdram_width = 1 << (3 + (spd->bus_width & 0x7));
167*4882a593Smuzhiyun 	if ((spd->bus_width >> 3) & 0x3)
168*4882a593Smuzhiyun 		pdimm->ec_sdram_width = 8;
169*4882a593Smuzhiyun 	else
170*4882a593Smuzhiyun 		pdimm->ec_sdram_width = 0;
171*4882a593Smuzhiyun 	pdimm->data_width = pdimm->primary_sdram_width
172*4882a593Smuzhiyun 			  + pdimm->ec_sdram_width;
173*4882a593Smuzhiyun 	pdimm->device_width = 1 << ((spd->organization & 0x7) + 2);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/* These are the types defined by the JEDEC SPD spec */
176*4882a593Smuzhiyun 	pdimm->mirrored_dimm = 0;
177*4882a593Smuzhiyun 	pdimm->registered_dimm = 0;
178*4882a593Smuzhiyun 	switch (spd->module_type & DDR4_SPD_MODULETYPE_MASK) {
179*4882a593Smuzhiyun 	case DDR4_SPD_MODULETYPE_RDIMM:
180*4882a593Smuzhiyun 		/* Registered/buffered DIMMs */
181*4882a593Smuzhiyun 		pdimm->registered_dimm = 1;
182*4882a593Smuzhiyun 		break;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	case DDR4_SPD_MODULETYPE_UDIMM:
185*4882a593Smuzhiyun 	case DDR4_SPD_MODULETYPE_SO_DIMM:
186*4882a593Smuzhiyun 		/* Unbuffered DIMMs */
187*4882a593Smuzhiyun 		if (spd->mod_section.unbuffered.addr_mapping & 0x1)
188*4882a593Smuzhiyun 			pdimm->mirrored_dimm = 1;
189*4882a593Smuzhiyun 		if ((spd->mod_section.unbuffered.mod_height & 0xe0) == 0 &&
190*4882a593Smuzhiyun 		    (spd->mod_section.unbuffered.ref_raw_card == 0x04)) {
191*4882a593Smuzhiyun 			/* Fix SPD error found on DIMMs with raw card E0 */
192*4882a593Smuzhiyun 			for (i = 0; i < 18; i++) {
193*4882a593Smuzhiyun 				if (spd->mapping[i] == udimm_rc_e_dq[i])
194*4882a593Smuzhiyun 					continue;
195*4882a593Smuzhiyun 				spd_error = 1;
196*4882a593Smuzhiyun 				debug("SPD byte %d: 0x%x, should be 0x%x\n",
197*4882a593Smuzhiyun 				      60 + i, spd->mapping[i],
198*4882a593Smuzhiyun 				      udimm_rc_e_dq[i]);
199*4882a593Smuzhiyun 				ptr = (u8 *)&spd->mapping[i];
200*4882a593Smuzhiyun 				*ptr = udimm_rc_e_dq[i];
201*4882a593Smuzhiyun 			}
202*4882a593Smuzhiyun 			if (spd_error)
203*4882a593Smuzhiyun 				puts("SPD DQ mapping error fixed\n");
204*4882a593Smuzhiyun 		}
205*4882a593Smuzhiyun 		break;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	default:
208*4882a593Smuzhiyun 		printf("unknown module_type 0x%02X\n", spd->module_type);
209*4882a593Smuzhiyun 		return 1;
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	/* SDRAM device parameters */
213*4882a593Smuzhiyun 	pdimm->n_row_addr = ((spd->addressing >> 3) & 0x7) + 12;
214*4882a593Smuzhiyun 	pdimm->n_col_addr = (spd->addressing & 0x7) + 9;
215*4882a593Smuzhiyun 	pdimm->bank_addr_bits = (spd->density_banks >> 4) & 0x3;
216*4882a593Smuzhiyun 	pdimm->bank_group_bits = (spd->density_banks >> 6) & 0x3;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	/*
219*4882a593Smuzhiyun 	 * The SPD spec has not the ECC bit,
220*4882a593Smuzhiyun 	 * We consider the DIMM as ECC capability
221*4882a593Smuzhiyun 	 * when the extension bus exist
222*4882a593Smuzhiyun 	 */
223*4882a593Smuzhiyun 	if (pdimm->ec_sdram_width)
224*4882a593Smuzhiyun 		pdimm->edc_config = 0x02;
225*4882a593Smuzhiyun 	else
226*4882a593Smuzhiyun 		pdimm->edc_config = 0x00;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	/*
229*4882a593Smuzhiyun 	 * The SPD spec has not the burst length byte
230*4882a593Smuzhiyun 	 * but DDR4 spec has nature BL8 and BC4,
231*4882a593Smuzhiyun 	 * BL8 -bit3, BC4 -bit2
232*4882a593Smuzhiyun 	 */
233*4882a593Smuzhiyun 	pdimm->burst_lengths_bitmask = 0x0c;
234*4882a593Smuzhiyun 	pdimm->row_density = __ilog2(pdimm->rank_density);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	/* MTB - medium timebase
237*4882a593Smuzhiyun 	 * The MTB in the SPD spec is 125ps,
238*4882a593Smuzhiyun 	 *
239*4882a593Smuzhiyun 	 * FTB - fine timebase
240*4882a593Smuzhiyun 	 * use 1/10th of ps as our unit to avoid floating point
241*4882a593Smuzhiyun 	 * eg, 10 for 1ps, 25 for 2.5ps, 50 for 5ps
242*4882a593Smuzhiyun 	 */
243*4882a593Smuzhiyun 	if ((spd->timebases & 0xf) == 0x0) {
244*4882a593Smuzhiyun 		pdimm->mtb_ps = 125;
245*4882a593Smuzhiyun 		pdimm->ftb_10th_ps = 10;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	} else {
248*4882a593Smuzhiyun 		printf("Unknown Timebases\n");
249*4882a593Smuzhiyun 	}
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/* sdram minimum cycle time */
252*4882a593Smuzhiyun 	pdimm->tckmin_x_ps = spd_to_ps(spd->tck_min, spd->fine_tck_min);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/* sdram max cycle time */
255*4882a593Smuzhiyun 	pdimm->tckmax_ps = spd_to_ps(spd->tck_max, spd->fine_tck_max);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/*
258*4882a593Smuzhiyun 	 * CAS latency supported
259*4882a593Smuzhiyun 	 * bit0 - CL7
260*4882a593Smuzhiyun 	 * bit4 - CL11
261*4882a593Smuzhiyun 	 * bit8 - CL15
262*4882a593Smuzhiyun 	 * bit12- CL19
263*4882a593Smuzhiyun 	 * bit16- CL23
264*4882a593Smuzhiyun 	 */
265*4882a593Smuzhiyun 	pdimm->caslat_x  = (spd->caslat_b1 << 7)	|
266*4882a593Smuzhiyun 			   (spd->caslat_b2 << 15)	|
267*4882a593Smuzhiyun 			   (spd->caslat_b3 << 23);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	BUG_ON(spd->caslat_b4 != 0);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	/*
272*4882a593Smuzhiyun 	 * min CAS latency time
273*4882a593Smuzhiyun 	 */
274*4882a593Smuzhiyun 	pdimm->taa_ps = spd_to_ps(spd->taa_min, spd->fine_taa_min);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	/*
277*4882a593Smuzhiyun 	 * min RAS to CAS delay time
278*4882a593Smuzhiyun 	 */
279*4882a593Smuzhiyun 	pdimm->trcd_ps = spd_to_ps(spd->trcd_min, spd->fine_trcd_min);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	/*
282*4882a593Smuzhiyun 	 * Min Row Precharge Delay Time
283*4882a593Smuzhiyun 	 */
284*4882a593Smuzhiyun 	pdimm->trp_ps = spd_to_ps(spd->trp_min, spd->fine_trp_min);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	/* min active to precharge delay time */
287*4882a593Smuzhiyun 	pdimm->tras_ps = (((spd->tras_trc_ext & 0xf) << 8) +
288*4882a593Smuzhiyun 			  spd->tras_min_lsb) * pdimm->mtb_ps;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	/* min active to actice/refresh delay time */
291*4882a593Smuzhiyun 	pdimm->trc_ps = spd_to_ps((((spd->tras_trc_ext & 0xf0) << 4) +
292*4882a593Smuzhiyun 				   spd->trc_min_lsb), spd->fine_trc_min);
293*4882a593Smuzhiyun 	/* Min Refresh Recovery Delay Time */
294*4882a593Smuzhiyun 	pdimm->trfc1_ps = ((spd->trfc1_min_msb << 8) | (spd->trfc1_min_lsb)) *
295*4882a593Smuzhiyun 		       pdimm->mtb_ps;
296*4882a593Smuzhiyun 	pdimm->trfc2_ps = ((spd->trfc2_min_msb << 8) | (spd->trfc2_min_lsb)) *
297*4882a593Smuzhiyun 		       pdimm->mtb_ps;
298*4882a593Smuzhiyun 	pdimm->trfc4_ps = ((spd->trfc4_min_msb << 8) | (spd->trfc4_min_lsb)) *
299*4882a593Smuzhiyun 			pdimm->mtb_ps;
300*4882a593Smuzhiyun 	/* min four active window delay time */
301*4882a593Smuzhiyun 	pdimm->tfaw_ps = (((spd->tfaw_msb & 0xf) << 8) | spd->tfaw_min) *
302*4882a593Smuzhiyun 			pdimm->mtb_ps;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	/* min row active to row active delay time, different bank group */
305*4882a593Smuzhiyun 	pdimm->trrds_ps = spd_to_ps(spd->trrds_min, spd->fine_trrds_min);
306*4882a593Smuzhiyun 	/* min row active to row active delay time, same bank group */
307*4882a593Smuzhiyun 	pdimm->trrdl_ps = spd_to_ps(spd->trrdl_min, spd->fine_trrdl_min);
308*4882a593Smuzhiyun 	/* min CAS to CAS Delay Time (tCCD_Lmin), same bank group */
309*4882a593Smuzhiyun 	pdimm->tccdl_ps = spd_to_ps(spd->tccdl_min, spd->fine_tccdl_min);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	/*
312*4882a593Smuzhiyun 	 * Average periodic refresh interval
313*4882a593Smuzhiyun 	 * tREFI = 7.8 us at normal temperature range
314*4882a593Smuzhiyun 	 */
315*4882a593Smuzhiyun 	pdimm->refresh_rate_ps = 7800000;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	for (i = 0; i < 18; i++)
318*4882a593Smuzhiyun 		pdimm->dq_mapping[i] = spd->mapping[i];
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	pdimm->dq_mapping_ors = ((spd->mapping[0] >> 6) & 0x3) == 0 ? 1 : 0;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	return 0;
323*4882a593Smuzhiyun }
324