1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2008-2012 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun * Dave Liu <daveliu@freescale.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * calculate the organization and timing parameter
6*4882a593Smuzhiyun * from ddr3 spd, please refer to the spec
7*4882a593Smuzhiyun * JEDEC standard No.21-C 4_01_02_11R18.pdf
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <common.h>
13*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <fsl_ddr.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun * Calculate the Density of each Physical Rank.
19*4882a593Smuzhiyun * Returned size is in bytes.
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * each rank size =
22*4882a593Smuzhiyun * sdram capacity(bit) / 8 * primary bus width / sdram width
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * where: sdram capacity = spd byte4[3:0]
25*4882a593Smuzhiyun * primary bus width = spd byte8[2:0]
26*4882a593Smuzhiyun * sdram width = spd byte7[2:0]
27*4882a593Smuzhiyun *
28*4882a593Smuzhiyun * SPD byte4 - sdram density and banks
29*4882a593Smuzhiyun * bit[3:0] size(bit) size(byte)
30*4882a593Smuzhiyun * 0000 256Mb 32MB
31*4882a593Smuzhiyun * 0001 512Mb 64MB
32*4882a593Smuzhiyun * 0010 1Gb 128MB
33*4882a593Smuzhiyun * 0011 2Gb 256MB
34*4882a593Smuzhiyun * 0100 4Gb 512MB
35*4882a593Smuzhiyun * 0101 8Gb 1GB
36*4882a593Smuzhiyun * 0110 16Gb 2GB
37*4882a593Smuzhiyun *
38*4882a593Smuzhiyun * SPD byte8 - module memory bus width
39*4882a593Smuzhiyun * bit[2:0] primary bus width
40*4882a593Smuzhiyun * 000 8bits
41*4882a593Smuzhiyun * 001 16bits
42*4882a593Smuzhiyun * 010 32bits
43*4882a593Smuzhiyun * 011 64bits
44*4882a593Smuzhiyun *
45*4882a593Smuzhiyun * SPD byte7 - module organiztion
46*4882a593Smuzhiyun * bit[2:0] sdram device width
47*4882a593Smuzhiyun * 000 4bits
48*4882a593Smuzhiyun * 001 8bits
49*4882a593Smuzhiyun * 010 16bits
50*4882a593Smuzhiyun * 011 32bits
51*4882a593Smuzhiyun *
52*4882a593Smuzhiyun */
53*4882a593Smuzhiyun static unsigned long long
compute_ranksize(const ddr3_spd_eeprom_t * spd)54*4882a593Smuzhiyun compute_ranksize(const ddr3_spd_eeprom_t *spd)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun unsigned long long bsize;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun int nbit_sdram_cap_bsize = 0;
59*4882a593Smuzhiyun int nbit_primary_bus_width = 0;
60*4882a593Smuzhiyun int nbit_sdram_width = 0;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun if ((spd->density_banks & 0xf) < 7)
63*4882a593Smuzhiyun nbit_sdram_cap_bsize = (spd->density_banks & 0xf) + 28;
64*4882a593Smuzhiyun if ((spd->bus_width & 0x7) < 4)
65*4882a593Smuzhiyun nbit_primary_bus_width = (spd->bus_width & 0x7) + 3;
66*4882a593Smuzhiyun if ((spd->organization & 0x7) < 4)
67*4882a593Smuzhiyun nbit_sdram_width = (spd->organization & 0x7) + 2;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun bsize = 1ULL << (nbit_sdram_cap_bsize - 3
70*4882a593Smuzhiyun + nbit_primary_bus_width - nbit_sdram_width);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun debug("DDR: DDR III rank density = 0x%16llx\n", bsize);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun return bsize;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /*
78*4882a593Smuzhiyun * ddr_compute_dimm_parameters for DDR3 SPD
79*4882a593Smuzhiyun *
80*4882a593Smuzhiyun * Compute DIMM parameters based upon the SPD information in spd.
81*4882a593Smuzhiyun * Writes the results to the dimm_params_t structure pointed by pdimm.
82*4882a593Smuzhiyun *
83*4882a593Smuzhiyun */
ddr_compute_dimm_parameters(const unsigned int ctrl_num,const ddr3_spd_eeprom_t * spd,dimm_params_t * pdimm,unsigned int dimm_number)84*4882a593Smuzhiyun unsigned int ddr_compute_dimm_parameters(const unsigned int ctrl_num,
85*4882a593Smuzhiyun const ddr3_spd_eeprom_t *spd,
86*4882a593Smuzhiyun dimm_params_t *pdimm,
87*4882a593Smuzhiyun unsigned int dimm_number)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun unsigned int retval;
90*4882a593Smuzhiyun unsigned int mtb_ps;
91*4882a593Smuzhiyun int ftb_10th_ps;
92*4882a593Smuzhiyun int i;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun if (spd->mem_type) {
95*4882a593Smuzhiyun if (spd->mem_type != SPD_MEMTYPE_DDR3) {
96*4882a593Smuzhiyun printf("DIMM %u: is not a DDR3 SPD.\n", dimm_number);
97*4882a593Smuzhiyun return 1;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun } else {
100*4882a593Smuzhiyun memset(pdimm, 0, sizeof(dimm_params_t));
101*4882a593Smuzhiyun return 1;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun retval = ddr3_spd_check(spd);
105*4882a593Smuzhiyun if (retval) {
106*4882a593Smuzhiyun printf("DIMM %u: failed checksum\n", dimm_number);
107*4882a593Smuzhiyun return 2;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /*
111*4882a593Smuzhiyun * The part name in ASCII in the SPD EEPROM is not null terminated.
112*4882a593Smuzhiyun * Guarantee null termination here by presetting all bytes to 0
113*4882a593Smuzhiyun * and copying the part name in ASCII from the SPD onto it
114*4882a593Smuzhiyun */
115*4882a593Smuzhiyun memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
116*4882a593Smuzhiyun if ((spd->info_size_crc & 0xF) > 1)
117*4882a593Smuzhiyun memcpy(pdimm->mpart, spd->mpart, sizeof(pdimm->mpart) - 1);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* DIMM organization parameters */
120*4882a593Smuzhiyun pdimm->n_ranks = ((spd->organization >> 3) & 0x7) + 1;
121*4882a593Smuzhiyun pdimm->rank_density = compute_ranksize(spd);
122*4882a593Smuzhiyun pdimm->capacity = pdimm->n_ranks * pdimm->rank_density;
123*4882a593Smuzhiyun pdimm->primary_sdram_width = 1 << (3 + (spd->bus_width & 0x7));
124*4882a593Smuzhiyun if ((spd->bus_width >> 3) & 0x3)
125*4882a593Smuzhiyun pdimm->ec_sdram_width = 8;
126*4882a593Smuzhiyun else
127*4882a593Smuzhiyun pdimm->ec_sdram_width = 0;
128*4882a593Smuzhiyun pdimm->data_width = pdimm->primary_sdram_width
129*4882a593Smuzhiyun + pdimm->ec_sdram_width;
130*4882a593Smuzhiyun pdimm->device_width = 1 << ((spd->organization & 0x7) + 2);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* These are the types defined by the JEDEC DDR3 SPD spec */
133*4882a593Smuzhiyun pdimm->mirrored_dimm = 0;
134*4882a593Smuzhiyun pdimm->registered_dimm = 0;
135*4882a593Smuzhiyun switch (spd->module_type & DDR3_SPD_MODULETYPE_MASK) {
136*4882a593Smuzhiyun case DDR3_SPD_MODULETYPE_RDIMM:
137*4882a593Smuzhiyun case DDR3_SPD_MODULETYPE_MINI_RDIMM:
138*4882a593Smuzhiyun case DDR3_SPD_MODULETYPE_72B_SO_RDIMM:
139*4882a593Smuzhiyun /* Registered/buffered DIMMs */
140*4882a593Smuzhiyun pdimm->registered_dimm = 1;
141*4882a593Smuzhiyun for (i = 0; i < 16; i += 2) {
142*4882a593Smuzhiyun u8 rcw = spd->mod_section.registered.rcw[i/2];
143*4882a593Smuzhiyun pdimm->rcw[i] = (rcw >> 0) & 0x0F;
144*4882a593Smuzhiyun pdimm->rcw[i+1] = (rcw >> 4) & 0x0F;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun break;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun case DDR3_SPD_MODULETYPE_UDIMM:
149*4882a593Smuzhiyun case DDR3_SPD_MODULETYPE_SO_DIMM:
150*4882a593Smuzhiyun case DDR3_SPD_MODULETYPE_MICRO_DIMM:
151*4882a593Smuzhiyun case DDR3_SPD_MODULETYPE_MINI_UDIMM:
152*4882a593Smuzhiyun case DDR3_SPD_MODULETYPE_MINI_CDIMM:
153*4882a593Smuzhiyun case DDR3_SPD_MODULETYPE_72B_SO_UDIMM:
154*4882a593Smuzhiyun case DDR3_SPD_MODULETYPE_72B_SO_CDIMM:
155*4882a593Smuzhiyun case DDR3_SPD_MODULETYPE_LRDIMM:
156*4882a593Smuzhiyun case DDR3_SPD_MODULETYPE_16B_SO_DIMM:
157*4882a593Smuzhiyun case DDR3_SPD_MODULETYPE_32B_SO_DIMM:
158*4882a593Smuzhiyun /* Unbuffered DIMMs */
159*4882a593Smuzhiyun if (spd->mod_section.unbuffered.addr_mapping & 0x1)
160*4882a593Smuzhiyun pdimm->mirrored_dimm = 1;
161*4882a593Smuzhiyun break;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun default:
164*4882a593Smuzhiyun printf("unknown module_type 0x%02X\n", spd->module_type);
165*4882a593Smuzhiyun return 1;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* SDRAM device parameters */
169*4882a593Smuzhiyun pdimm->n_row_addr = ((spd->addressing >> 3) & 0x7) + 12;
170*4882a593Smuzhiyun pdimm->n_col_addr = (spd->addressing & 0x7) + 9;
171*4882a593Smuzhiyun pdimm->n_banks_per_sdram_device = 8 << ((spd->density_banks >> 4) & 0x7);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /*
174*4882a593Smuzhiyun * The SPD spec has not the ECC bit,
175*4882a593Smuzhiyun * We consider the DIMM as ECC capability
176*4882a593Smuzhiyun * when the extension bus exist
177*4882a593Smuzhiyun */
178*4882a593Smuzhiyun if (pdimm->ec_sdram_width)
179*4882a593Smuzhiyun pdimm->edc_config = 0x02;
180*4882a593Smuzhiyun else
181*4882a593Smuzhiyun pdimm->edc_config = 0x00;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /*
184*4882a593Smuzhiyun * The SPD spec has not the burst length byte
185*4882a593Smuzhiyun * but DDR3 spec has nature BL8 and BC4,
186*4882a593Smuzhiyun * BL8 -bit3, BC4 -bit2
187*4882a593Smuzhiyun */
188*4882a593Smuzhiyun pdimm->burst_lengths_bitmask = 0x0c;
189*4882a593Smuzhiyun pdimm->row_density = __ilog2(pdimm->rank_density);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* MTB - medium timebase
192*4882a593Smuzhiyun * The unit in the SPD spec is ns,
193*4882a593Smuzhiyun * We convert it to ps.
194*4882a593Smuzhiyun * eg: MTB = 0.125ns (125ps)
195*4882a593Smuzhiyun */
196*4882a593Smuzhiyun mtb_ps = (spd->mtb_dividend * 1000) /spd->mtb_divisor;
197*4882a593Smuzhiyun pdimm->mtb_ps = mtb_ps;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /*
200*4882a593Smuzhiyun * FTB - fine timebase
201*4882a593Smuzhiyun * use 1/10th of ps as our unit to avoid floating point
202*4882a593Smuzhiyun * eg, 10 for 1ps, 25 for 2.5ps, 50 for 5ps
203*4882a593Smuzhiyun */
204*4882a593Smuzhiyun ftb_10th_ps =
205*4882a593Smuzhiyun ((spd->ftb_div & 0xf0) >> 4) * 10 / (spd->ftb_div & 0x0f);
206*4882a593Smuzhiyun pdimm->ftb_10th_ps = ftb_10th_ps;
207*4882a593Smuzhiyun /*
208*4882a593Smuzhiyun * sdram minimum cycle time
209*4882a593Smuzhiyun * we assume the MTB is 0.125ns
210*4882a593Smuzhiyun * eg:
211*4882a593Smuzhiyun * tck_min=15 MTB (1.875ns) ->DDR3-1066
212*4882a593Smuzhiyun * =12 MTB (1.5ns) ->DDR3-1333
213*4882a593Smuzhiyun * =10 MTB (1.25ns) ->DDR3-1600
214*4882a593Smuzhiyun */
215*4882a593Smuzhiyun pdimm->tckmin_x_ps = spd->tck_min * mtb_ps +
216*4882a593Smuzhiyun (spd->fine_tck_min * ftb_10th_ps) / 10;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /*
219*4882a593Smuzhiyun * CAS latency supported
220*4882a593Smuzhiyun * bit4 - CL4
221*4882a593Smuzhiyun * bit5 - CL5
222*4882a593Smuzhiyun * bit18 - CL18
223*4882a593Smuzhiyun */
224*4882a593Smuzhiyun pdimm->caslat_x = ((spd->caslat_msb << 8) | spd->caslat_lsb) << 4;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /*
227*4882a593Smuzhiyun * min CAS latency time
228*4882a593Smuzhiyun * eg: taa_min =
229*4882a593Smuzhiyun * DDR3-800D 100 MTB (12.5ns)
230*4882a593Smuzhiyun * DDR3-1066F 105 MTB (13.125ns)
231*4882a593Smuzhiyun * DDR3-1333H 108 MTB (13.5ns)
232*4882a593Smuzhiyun * DDR3-1600H 90 MTB (11.25ns)
233*4882a593Smuzhiyun */
234*4882a593Smuzhiyun pdimm->taa_ps = spd->taa_min * mtb_ps +
235*4882a593Smuzhiyun (spd->fine_taa_min * ftb_10th_ps) / 10;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /*
238*4882a593Smuzhiyun * min write recovery time
239*4882a593Smuzhiyun * eg:
240*4882a593Smuzhiyun * twr_min = 120 MTB (15ns) -> all speed grades.
241*4882a593Smuzhiyun */
242*4882a593Smuzhiyun pdimm->twr_ps = spd->twr_min * mtb_ps;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /*
245*4882a593Smuzhiyun * min RAS to CAS delay time
246*4882a593Smuzhiyun * eg: trcd_min =
247*4882a593Smuzhiyun * DDR3-800 100 MTB (12.5ns)
248*4882a593Smuzhiyun * DDR3-1066F 105 MTB (13.125ns)
249*4882a593Smuzhiyun * DDR3-1333H 108 MTB (13.5ns)
250*4882a593Smuzhiyun * DDR3-1600H 90 MTB (11.25)
251*4882a593Smuzhiyun */
252*4882a593Smuzhiyun pdimm->trcd_ps = spd->trcd_min * mtb_ps +
253*4882a593Smuzhiyun (spd->fine_trcd_min * ftb_10th_ps) / 10;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /*
256*4882a593Smuzhiyun * min row active to row active delay time
257*4882a593Smuzhiyun * eg: trrd_min =
258*4882a593Smuzhiyun * DDR3-800(1KB page) 80 MTB (10ns)
259*4882a593Smuzhiyun * DDR3-1333(1KB page) 48 MTB (6ns)
260*4882a593Smuzhiyun */
261*4882a593Smuzhiyun pdimm->trrd_ps = spd->trrd_min * mtb_ps;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /*
264*4882a593Smuzhiyun * min row precharge delay time
265*4882a593Smuzhiyun * eg: trp_min =
266*4882a593Smuzhiyun * DDR3-800D 100 MTB (12.5ns)
267*4882a593Smuzhiyun * DDR3-1066F 105 MTB (13.125ns)
268*4882a593Smuzhiyun * DDR3-1333H 108 MTB (13.5ns)
269*4882a593Smuzhiyun * DDR3-1600H 90 MTB (11.25ns)
270*4882a593Smuzhiyun */
271*4882a593Smuzhiyun pdimm->trp_ps = spd->trp_min * mtb_ps +
272*4882a593Smuzhiyun (spd->fine_trp_min * ftb_10th_ps) / 10;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* min active to precharge delay time
275*4882a593Smuzhiyun * eg: tRAS_min =
276*4882a593Smuzhiyun * DDR3-800D 300 MTB (37.5ns)
277*4882a593Smuzhiyun * DDR3-1066F 300 MTB (37.5ns)
278*4882a593Smuzhiyun * DDR3-1333H 288 MTB (36ns)
279*4882a593Smuzhiyun * DDR3-1600H 280 MTB (35ns)
280*4882a593Smuzhiyun */
281*4882a593Smuzhiyun pdimm->tras_ps = (((spd->tras_trc_ext & 0xf) << 8) | spd->tras_min_lsb)
282*4882a593Smuzhiyun * mtb_ps;
283*4882a593Smuzhiyun /*
284*4882a593Smuzhiyun * min active to actice/refresh delay time
285*4882a593Smuzhiyun * eg: tRC_min =
286*4882a593Smuzhiyun * DDR3-800D 400 MTB (50ns)
287*4882a593Smuzhiyun * DDR3-1066F 405 MTB (50.625ns)
288*4882a593Smuzhiyun * DDR3-1333H 396 MTB (49.5ns)
289*4882a593Smuzhiyun * DDR3-1600H 370 MTB (46.25ns)
290*4882a593Smuzhiyun */
291*4882a593Smuzhiyun pdimm->trc_ps = (((spd->tras_trc_ext & 0xf0) << 4) | spd->trc_min_lsb)
292*4882a593Smuzhiyun * mtb_ps + (spd->fine_trc_min * ftb_10th_ps) / 10;
293*4882a593Smuzhiyun /*
294*4882a593Smuzhiyun * min refresh recovery delay time
295*4882a593Smuzhiyun * eg: tRFC_min =
296*4882a593Smuzhiyun * 512Mb 720 MTB (90ns)
297*4882a593Smuzhiyun * 1Gb 880 MTB (110ns)
298*4882a593Smuzhiyun * 2Gb 1280 MTB (160ns)
299*4882a593Smuzhiyun */
300*4882a593Smuzhiyun pdimm->trfc_ps = ((spd->trfc_min_msb << 8) | spd->trfc_min_lsb)
301*4882a593Smuzhiyun * mtb_ps;
302*4882a593Smuzhiyun /*
303*4882a593Smuzhiyun * min internal write to read command delay time
304*4882a593Smuzhiyun * eg: twtr_min = 40 MTB (7.5ns) - all speed bins.
305*4882a593Smuzhiyun * tWRT is at least 4 mclk independent of operating freq.
306*4882a593Smuzhiyun */
307*4882a593Smuzhiyun pdimm->twtr_ps = spd->twtr_min * mtb_ps;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /*
310*4882a593Smuzhiyun * min internal read to precharge command delay time
311*4882a593Smuzhiyun * eg: trtp_min = 40 MTB (7.5ns) - all speed bins.
312*4882a593Smuzhiyun * tRTP is at least 4 mclk independent of operating freq.
313*4882a593Smuzhiyun */
314*4882a593Smuzhiyun pdimm->trtp_ps = spd->trtp_min * mtb_ps;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /*
317*4882a593Smuzhiyun * Average periodic refresh interval
318*4882a593Smuzhiyun * tREFI = 7.8 us at normal temperature range
319*4882a593Smuzhiyun * = 3.9 us at ext temperature range
320*4882a593Smuzhiyun */
321*4882a593Smuzhiyun pdimm->refresh_rate_ps = 7800000;
322*4882a593Smuzhiyun if ((spd->therm_ref_opt & 0x1) && !(spd->therm_ref_opt & 0x2)) {
323*4882a593Smuzhiyun pdimm->refresh_rate_ps = 3900000;
324*4882a593Smuzhiyun pdimm->extended_op_srt = 1;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /*
328*4882a593Smuzhiyun * min four active window delay time
329*4882a593Smuzhiyun * eg: tfaw_min =
330*4882a593Smuzhiyun * DDR3-800(1KB page) 320 MTB (40ns)
331*4882a593Smuzhiyun * DDR3-1066(1KB page) 300 MTB (37.5ns)
332*4882a593Smuzhiyun * DDR3-1333(1KB page) 240 MTB (30ns)
333*4882a593Smuzhiyun * DDR3-1600(1KB page) 240 MTB (30ns)
334*4882a593Smuzhiyun */
335*4882a593Smuzhiyun pdimm->tfaw_ps = (((spd->tfaw_msb & 0xf) << 8) | spd->tfaw_min)
336*4882a593Smuzhiyun * mtb_ps;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun return 0;
339*4882a593Smuzhiyun }
340