1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright Altera Corporation (C) 2012-2015 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: BSD-3-Clause 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef _SEQUENCER_H_ 8*4882a593Smuzhiyun #define _SEQUENCER_H_ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #define RW_MGR_NUM_DM_PER_WRITE_GROUP (rwcfg->mem_data_mask_width \ 11*4882a593Smuzhiyun / rwcfg->mem_if_write_dqs_width) 12*4882a593Smuzhiyun #define RW_MGR_NUM_TRUE_DM_PER_WRITE_GROUP (rwcfg->true_mem_data_mask_width \ 13*4882a593Smuzhiyun / rwcfg->mem_if_write_dqs_width) 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #define RW_MGR_NUM_DQS_PER_WRITE_GROUP (rwcfg->mem_if_read_dqs_width \ 16*4882a593Smuzhiyun / rwcfg->mem_if_write_dqs_width) 17*4882a593Smuzhiyun #define NUM_RANKS_PER_SHADOW_REG (rwcfg->mem_number_of_ranks / NUM_SHADOW_REGS) 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #define RW_MGR_RUN_SINGLE_GROUP_OFFSET 0x0 20*4882a593Smuzhiyun #define RW_MGR_RUN_ALL_GROUPS_OFFSET 0x0400 21*4882a593Smuzhiyun #define RW_MGR_RESET_READ_DATAPATH_OFFSET 0x1000 22*4882a593Smuzhiyun #define RW_MGR_SET_CS_AND_ODT_MASK_OFFSET 0x1400 23*4882a593Smuzhiyun #define RW_MGR_INST_ROM_WRITE_OFFSET 0x1800 24*4882a593Smuzhiyun #define RW_MGR_AC_ROM_WRITE_OFFSET 0x1C00 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define NUM_SHADOW_REGS 1 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define RW_MGR_RANK_NONE 0xFF 29*4882a593Smuzhiyun #define RW_MGR_RANK_ALL 0x00 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #define RW_MGR_ODT_MODE_OFF 0 32*4882a593Smuzhiyun #define RW_MGR_ODT_MODE_READ_WRITE 1 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun #define NUM_CALIB_REPEAT 1 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun #define NUM_READ_TESTS 7 37*4882a593Smuzhiyun #define NUM_READ_PB_TESTS 7 38*4882a593Smuzhiyun #define NUM_WRITE_TESTS 15 39*4882a593Smuzhiyun #define NUM_WRITE_PB_TESTS 31 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #define PASS_ALL_BITS 1 42*4882a593Smuzhiyun #define PASS_ONE_BIT 0 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /* calibration stages */ 45*4882a593Smuzhiyun #define CAL_STAGE_NIL 0 46*4882a593Smuzhiyun #define CAL_STAGE_VFIFO 1 47*4882a593Smuzhiyun #define CAL_STAGE_WLEVEL 2 48*4882a593Smuzhiyun #define CAL_STAGE_LFIFO 3 49*4882a593Smuzhiyun #define CAL_STAGE_WRITES 4 50*4882a593Smuzhiyun #define CAL_STAGE_FULLTEST 5 51*4882a593Smuzhiyun #define CAL_STAGE_REFRESH 6 52*4882a593Smuzhiyun #define CAL_STAGE_CAL_SKIPPED 7 53*4882a593Smuzhiyun #define CAL_STAGE_CAL_ABORTED 8 54*4882a593Smuzhiyun #define CAL_STAGE_VFIFO_AFTER_WRITES 9 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun /* calibration substages */ 57*4882a593Smuzhiyun #define CAL_SUBSTAGE_NIL 0 58*4882a593Smuzhiyun #define CAL_SUBSTAGE_GUARANTEED_READ 1 59*4882a593Smuzhiyun #define CAL_SUBSTAGE_DQS_EN_PHASE 2 60*4882a593Smuzhiyun #define CAL_SUBSTAGE_VFIFO_CENTER 3 61*4882a593Smuzhiyun #define CAL_SUBSTAGE_WORKING_DELAY 1 62*4882a593Smuzhiyun #define CAL_SUBSTAGE_LAST_WORKING_DELAY 2 63*4882a593Smuzhiyun #define CAL_SUBSTAGE_WLEVEL_COPY 3 64*4882a593Smuzhiyun #define CAL_SUBSTAGE_WRITES_CENTER 1 65*4882a593Smuzhiyun #define CAL_SUBSTAGE_READ_LATENCY 1 66*4882a593Smuzhiyun #define CAL_SUBSTAGE_REFRESH 1 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun #define SCC_MGR_GROUP_COUNTER_OFFSET 0x0000 69*4882a593Smuzhiyun #define SCC_MGR_DQS_IN_DELAY_OFFSET 0x0100 70*4882a593Smuzhiyun #define SCC_MGR_DQS_EN_PHASE_OFFSET 0x0200 71*4882a593Smuzhiyun #define SCC_MGR_DQS_EN_DELAY_OFFSET 0x0300 72*4882a593Smuzhiyun #define SCC_MGR_DQDQS_OUT_PHASE_OFFSET 0x0400 73*4882a593Smuzhiyun #define SCC_MGR_OCT_OUT1_DELAY_OFFSET 0x0500 74*4882a593Smuzhiyun #define SCC_MGR_IO_OUT1_DELAY_OFFSET 0x0700 75*4882a593Smuzhiyun #define SCC_MGR_IO_IN_DELAY_OFFSET 0x0900 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun /* HHP-HPS-specific versions of some commands */ 78*4882a593Smuzhiyun #define SCC_MGR_DQS_EN_DELAY_GATE_OFFSET 0x0600 79*4882a593Smuzhiyun #define SCC_MGR_IO_OE_DELAY_OFFSET 0x0800 80*4882a593Smuzhiyun #define SCC_MGR_HHP_GLOBALS_OFFSET 0x0A00 81*4882a593Smuzhiyun #define SCC_MGR_HHP_RFILE_OFFSET 0x0B00 82*4882a593Smuzhiyun #define SCC_MGR_AFI_CAL_INIT_OFFSET 0x0D00 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun #define SDR_PHYGRP_SCCGRP_ADDRESS (SOCFPGA_SDR_ADDRESS | 0x0) 85*4882a593Smuzhiyun #define SDR_PHYGRP_PHYMGRGRP_ADDRESS (SOCFPGA_SDR_ADDRESS | 0x1000) 86*4882a593Smuzhiyun #define SDR_PHYGRP_RWMGRGRP_ADDRESS (SOCFPGA_SDR_ADDRESS | 0x2000) 87*4882a593Smuzhiyun #define SDR_PHYGRP_DATAMGRGRP_ADDRESS (SOCFPGA_SDR_ADDRESS | 0x4000) 88*4882a593Smuzhiyun #define SDR_PHYGRP_REGFILEGRP_ADDRESS (SOCFPGA_SDR_ADDRESS | 0x4800) 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun #define PHY_MGR_CAL_RESET (0) 91*4882a593Smuzhiyun #define PHY_MGR_CAL_SUCCESS (1) 92*4882a593Smuzhiyun #define PHY_MGR_CAL_FAIL (2) 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun #define CALIB_SKIP_DELAY_LOOPS (1 << 0) 95*4882a593Smuzhiyun #define CALIB_SKIP_ALL_BITS_CHK (1 << 1) 96*4882a593Smuzhiyun #define CALIB_SKIP_DELAY_SWEEPS (1 << 2) 97*4882a593Smuzhiyun #define CALIB_SKIP_VFIFO (1 << 3) 98*4882a593Smuzhiyun #define CALIB_SKIP_LFIFO (1 << 4) 99*4882a593Smuzhiyun #define CALIB_SKIP_WLEVEL (1 << 5) 100*4882a593Smuzhiyun #define CALIB_SKIP_WRITES (1 << 6) 101*4882a593Smuzhiyun #define CALIB_SKIP_FULL_TEST (1 << 7) 102*4882a593Smuzhiyun #define CALIB_SKIP_ALL (CALIB_SKIP_VFIFO | \ 103*4882a593Smuzhiyun CALIB_SKIP_LFIFO | CALIB_SKIP_WLEVEL | \ 104*4882a593Smuzhiyun CALIB_SKIP_WRITES | CALIB_SKIP_FULL_TEST) 105*4882a593Smuzhiyun #define CALIB_IN_RTL_SIM (1 << 8) 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun /* Scan chain manager command addresses */ 108*4882a593Smuzhiyun #define READ_SCC_OCT_OUT2_DELAY 0 109*4882a593Smuzhiyun #define READ_SCC_DQ_OUT2_DELAY 0 110*4882a593Smuzhiyun #define READ_SCC_DQS_IO_OUT2_DELAY 0 111*4882a593Smuzhiyun #define READ_SCC_DM_IO_OUT2_DELAY 0 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun /* HHP-HPS-specific values */ 114*4882a593Smuzhiyun #define SCC_MGR_HHP_EXTRAS_OFFSET 0 115*4882a593Smuzhiyun #define SCC_MGR_HHP_DQSE_MAP_OFFSET 1 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun /* PHY Debug mode flag constants */ 118*4882a593Smuzhiyun #define PHY_DEBUG_IN_DEBUG_MODE 0x00000001 119*4882a593Smuzhiyun #define PHY_DEBUG_ENABLE_CAL_RPT 0x00000002 120*4882a593Smuzhiyun #define PHY_DEBUG_ENABLE_MARGIN_RPT 0x00000004 121*4882a593Smuzhiyun #define PHY_DEBUG_SWEEP_ALL_GROUPS 0x00000008 122*4882a593Smuzhiyun #define PHY_DEBUG_DISABLE_GUARANTEED_READ 0x00000010 123*4882a593Smuzhiyun #define PHY_DEBUG_ENABLE_NON_DESTRUCTIVE_CALIBRATION 0x00000020 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun struct socfpga_sdr_rw_load_manager { 126*4882a593Smuzhiyun u32 load_cntr0; 127*4882a593Smuzhiyun u32 load_cntr1; 128*4882a593Smuzhiyun u32 load_cntr2; 129*4882a593Smuzhiyun u32 load_cntr3; 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun struct socfpga_sdr_rw_load_jump_manager { 133*4882a593Smuzhiyun u32 load_jump_add0; 134*4882a593Smuzhiyun u32 load_jump_add1; 135*4882a593Smuzhiyun u32 load_jump_add2; 136*4882a593Smuzhiyun u32 load_jump_add3; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun struct socfpga_sdr_reg_file { 140*4882a593Smuzhiyun u32 signature; 141*4882a593Smuzhiyun u32 debug_data_addr; 142*4882a593Smuzhiyun u32 cur_stage; 143*4882a593Smuzhiyun u32 fom; 144*4882a593Smuzhiyun u32 failing_stage; 145*4882a593Smuzhiyun u32 debug1; 146*4882a593Smuzhiyun u32 debug2; 147*4882a593Smuzhiyun u32 dtaps_per_ptap; 148*4882a593Smuzhiyun u32 trk_sample_count; 149*4882a593Smuzhiyun u32 trk_longidle; 150*4882a593Smuzhiyun u32 delays; 151*4882a593Smuzhiyun u32 trk_rw_mgr_addr; 152*4882a593Smuzhiyun u32 trk_read_dqs_width; 153*4882a593Smuzhiyun u32 trk_rfsh; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun /* parameter variable holder */ 157*4882a593Smuzhiyun struct param_type { 158*4882a593Smuzhiyun u32 read_correct_mask; 159*4882a593Smuzhiyun u32 read_correct_mask_vg; 160*4882a593Smuzhiyun u32 write_correct_mask; 161*4882a593Smuzhiyun u32 write_correct_mask_vg; 162*4882a593Smuzhiyun }; 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun /* global variable holder */ 166*4882a593Smuzhiyun struct gbl_type { 167*4882a593Smuzhiyun uint32_t phy_debug_mode_flags; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun /* current read latency */ 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun uint32_t curr_read_lat; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun /* error code */ 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun uint32_t error_substage; 176*4882a593Smuzhiyun uint32_t error_stage; 177*4882a593Smuzhiyun uint32_t error_group; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun /* figure-of-merit in, figure-of-merit out */ 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun uint32_t fom_in; 182*4882a593Smuzhiyun uint32_t fom_out; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun /*USER Number of RW Mgr NOP cycles between 185*4882a593Smuzhiyun write command and write data */ 186*4882a593Smuzhiyun uint32_t rw_wl_nop_cycles; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun struct socfpga_sdr_scc_mgr { 190*4882a593Smuzhiyun u32 dqs_ena; 191*4882a593Smuzhiyun u32 dqs_io_ena; 192*4882a593Smuzhiyun u32 dq_ena; 193*4882a593Smuzhiyun u32 dm_ena; 194*4882a593Smuzhiyun u32 __padding1[4]; 195*4882a593Smuzhiyun u32 update; 196*4882a593Smuzhiyun u32 __padding2[7]; 197*4882a593Smuzhiyun u32 active_rank; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun /* PHY manager configuration registers. */ 201*4882a593Smuzhiyun struct socfpga_phy_mgr_cfg { 202*4882a593Smuzhiyun u32 phy_rlat; 203*4882a593Smuzhiyun u32 reset_mem_stbl; 204*4882a593Smuzhiyun u32 mux_sel; 205*4882a593Smuzhiyun u32 cal_status; 206*4882a593Smuzhiyun u32 cal_debug_info; 207*4882a593Smuzhiyun u32 vfifo_rd_en_ovrd; 208*4882a593Smuzhiyun u32 afi_wlat; 209*4882a593Smuzhiyun u32 afi_rlat; 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun /* PHY manager command addresses. */ 213*4882a593Smuzhiyun struct socfpga_phy_mgr_cmd { 214*4882a593Smuzhiyun u32 inc_vfifo_fr; 215*4882a593Smuzhiyun u32 inc_vfifo_hard_phy; 216*4882a593Smuzhiyun u32 fifo_reset; 217*4882a593Smuzhiyun u32 inc_vfifo_fr_hr; 218*4882a593Smuzhiyun u32 inc_vfifo_qr; 219*4882a593Smuzhiyun }; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun struct socfpga_data_mgr { 222*4882a593Smuzhiyun u32 __padding1; 223*4882a593Smuzhiyun u32 t_wl_add; 224*4882a593Smuzhiyun u32 mem_t_add; 225*4882a593Smuzhiyun u32 t_rl_add; 226*4882a593Smuzhiyun }; 227*4882a593Smuzhiyun #endif /* _SEQUENCER_H_ */ 228