1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2017 Álvaro Fernández Rojas <noltari@gmail.com>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Derived from linux/arch/mips/bcm63xx/cpu.c:
5*4882a593Smuzhiyun * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
6*4882a593Smuzhiyun * Copyright (C) 2009 Florian Fainelli <florian@openwrt.org>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <cpu.h>
13*4882a593Smuzhiyun #include <dm.h>
14*4882a593Smuzhiyun #include <errno.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define REV_CHIPID_SHIFT 16
20*4882a593Smuzhiyun #define REV_CHIPID_MASK (0xffff << REV_CHIPID_SHIFT)
21*4882a593Smuzhiyun #define REV_LONG_CHIPID_SHIFT 12
22*4882a593Smuzhiyun #define REV_LONG_CHIPID_MASK (0xfffff << REV_LONG_CHIPID_SHIFT)
23*4882a593Smuzhiyun #define REV_REVID_SHIFT 0
24*4882a593Smuzhiyun #define REV_REVID_MASK (0xff << REV_REVID_SHIFT)
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define REG_BCM6328_OTP 0x62c
27*4882a593Smuzhiyun #define BCM6328_TP1_DISABLED BIT(9)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define REG_BCM6328_MISC_STRAPBUS 0x1a40
30*4882a593Smuzhiyun #define STRAPBUS_6328_FCVO_SHIFT 7
31*4882a593Smuzhiyun #define STRAPBUS_6328_FCVO_MASK (0x1f << STRAPBUS_6328_FCVO_SHIFT)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define REG_BCM6348_PERF_MIPSPLLCFG 0x34
34*4882a593Smuzhiyun #define MIPSPLLCFG_6348_M1CPU_SHIFT 6
35*4882a593Smuzhiyun #define MIPSPLLCFG_6348_M1CPU_MASK (0x7 << MIPSPLLCFG_6348_M1CPU_SHIFT)
36*4882a593Smuzhiyun #define MIPSPLLCFG_6348_N2_SHIFT 15
37*4882a593Smuzhiyun #define MIPSPLLCFG_6348_N2_MASK (0x1F << MIPSPLLCFG_6348_N2_SHIFT)
38*4882a593Smuzhiyun #define MIPSPLLCFG_6348_N1_SHIFT 20
39*4882a593Smuzhiyun #define MIPSPLLCFG_6348_N1_MASK (0x7 << MIPSPLLCFG_6348_N1_SHIFT)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define REG_BCM6358_DDR_DMIPSPLLCFG 0x12b8
42*4882a593Smuzhiyun #define DMIPSPLLCFG_6358_M1_SHIFT 0
43*4882a593Smuzhiyun #define DMIPSPLLCFG_6358_M1_MASK (0xff << DMIPSPLLCFG_6358_M1_SHIFT)
44*4882a593Smuzhiyun #define DMIPSPLLCFG_6358_N1_SHIFT 23
45*4882a593Smuzhiyun #define DMIPSPLLCFG_6358_N1_MASK (0x3f << DMIPSPLLCFG_6358_N1_SHIFT)
46*4882a593Smuzhiyun #define DMIPSPLLCFG_6358_N2_SHIFT 29
47*4882a593Smuzhiyun #define DMIPSPLLCFG_6358_N2_MASK (0x7 << DMIPSPLLCFG_6358_N2_SHIFT)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define REG_BCM63268_MISC_STRAPBUS 0x1814
50*4882a593Smuzhiyun #define STRAPBUS_63268_FCVO_SHIFT 21
51*4882a593Smuzhiyun #define STRAPBUS_63268_FCVO_MASK (0xf << STRAPBUS_63268_FCVO_SHIFT)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun struct bmips_cpu_priv;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun struct bmips_cpu_hw {
56*4882a593Smuzhiyun int (*get_cpu_desc)(struct bmips_cpu_priv *priv, char *buf, int size);
57*4882a593Smuzhiyun ulong (*get_cpu_freq)(struct bmips_cpu_priv *);
58*4882a593Smuzhiyun int (*get_cpu_count)(struct bmips_cpu_priv *);
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun struct bmips_cpu_priv {
62*4882a593Smuzhiyun void __iomem *regs;
63*4882a593Smuzhiyun const struct bmips_cpu_hw *hw;
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* Specific CPU Ops */
bmips_short_cpu_desc(struct bmips_cpu_priv * priv,char * buf,int size)67*4882a593Smuzhiyun static int bmips_short_cpu_desc(struct bmips_cpu_priv *priv, char *buf,
68*4882a593Smuzhiyun int size)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun unsigned short cpu_id;
71*4882a593Smuzhiyun unsigned char cpu_rev;
72*4882a593Smuzhiyun u32 val;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun val = readl_be(priv->regs);
75*4882a593Smuzhiyun cpu_id = (val & REV_CHIPID_MASK) >> REV_CHIPID_SHIFT;
76*4882a593Smuzhiyun cpu_rev = (val & REV_REVID_MASK) >> REV_REVID_SHIFT;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun snprintf(buf, size, "BCM%04X%02X", cpu_id, cpu_rev);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun return 0;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
bmips_long_cpu_desc(struct bmips_cpu_priv * priv,char * buf,int size)83*4882a593Smuzhiyun static int bmips_long_cpu_desc(struct bmips_cpu_priv *priv, char *buf,
84*4882a593Smuzhiyun int size)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun unsigned int cpu_id;
87*4882a593Smuzhiyun unsigned char cpu_rev;
88*4882a593Smuzhiyun u32 val;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun val = readl_be(priv->regs);
91*4882a593Smuzhiyun cpu_id = (val & REV_LONG_CHIPID_MASK) >> REV_LONG_CHIPID_SHIFT;
92*4882a593Smuzhiyun cpu_rev = (val & REV_REVID_MASK) >> REV_REVID_SHIFT;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun snprintf(buf, size, "BCM%05X%02X", cpu_id, cpu_rev);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun return 0;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
bcm3380_get_cpu_freq(struct bmips_cpu_priv * priv)99*4882a593Smuzhiyun static ulong bcm3380_get_cpu_freq(struct bmips_cpu_priv *priv)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun return 333000000;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
bcm6328_get_cpu_freq(struct bmips_cpu_priv * priv)104*4882a593Smuzhiyun static ulong bcm6328_get_cpu_freq(struct bmips_cpu_priv *priv)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun unsigned int mips_pll_fcvo;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun mips_pll_fcvo = readl_be(priv->regs + REG_BCM6328_MISC_STRAPBUS);
109*4882a593Smuzhiyun mips_pll_fcvo = (mips_pll_fcvo & STRAPBUS_6328_FCVO_MASK)
110*4882a593Smuzhiyun >> STRAPBUS_6328_FCVO_SHIFT;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun switch (mips_pll_fcvo) {
113*4882a593Smuzhiyun case 0x12:
114*4882a593Smuzhiyun case 0x14:
115*4882a593Smuzhiyun case 0x19:
116*4882a593Smuzhiyun return 160000000;
117*4882a593Smuzhiyun case 0x1c:
118*4882a593Smuzhiyun return 192000000;
119*4882a593Smuzhiyun case 0x13:
120*4882a593Smuzhiyun case 0x15:
121*4882a593Smuzhiyun return 200000000;
122*4882a593Smuzhiyun case 0x1a:
123*4882a593Smuzhiyun return 384000000;
124*4882a593Smuzhiyun case 0x16:
125*4882a593Smuzhiyun return 400000000;
126*4882a593Smuzhiyun default:
127*4882a593Smuzhiyun return 320000000;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
bcm6338_get_cpu_freq(struct bmips_cpu_priv * priv)131*4882a593Smuzhiyun static ulong bcm6338_get_cpu_freq(struct bmips_cpu_priv *priv)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun return 240000000;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
bcm6348_get_cpu_freq(struct bmips_cpu_priv * priv)136*4882a593Smuzhiyun static ulong bcm6348_get_cpu_freq(struct bmips_cpu_priv *priv)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun unsigned int tmp, n1, n2, m1;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun tmp = readl_be(priv->regs + REG_BCM6348_PERF_MIPSPLLCFG);
141*4882a593Smuzhiyun n1 = (tmp & MIPSPLLCFG_6348_N1_MASK) >> MIPSPLLCFG_6348_N1_SHIFT;
142*4882a593Smuzhiyun n2 = (tmp & MIPSPLLCFG_6348_N2_MASK) >> MIPSPLLCFG_6348_N2_SHIFT;
143*4882a593Smuzhiyun m1 = (tmp & MIPSPLLCFG_6348_M1CPU_MASK) >> MIPSPLLCFG_6348_M1CPU_SHIFT;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun return (16 * 1000000 * (n1 + 1) * (n2 + 2)) / (m1 + 1);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
bcm6358_get_cpu_freq(struct bmips_cpu_priv * priv)148*4882a593Smuzhiyun static ulong bcm6358_get_cpu_freq(struct bmips_cpu_priv *priv)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun unsigned int tmp, n1, n2, m1;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun tmp = readl_be(priv->regs + REG_BCM6358_DDR_DMIPSPLLCFG);
153*4882a593Smuzhiyun n1 = (tmp & DMIPSPLLCFG_6358_N1_MASK) >> DMIPSPLLCFG_6358_N1_SHIFT;
154*4882a593Smuzhiyun n2 = (tmp & DMIPSPLLCFG_6358_N2_MASK) >> DMIPSPLLCFG_6358_N2_SHIFT;
155*4882a593Smuzhiyun m1 = (tmp & DMIPSPLLCFG_6358_M1_MASK) >> DMIPSPLLCFG_6358_M1_SHIFT;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun return (16 * 1000000 * n1 * n2) / m1;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
bcm63268_get_cpu_freq(struct bmips_cpu_priv * priv)160*4882a593Smuzhiyun static ulong bcm63268_get_cpu_freq(struct bmips_cpu_priv *priv)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun unsigned int mips_pll_fcvo;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun mips_pll_fcvo = readl_be(priv->regs + REG_BCM63268_MISC_STRAPBUS);
165*4882a593Smuzhiyun mips_pll_fcvo = (mips_pll_fcvo & STRAPBUS_63268_FCVO_MASK)
166*4882a593Smuzhiyun >> STRAPBUS_63268_FCVO_SHIFT;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun switch (mips_pll_fcvo) {
169*4882a593Smuzhiyun case 0x3:
170*4882a593Smuzhiyun case 0xe:
171*4882a593Smuzhiyun return 320000000;
172*4882a593Smuzhiyun case 0xa:
173*4882a593Smuzhiyun return 333000000;
174*4882a593Smuzhiyun case 0x2:
175*4882a593Smuzhiyun case 0xb:
176*4882a593Smuzhiyun case 0xf:
177*4882a593Smuzhiyun return 400000000;
178*4882a593Smuzhiyun default:
179*4882a593Smuzhiyun return 0;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
bcm6328_get_cpu_count(struct bmips_cpu_priv * priv)183*4882a593Smuzhiyun static int bcm6328_get_cpu_count(struct bmips_cpu_priv *priv)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun u32 val = readl_be(priv->regs + REG_BCM6328_OTP);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun if (val & BCM6328_TP1_DISABLED)
188*4882a593Smuzhiyun return 1;
189*4882a593Smuzhiyun else
190*4882a593Smuzhiyun return 2;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
bcm6345_get_cpu_count(struct bmips_cpu_priv * priv)193*4882a593Smuzhiyun static int bcm6345_get_cpu_count(struct bmips_cpu_priv *priv)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun return 1;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
bcm6358_get_cpu_count(struct bmips_cpu_priv * priv)198*4882a593Smuzhiyun static int bcm6358_get_cpu_count(struct bmips_cpu_priv *priv)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun return 2;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun static const struct bmips_cpu_hw bmips_cpu_bcm3380 = {
204*4882a593Smuzhiyun .get_cpu_desc = bmips_short_cpu_desc,
205*4882a593Smuzhiyun .get_cpu_freq = bcm3380_get_cpu_freq,
206*4882a593Smuzhiyun .get_cpu_count = bcm6358_get_cpu_count,
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun static const struct bmips_cpu_hw bmips_cpu_bcm6328 = {
210*4882a593Smuzhiyun .get_cpu_desc = bmips_long_cpu_desc,
211*4882a593Smuzhiyun .get_cpu_freq = bcm6328_get_cpu_freq,
212*4882a593Smuzhiyun .get_cpu_count = bcm6328_get_cpu_count,
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun static const struct bmips_cpu_hw bmips_cpu_bcm6338 = {
216*4882a593Smuzhiyun .get_cpu_desc = bmips_short_cpu_desc,
217*4882a593Smuzhiyun .get_cpu_freq = bcm6338_get_cpu_freq,
218*4882a593Smuzhiyun .get_cpu_count = bcm6345_get_cpu_count,
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun static const struct bmips_cpu_hw bmips_cpu_bcm6348 = {
222*4882a593Smuzhiyun .get_cpu_desc = bmips_short_cpu_desc,
223*4882a593Smuzhiyun .get_cpu_freq = bcm6348_get_cpu_freq,
224*4882a593Smuzhiyun .get_cpu_count = bcm6345_get_cpu_count,
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun static const struct bmips_cpu_hw bmips_cpu_bcm6358 = {
228*4882a593Smuzhiyun .get_cpu_desc = bmips_short_cpu_desc,
229*4882a593Smuzhiyun .get_cpu_freq = bcm6358_get_cpu_freq,
230*4882a593Smuzhiyun .get_cpu_count = bcm6358_get_cpu_count,
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun static const struct bmips_cpu_hw bmips_cpu_bcm63268 = {
234*4882a593Smuzhiyun .get_cpu_desc = bmips_long_cpu_desc,
235*4882a593Smuzhiyun .get_cpu_freq = bcm63268_get_cpu_freq,
236*4882a593Smuzhiyun .get_cpu_count = bcm6358_get_cpu_count,
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* Generic CPU Ops */
bmips_cpu_get_desc(struct udevice * dev,char * buf,int size)240*4882a593Smuzhiyun static int bmips_cpu_get_desc(struct udevice *dev, char *buf, int size)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun struct bmips_cpu_priv *priv = dev_get_priv(dev);
243*4882a593Smuzhiyun const struct bmips_cpu_hw *hw = priv->hw;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun return hw->get_cpu_desc(priv, buf, size);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
bmips_cpu_get_info(struct udevice * dev,struct cpu_info * info)248*4882a593Smuzhiyun static int bmips_cpu_get_info(struct udevice *dev, struct cpu_info *info)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun struct bmips_cpu_priv *priv = dev_get_priv(dev);
251*4882a593Smuzhiyun const struct bmips_cpu_hw *hw = priv->hw;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun info->cpu_freq = hw->get_cpu_freq(priv);
254*4882a593Smuzhiyun info->features = BIT(CPU_FEAT_L1_CACHE);
255*4882a593Smuzhiyun info->features |= BIT(CPU_FEAT_MMU);
256*4882a593Smuzhiyun info->features |= BIT(CPU_FEAT_DEVICE_ID);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun return 0;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
bmips_cpu_get_count(struct udevice * dev)261*4882a593Smuzhiyun static int bmips_cpu_get_count(struct udevice *dev)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun struct bmips_cpu_priv *priv = dev_get_priv(dev);
264*4882a593Smuzhiyun const struct bmips_cpu_hw *hw = priv->hw;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun return hw->get_cpu_count(priv);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
bmips_cpu_get_vendor(struct udevice * dev,char * buf,int size)269*4882a593Smuzhiyun static int bmips_cpu_get_vendor(struct udevice *dev, char *buf, int size)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun snprintf(buf, size, "Broadcom");
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun return 0;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun static const struct cpu_ops bmips_cpu_ops = {
277*4882a593Smuzhiyun .get_desc = bmips_cpu_get_desc,
278*4882a593Smuzhiyun .get_info = bmips_cpu_get_info,
279*4882a593Smuzhiyun .get_count = bmips_cpu_get_count,
280*4882a593Smuzhiyun .get_vendor = bmips_cpu_get_vendor,
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* BMIPS CPU driver */
bmips_cpu_bind(struct udevice * dev)284*4882a593Smuzhiyun int bmips_cpu_bind(struct udevice *dev)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun struct cpu_platdata *plat = dev_get_parent_platdata(dev);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun plat->cpu_id = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
289*4882a593Smuzhiyun "reg", -1);
290*4882a593Smuzhiyun plat->device_id = read_c0_prid();
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun return 0;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
bmips_cpu_probe(struct udevice * dev)295*4882a593Smuzhiyun int bmips_cpu_probe(struct udevice *dev)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun struct bmips_cpu_priv *priv = dev_get_priv(dev);
298*4882a593Smuzhiyun const struct bmips_cpu_hw *hw =
299*4882a593Smuzhiyun (const struct bmips_cpu_hw *)dev_get_driver_data(dev);
300*4882a593Smuzhiyun fdt_addr_t addr;
301*4882a593Smuzhiyun fdt_size_t size;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun addr = devfdt_get_addr_size_index(dev_get_parent(dev), 0, &size);
304*4882a593Smuzhiyun if (addr == FDT_ADDR_T_NONE)
305*4882a593Smuzhiyun return -EINVAL;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun priv->regs = ioremap(addr, size);
308*4882a593Smuzhiyun priv->hw = hw;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun return 0;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun static const struct udevice_id bmips_cpu_ids[] = {
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun .compatible = "brcm,bcm3380-cpu",
316*4882a593Smuzhiyun .data = (ulong)&bmips_cpu_bcm3380,
317*4882a593Smuzhiyun }, {
318*4882a593Smuzhiyun .compatible = "brcm,bcm6328-cpu",
319*4882a593Smuzhiyun .data = (ulong)&bmips_cpu_bcm6328,
320*4882a593Smuzhiyun }, {
321*4882a593Smuzhiyun .compatible = "brcm,bcm6338-cpu",
322*4882a593Smuzhiyun .data = (ulong)&bmips_cpu_bcm6338,
323*4882a593Smuzhiyun }, {
324*4882a593Smuzhiyun .compatible = "brcm,bcm6348-cpu",
325*4882a593Smuzhiyun .data = (ulong)&bmips_cpu_bcm6348,
326*4882a593Smuzhiyun }, {
327*4882a593Smuzhiyun .compatible = "brcm,bcm6358-cpu",
328*4882a593Smuzhiyun .data = (ulong)&bmips_cpu_bcm6358,
329*4882a593Smuzhiyun }, {
330*4882a593Smuzhiyun .compatible = "brcm,bcm63268-cpu",
331*4882a593Smuzhiyun .data = (ulong)&bmips_cpu_bcm63268,
332*4882a593Smuzhiyun },
333*4882a593Smuzhiyun { /* sentinel */ }
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun U_BOOT_DRIVER(bmips_cpu_drv) = {
337*4882a593Smuzhiyun .name = "bmips_cpu",
338*4882a593Smuzhiyun .id = UCLASS_CPU,
339*4882a593Smuzhiyun .of_match = bmips_cpu_ids,
340*4882a593Smuzhiyun .bind = bmips_cpu_bind,
341*4882a593Smuzhiyun .probe = bmips_cpu_probe,
342*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct bmips_cpu_priv),
343*4882a593Smuzhiyun .ops = &bmips_cpu_ops,
344*4882a593Smuzhiyun .flags = DM_FLAG_PRE_RELOC,
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun #ifdef CONFIG_DISPLAY_CPUINFO
print_cpuinfo(void)348*4882a593Smuzhiyun int print_cpuinfo(void)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun struct cpu_info cpu;
351*4882a593Smuzhiyun struct udevice *dev;
352*4882a593Smuzhiyun int err;
353*4882a593Smuzhiyun char desc[100];
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun err = uclass_get_device(UCLASS_CPU, 0, &dev);
356*4882a593Smuzhiyun if (err)
357*4882a593Smuzhiyun return 0;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun err = cpu_get_info(dev, &cpu);
360*4882a593Smuzhiyun if (err)
361*4882a593Smuzhiyun return 0;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun err = cpu_get_desc(dev, desc, sizeof(desc));
364*4882a593Smuzhiyun if (err)
365*4882a593Smuzhiyun return 0;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun printf("Chip ID: %s, MIPS: ", desc);
368*4882a593Smuzhiyun print_freq(cpu.cpu_freq, "\n");
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun return 0;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun #endif
373