xref: /OK3568_Linux_fs/u-boot/drivers/clk/rockchip/clk_rk3288.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2015 Google, Inc
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <bitfield.h>
9*4882a593Smuzhiyun #include <clk-uclass.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <dt-structs.h>
12*4882a593Smuzhiyun #include <errno.h>
13*4882a593Smuzhiyun #include <mapmem.h>
14*4882a593Smuzhiyun #include <syscon.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <asm/arch/clock.h>
17*4882a593Smuzhiyun #include <asm/arch/cru_rk3288.h>
18*4882a593Smuzhiyun #include <asm/arch/grf_rk3288.h>
19*4882a593Smuzhiyun #include <asm/arch/hardware.h>
20*4882a593Smuzhiyun #include <dt-bindings/clock/rk3288-cru.h>
21*4882a593Smuzhiyun #include <dm/device-internal.h>
22*4882a593Smuzhiyun #include <dm/lists.h>
23*4882a593Smuzhiyun #include <dm/uclass-internal.h>
24*4882a593Smuzhiyun #include <linux/log2.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun struct rk3288_clk_plat {
29*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_PLATDATA)
30*4882a593Smuzhiyun 	struct dtd_rockchip_rk3288_cru dtd;
31*4882a593Smuzhiyun #endif
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun struct pll_div {
35*4882a593Smuzhiyun 	ulong rate;
36*4882a593Smuzhiyun 	u32 nr;
37*4882a593Smuzhiyun 	u32 nf;
38*4882a593Smuzhiyun 	u32 no;
39*4882a593Smuzhiyun 	u32 nb;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define RK3288_PLL_RATE(_rate, _nr, _nf, _no, _nb)	\
43*4882a593Smuzhiyun {							\
44*4882a593Smuzhiyun 	.rate	= _rate##U,				\
45*4882a593Smuzhiyun 	.nr = _nr,					\
46*4882a593Smuzhiyun 	.nf = _nf,					\
47*4882a593Smuzhiyun 	.no = _no,					\
48*4882a593Smuzhiyun 	.nb = _nb,					\
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun static struct pll_div rk3288_pll_rates[] = {
52*4882a593Smuzhiyun 	/* _mhz,  _nr, _nf, _no, _nb */
53*4882a593Smuzhiyun 	RK3288_PLL_RATE(1188000000, 1, 99, 2, 16),
54*4882a593Smuzhiyun 	RK3288_PLL_RATE(594000000, 1, 99, 4, 16),
55*4882a593Smuzhiyun 	RK3288_PLL_RATE(297000000, 1, 99, 8, 16),
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
59*4882a593Smuzhiyun #define RK3288_CLK_DUMP(_id, _name, _iscru)	\
60*4882a593Smuzhiyun {						\
61*4882a593Smuzhiyun 	.id = _id,				\
62*4882a593Smuzhiyun 	.name = _name,				\
63*4882a593Smuzhiyun 	.is_cru = _iscru,			\
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun static const struct rk3288_clk_info clks_dump[] = {
67*4882a593Smuzhiyun 	RK3288_CLK_DUMP(PLL_APLL, "apll", true),
68*4882a593Smuzhiyun 	RK3288_CLK_DUMP(PLL_DPLL, "dpll", true),
69*4882a593Smuzhiyun 	RK3288_CLK_DUMP(PLL_CPLL, "cpll", true),
70*4882a593Smuzhiyun 	RK3288_CLK_DUMP(PLL_GPLL, "gpll", true),
71*4882a593Smuzhiyun 	RK3288_CLK_DUMP(PLL_NPLL, "npll", true),
72*4882a593Smuzhiyun 	RK3288_CLK_DUMP(ACLK_CPU, "aclk_bus", true),
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun #endif
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun enum {
77*4882a593Smuzhiyun 	VCO_MAX_HZ	= 2200U * 1000000,
78*4882a593Smuzhiyun 	VCO_MIN_HZ	= 440 * 1000000,
79*4882a593Smuzhiyun 	OUTPUT_MAX_HZ	= 2200U * 1000000,
80*4882a593Smuzhiyun 	OUTPUT_MIN_HZ	= 27500000,
81*4882a593Smuzhiyun 	FREF_MAX_HZ	= 2200U * 1000000,
82*4882a593Smuzhiyun 	FREF_MIN_HZ	= 269 * 1000,
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun enum {
86*4882a593Smuzhiyun 	/* PLL CON0 */
87*4882a593Smuzhiyun 	PLL_OD_MASK		= 0x0f,
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/* PLL CON1 */
90*4882a593Smuzhiyun 	PLL_NF_MASK		= 0x1fff,
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	/* PLL CON2 */
93*4882a593Smuzhiyun 	PLL_BWADJ_MASK		= 0x0fff,
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	/* PLL CON3 */
96*4882a593Smuzhiyun 	PLL_RESET_SHIFT		= 5,
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/* CLKSEL0 */
99*4882a593Smuzhiyun 	CORE_SEL_PLL_SHIFT	= 15,
100*4882a593Smuzhiyun 	CORE_SEL_PLL_MASK	= 1 << CORE_SEL_PLL_SHIFT,
101*4882a593Smuzhiyun 	A17_DIV_SHIFT		= 8,
102*4882a593Smuzhiyun 	A17_DIV_MASK		= 0x1f << A17_DIV_SHIFT,
103*4882a593Smuzhiyun 	MP_DIV_SHIFT		= 4,
104*4882a593Smuzhiyun 	MP_DIV_MASK		= 0xf << MP_DIV_SHIFT,
105*4882a593Smuzhiyun 	M0_DIV_SHIFT		= 0,
106*4882a593Smuzhiyun 	M0_DIV_MASK		= 0xf << M0_DIV_SHIFT,
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	/* CLKSEL1: pd bus clk pll sel: codec or general */
109*4882a593Smuzhiyun 	PD_BUS_SEL_PLL_SHIFT	= 15,
110*4882a593Smuzhiyun 	PD_BUS_SEL_PLL_MASK	= 1 << PD_BUS_SEL_PLL_SHIFT,
111*4882a593Smuzhiyun 	PD_BUS_SEL_CPLL		= 0,
112*4882a593Smuzhiyun 	PD_BUS_SEL_GPLL,
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	/* pd bus pclk div: pclk = pd_bus_aclk /(div + 1) */
115*4882a593Smuzhiyun 	PD_BUS_PCLK_DIV_SHIFT	= 12,
116*4882a593Smuzhiyun 	PD_BUS_PCLK_DIV_MASK	= 7 << PD_BUS_PCLK_DIV_SHIFT,
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* pd bus hclk div: aclk_bus: hclk_bus = 1:1 or 2:1 or 4:1 */
119*4882a593Smuzhiyun 	PD_BUS_HCLK_DIV_SHIFT	= 8,
120*4882a593Smuzhiyun 	PD_BUS_HCLK_DIV_MASK	= 3 << PD_BUS_HCLK_DIV_SHIFT,
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	/* pd bus aclk div: pd_bus_aclk = pd_bus_src_clk /(div0 * div1) */
123*4882a593Smuzhiyun 	PD_BUS_ACLK_DIV0_SHIFT	= 3,
124*4882a593Smuzhiyun 	PD_BUS_ACLK_DIV0_MASK	= 0x1f << PD_BUS_ACLK_DIV0_SHIFT,
125*4882a593Smuzhiyun 	PD_BUS_ACLK_DIV1_SHIFT	= 0,
126*4882a593Smuzhiyun 	PD_BUS_ACLK_DIV1_MASK	= 0x7 << PD_BUS_ACLK_DIV1_SHIFT,
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	/* CLKSEL2: tsadc */
129*4882a593Smuzhiyun 	CLK_TSADC_DIV_CON_SHIFT	= 0,
130*4882a593Smuzhiyun 	CLK_TSADC_DIV_CON_MASK		= GENMASK(5, 0),
131*4882a593Smuzhiyun 	CLK_TSADC_DIV_CON_WIDTH	= 6,
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	/*
134*4882a593Smuzhiyun 	 * CLKSEL10
135*4882a593Smuzhiyun 	 * peripheral bus pclk div:
136*4882a593Smuzhiyun 	 * aclk_bus: pclk_bus = 1:1 or 2:1 or 4:1 or 8:1
137*4882a593Smuzhiyun 	 */
138*4882a593Smuzhiyun 	PERI_SEL_PLL_SHIFT	 = 15,
139*4882a593Smuzhiyun 	PERI_SEL_PLL_MASK	 = 1 << PERI_SEL_PLL_SHIFT,
140*4882a593Smuzhiyun 	PERI_SEL_CPLL		= 0,
141*4882a593Smuzhiyun 	PERI_SEL_GPLL,
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	PERI_PCLK_DIV_SHIFT	= 12,
144*4882a593Smuzhiyun 	PERI_PCLK_DIV_MASK	= 3 << PERI_PCLK_DIV_SHIFT,
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	/* peripheral bus hclk div: aclk_bus: hclk_bus = 1:1 or 2:1 or 4:1 */
147*4882a593Smuzhiyun 	PERI_HCLK_DIV_SHIFT	= 8,
148*4882a593Smuzhiyun 	PERI_HCLK_DIV_MASK	= 3 << PERI_HCLK_DIV_SHIFT,
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/*
151*4882a593Smuzhiyun 	 * peripheral bus aclk div:
152*4882a593Smuzhiyun 	 *    aclk_periph = periph_clk_src / (peri_aclk_div_con + 1)
153*4882a593Smuzhiyun 	 */
154*4882a593Smuzhiyun 	PERI_ACLK_DIV_SHIFT	= 0,
155*4882a593Smuzhiyun 	PERI_ACLK_DIV_MASK	= 0x1f << PERI_ACLK_DIV_SHIFT,
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/*
158*4882a593Smuzhiyun 	 * CLKSEL24
159*4882a593Smuzhiyun 	 * saradc_div_con:
160*4882a593Smuzhiyun 	 * clk_saradc=24MHz/(saradc_div_con+1)
161*4882a593Smuzhiyun 	 */
162*4882a593Smuzhiyun 	CLK_SARADC_DIV_CON_SHIFT	= 8,
163*4882a593Smuzhiyun 	CLK_SARADC_DIV_CON_MASK		= GENMASK(15, 8),
164*4882a593Smuzhiyun 	CLK_SARADC_DIV_CON_WIDTH	= 8,
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	/* CLKSEL26 */
167*4882a593Smuzhiyun 	CLK_CRYPTO_DIV_CON_SHIFT	= 6,
168*4882a593Smuzhiyun 	CLK_CRYPTO_DIV_CON_MASK		= GENMASK(7, 6),
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	/* CLKSEL33 */
171*4882a593Smuzhiyun 	PCLK_ALIVE_DIV_CON_SHIFT	= 8,
172*4882a593Smuzhiyun 	PCLK_ALIVE_DIV_CON_MASK		= 0x1f << PCLK_ALIVE_DIV_CON_SHIFT,
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	/* CLKSEL39 */
175*4882a593Smuzhiyun 	ACLK_HEVC_SEL_PLL_SHIFT		= 14,
176*4882a593Smuzhiyun 	ACLK_HEVC_SEL_PLL_MASK		= 0x3 << ACLK_HEVC_SEL_PLL_SHIFT,
177*4882a593Smuzhiyun 	ACLK_HEVC_SEL_CPLL		= 0,
178*4882a593Smuzhiyun 	ACLK_HEVC_SEL_GPLL,
179*4882a593Smuzhiyun 	ACLK_HEVC_DIV_CON_SHIFT		= 8,
180*4882a593Smuzhiyun 	ACLK_HEVC_DIV_CON_MASK		= 0x1f << ACLK_HEVC_DIV_CON_SHIFT,
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	/* CLKSEL42 */
183*4882a593Smuzhiyun 	CLK_HEVC_CORE_SEL_PLL_SHIFT	= 14,
184*4882a593Smuzhiyun 	CLK_HEVC_CORE_SEL_PLL_MASK	= 0x3 << CLK_HEVC_CORE_SEL_PLL_SHIFT,
185*4882a593Smuzhiyun 	CLK_HEVC_CORE_SEL_CPLL		= 0,
186*4882a593Smuzhiyun 	CLK_HEVC_CORE_SEL_GPLL,
187*4882a593Smuzhiyun 	CLK_HEVC_CORE_DIV_CON_SHIFT	= 8,
188*4882a593Smuzhiyun 	CLK_HEVC_CORE_DIV_CON_MASK	= 0x1f << CLK_HEVC_CORE_DIV_CON_SHIFT,
189*4882a593Smuzhiyun 	CLK_HEVC_CABAC_SEL_PLL_SHIFT	= 6,
190*4882a593Smuzhiyun 	CLK_HEVC_CABAC_SEL_PLL_MASK	= 0x3 << CLK_HEVC_CABAC_SEL_PLL_SHIFT,
191*4882a593Smuzhiyun 	CLK_HEVC_CABAC_SEL_CPLL		= 0,
192*4882a593Smuzhiyun 	CLK_HEVC_CABAC_SEL_GPLL,
193*4882a593Smuzhiyun 	CLK_HEVC_CABAC_DIV_CON_SHIFT	= 0,
194*4882a593Smuzhiyun 	CLK_HEVC_CABAC_DIV_CON_MASK	= 0x1f << CLK_HEVC_CABAC_DIV_CON_SHIFT,
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	/* MISC */
197*4882a593Smuzhiyun 	CLK_TEST_SRC_SEL_SHIFT		= 8,
198*4882a593Smuzhiyun 	CLK_TEST_SRC_SEL_MASK		= 0xf << CLK_TEST_SRC_SEL_SHIFT,
199*4882a593Smuzhiyun 	CLK_TEST_SRC_SEL_24M		= 8,
200*4882a593Smuzhiyun 	CLK_TEST_SRC_SEL_27M,
201*4882a593Smuzhiyun 	CLK_TEST_SRC_SEL_32k,
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	SOCSTS_DPLL_LOCK	= 1 << 5,
204*4882a593Smuzhiyun 	SOCSTS_APLL_LOCK	= 1 << 6,
205*4882a593Smuzhiyun 	SOCSTS_CPLL_LOCK	= 1 << 7,
206*4882a593Smuzhiyun 	SOCSTS_GPLL_LOCK	= 1 << 8,
207*4882a593Smuzhiyun 	SOCSTS_NPLL_LOCK	= 1 << 9,
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun #define DIV_TO_RATE(input_rate, div)	((input_rate) / ((div) + 1))
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #define PLL_DIVISORS(hz, _nr, _no) {\
213*4882a593Smuzhiyun 	.nr = _nr, .nf = (u32)((u64)hz * _nr * _no / OSC_HZ), .no = _no};\
214*4882a593Smuzhiyun 	_Static_assert(((u64)hz * _nr * _no / OSC_HZ) * OSC_HZ /\
215*4882a593Smuzhiyun 		       (_nr * _no) == hz, #hz "Hz cannot be hit with PLL "\
216*4882a593Smuzhiyun 		       "divisors on line " __stringify(__LINE__));
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun /* Keep divisors as low as possible to reduce jitter and power usage */
219*4882a593Smuzhiyun static const struct pll_div apll_init_cfg = PLL_DIVISORS(APLL_HZ, 1, 1);
220*4882a593Smuzhiyun static const struct pll_div gpll_init_cfg = PLL_DIVISORS(GPLL_HZ, 1, 4);
221*4882a593Smuzhiyun static const struct pll_div cpll_init_cfg = PLL_DIVISORS(CPLL_HZ, 1, 2);
222*4882a593Smuzhiyun 
rkclk_get_pll_config(ulong freq_hz)223*4882a593Smuzhiyun struct pll_div *rkclk_get_pll_config(ulong freq_hz)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	unsigned int rate_count = ARRAY_SIZE(rk3288_pll_rates);
226*4882a593Smuzhiyun 	int i;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	for (i = 0; i < rate_count; i++) {
229*4882a593Smuzhiyun 		if (freq_hz == rk3288_pll_rates[i].rate)
230*4882a593Smuzhiyun 			return &rk3288_pll_rates[i];
231*4882a593Smuzhiyun 	}
232*4882a593Smuzhiyun 	return NULL;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
rkclk_set_pll(struct rk3288_cru * cru,enum rk_clk_id clk_id,const struct pll_div * div)235*4882a593Smuzhiyun static int rkclk_set_pll(struct rk3288_cru *cru, enum rk_clk_id clk_id,
236*4882a593Smuzhiyun 			 const struct pll_div *div)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	int pll_id = rk_pll_id(clk_id);
239*4882a593Smuzhiyun 	struct rk3288_pll *pll = &cru->pll[pll_id];
240*4882a593Smuzhiyun 	/* All PLLs have same VCO and output frequency range restrictions. */
241*4882a593Smuzhiyun 	uint vco_hz = OSC_HZ / 1000 * div->nf / div->nr * 1000;
242*4882a593Smuzhiyun 	uint output_hz = vco_hz / div->no;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	debug("PLL at %x: nf=%d, nr=%d, no=%d, vco=%u Hz, output=%u Hz\n",
245*4882a593Smuzhiyun 	      (uint)pll, div->nf, div->nr, div->no, vco_hz, output_hz);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	/* enter reset */
248*4882a593Smuzhiyun 	rk_setreg(&pll->con3, 1 << PLL_RESET_SHIFT);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	rk_clrsetreg(&pll->con0, CLKR_MASK | PLL_OD_MASK,
251*4882a593Smuzhiyun 		     ((div->nr - 1) << CLKR_SHIFT) | (div->no - 1));
252*4882a593Smuzhiyun 	rk_clrsetreg(&pll->con1, CLKF_MASK, div->nf - 1);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/* adjust pll bw for better clock jitter */
255*4882a593Smuzhiyun 	if (div->nb)
256*4882a593Smuzhiyun 		rk_clrsetreg(&pll->con2, PLL_BWADJ_MASK, div->nb - 1);
257*4882a593Smuzhiyun 	else
258*4882a593Smuzhiyun 		rk_clrsetreg(&pll->con2, PLL_BWADJ_MASK, (div->nf >> 1) - 1);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	udelay(10);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* return from reset */
263*4882a593Smuzhiyun 	rk_clrreg(&pll->con3, 1 << PLL_RESET_SHIFT);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	return 0;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun /* Get pll rate by id */
rkclk_pll_get_rate(struct rk3288_cru * cru,enum rk_clk_id clk_id)269*4882a593Smuzhiyun static u32 rkclk_pll_get_rate(struct rk3288_cru *cru,
270*4882a593Smuzhiyun 			      enum rk_clk_id clk_id)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	u32 nr, no, nf;
273*4882a593Smuzhiyun 	u32 con;
274*4882a593Smuzhiyun 	int pll_id = rk_pll_id(clk_id);
275*4882a593Smuzhiyun 	struct rk3288_pll *pll = &cru->pll[pll_id];
276*4882a593Smuzhiyun 	static u8 clk_shift[CLK_COUNT] = {
277*4882a593Smuzhiyun 		0xff, APLL_MODE_SHIFT, DPLL_MODE_SHIFT, CPLL_MODE_SHIFT,
278*4882a593Smuzhiyun 		GPLL_MODE_SHIFT, NPLL_MODE_SHIFT
279*4882a593Smuzhiyun 	};
280*4882a593Smuzhiyun 	uint shift;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	con = readl(&cru->cru_mode_con);
283*4882a593Smuzhiyun 	shift = clk_shift[clk_id];
284*4882a593Smuzhiyun 	switch ((con >> shift) & CRU_MODE_MASK) {
285*4882a593Smuzhiyun 	case APLL_MODE_SLOW:
286*4882a593Smuzhiyun 		return OSC_HZ;
287*4882a593Smuzhiyun 	case APLL_MODE_NORMAL:
288*4882a593Smuzhiyun 		/* normal mode */
289*4882a593Smuzhiyun 		con = readl(&pll->con0);
290*4882a593Smuzhiyun 		no = ((con & CLKOD_MASK) >> CLKOD_SHIFT) + 1;
291*4882a593Smuzhiyun 		nr = ((con & CLKR_MASK) >> CLKR_SHIFT) + 1;
292*4882a593Smuzhiyun 		con = readl(&pll->con1);
293*4882a593Smuzhiyun 		nf = ((con & CLKF_MASK) >> CLKF_SHIFT) + 1;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 		return (24 * nf / (nr * no)) * 1000000;
296*4882a593Smuzhiyun 	case APLL_MODE_DEEP:
297*4882a593Smuzhiyun 	default:
298*4882a593Smuzhiyun 		return 32768;
299*4882a593Smuzhiyun 	}
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
rkclk_configure_ddr(struct rk3288_cru * cru,struct rk3288_grf * grf,unsigned int hz)302*4882a593Smuzhiyun static int rkclk_configure_ddr(struct rk3288_cru *cru, struct rk3288_grf *grf,
303*4882a593Smuzhiyun 			       unsigned int hz)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	static const struct pll_div dpll_cfg[] = {
306*4882a593Smuzhiyun 		{.nf = 25, .nr = 2, .no = 1},
307*4882a593Smuzhiyun 		{.nf = 400, .nr = 9, .no = 2},
308*4882a593Smuzhiyun 		{.nf = 500, .nr = 9, .no = 2},
309*4882a593Smuzhiyun 		{.nf = 100, .nr = 3, .no = 1},
310*4882a593Smuzhiyun 	};
311*4882a593Smuzhiyun 	int cfg;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	switch (hz) {
314*4882a593Smuzhiyun 	case 300000000:
315*4882a593Smuzhiyun 		cfg = 0;
316*4882a593Smuzhiyun 		break;
317*4882a593Smuzhiyun 	case 533000000:	/* actually 533.3P MHz */
318*4882a593Smuzhiyun 		cfg = 1;
319*4882a593Smuzhiyun 		break;
320*4882a593Smuzhiyun 	case 666000000:	/* actually 666.6P MHz */
321*4882a593Smuzhiyun 		cfg = 2;
322*4882a593Smuzhiyun 		break;
323*4882a593Smuzhiyun 	case 800000000:
324*4882a593Smuzhiyun 		cfg = 3;
325*4882a593Smuzhiyun 		break;
326*4882a593Smuzhiyun 	default:
327*4882a593Smuzhiyun 		debug("Unsupported SDRAM frequency");
328*4882a593Smuzhiyun 		return -EINVAL;
329*4882a593Smuzhiyun 	}
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	/* pll enter slow-mode */
332*4882a593Smuzhiyun 	rk_clrsetreg(&cru->cru_mode_con, DPLL_MODE_MASK,
333*4882a593Smuzhiyun 		     DPLL_MODE_SLOW << DPLL_MODE_SHIFT);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	rkclk_set_pll(cru, CLK_DDR, &dpll_cfg[cfg]);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	/* wait for pll lock */
338*4882a593Smuzhiyun 	while (!(readl(&grf->soc_status[1]) & SOCSTS_DPLL_LOCK))
339*4882a593Smuzhiyun 		udelay(1);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	/* PLL enter normal-mode */
342*4882a593Smuzhiyun 	rk_clrsetreg(&cru->cru_mode_con, DPLL_MODE_MASK,
343*4882a593Smuzhiyun 		     DPLL_MODE_NORMAL << DPLL_MODE_SHIFT);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	return 0;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
349*4882a593Smuzhiyun #define VCO_MAX_KHZ	2200000
350*4882a593Smuzhiyun #define VCO_MIN_KHZ	440000
351*4882a593Smuzhiyun #define FREF_MAX_KHZ	2200000
352*4882a593Smuzhiyun #define FREF_MIN_KHZ	269
353*4882a593Smuzhiyun #define PLL_LIMIT_FREQ	594000000
354*4882a593Smuzhiyun 
pll_para_config(ulong freq_hz,struct pll_div * div,uint * ext_div)355*4882a593Smuzhiyun static int pll_para_config(ulong freq_hz, struct pll_div *div, uint *ext_div)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	struct pll_div *best_div = NULL;
358*4882a593Smuzhiyun 	uint ref_khz = OSC_HZ / 1000, nr, nf = 0;
359*4882a593Smuzhiyun 	uint fref_khz;
360*4882a593Smuzhiyun 	uint diff_khz, best_diff_khz;
361*4882a593Smuzhiyun 	const uint max_nr = 1 << 6, max_nf = 1 << 12, max_no = 1 << 4;
362*4882a593Smuzhiyun 	uint vco_khz;
363*4882a593Smuzhiyun 	uint no = 1;
364*4882a593Smuzhiyun 	uint freq_khz = freq_hz / 1000;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	if (!freq_hz) {
367*4882a593Smuzhiyun 		printf("%s: the frequency can not be 0 Hz\n", __func__);
368*4882a593Smuzhiyun 		return -EINVAL;
369*4882a593Smuzhiyun 	}
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	no = DIV_ROUND_UP(VCO_MIN_KHZ, freq_khz);
372*4882a593Smuzhiyun 	if (ext_div) {
373*4882a593Smuzhiyun 		*ext_div = DIV_ROUND_UP(PLL_LIMIT_FREQ, freq_hz);
374*4882a593Smuzhiyun 		no = DIV_ROUND_UP(no, *ext_div);
375*4882a593Smuzhiyun 	}
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	best_div = rkclk_get_pll_config(freq_hz * (*ext_div));
378*4882a593Smuzhiyun 	if (best_div) {
379*4882a593Smuzhiyun 		div->nr = best_div->nr;
380*4882a593Smuzhiyun 		div->nf = best_div->nf;
381*4882a593Smuzhiyun 		div->no = best_div->no;
382*4882a593Smuzhiyun 		div->nb = best_div->nb;
383*4882a593Smuzhiyun 		return 0;
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	/* only even divisors (and 1) are supported */
387*4882a593Smuzhiyun 	if (no > 1)
388*4882a593Smuzhiyun 		no = DIV_ROUND_UP(no, 2) * 2;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	vco_khz = freq_khz * no;
391*4882a593Smuzhiyun 	if (ext_div)
392*4882a593Smuzhiyun 		vco_khz *= *ext_div;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	if (vco_khz < VCO_MIN_KHZ || vco_khz > VCO_MAX_KHZ || no > max_no) {
395*4882a593Smuzhiyun 		printf("%s: Cannot find out a supported VCO for Frequency (%luHz).\n",
396*4882a593Smuzhiyun 		       __func__, freq_hz);
397*4882a593Smuzhiyun 		return -1;
398*4882a593Smuzhiyun 	}
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	div->no = no;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	best_diff_khz = vco_khz;
403*4882a593Smuzhiyun 	for (nr = 1; nr < max_nr && best_diff_khz; nr++) {
404*4882a593Smuzhiyun 		fref_khz = ref_khz / nr;
405*4882a593Smuzhiyun 		if (fref_khz < FREF_MIN_KHZ)
406*4882a593Smuzhiyun 			break;
407*4882a593Smuzhiyun 		if (fref_khz > FREF_MAX_KHZ)
408*4882a593Smuzhiyun 			continue;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 		nf = vco_khz / fref_khz;
411*4882a593Smuzhiyun 		if (nf >= max_nf)
412*4882a593Smuzhiyun 			continue;
413*4882a593Smuzhiyun 		diff_khz = vco_khz - nf * fref_khz;
414*4882a593Smuzhiyun 		if (nf + 1 < max_nf && diff_khz > fref_khz / 2) {
415*4882a593Smuzhiyun 			nf++;
416*4882a593Smuzhiyun 			diff_khz = fref_khz - diff_khz;
417*4882a593Smuzhiyun 		}
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 		if (diff_khz >= best_diff_khz)
420*4882a593Smuzhiyun 			continue;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 		best_diff_khz = diff_khz;
423*4882a593Smuzhiyun 		div->nr = nr;
424*4882a593Smuzhiyun 		div->nf = nf;
425*4882a593Smuzhiyun 	}
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	if (best_diff_khz > 4 * 1000) {
428*4882a593Smuzhiyun 		printf("%s: Failed to match output frequency %lu, difference is %u Hz, exceed 4MHZ\n",
429*4882a593Smuzhiyun 		       __func__, freq_hz, best_diff_khz * 1000);
430*4882a593Smuzhiyun 		return -EINVAL;
431*4882a593Smuzhiyun 	}
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	return 0;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun 
rockchip_mac_set_clk(struct rk3288_cru * cru,uint freq)436*4882a593Smuzhiyun static int rockchip_mac_set_clk(struct rk3288_cru *cru, uint freq)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	ulong ret;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	/*
441*4882a593Smuzhiyun 	 * The gmac clock can be derived either from an external clock
442*4882a593Smuzhiyun 	 * or can be generated from internally by a divider from SCLK_MAC.
443*4882a593Smuzhiyun 	 */
444*4882a593Smuzhiyun 	if (readl(&cru->cru_clksel_con[21]) & RMII_EXTCLK_MASK) {
445*4882a593Smuzhiyun 		/* An external clock will always generate the right rate... */
446*4882a593Smuzhiyun 		ret = freq;
447*4882a593Smuzhiyun 	} else {
448*4882a593Smuzhiyun 		u32 con = readl(&cru->cru_clksel_con[21]);
449*4882a593Smuzhiyun 		ulong pll_rate;
450*4882a593Smuzhiyun 		u8 div;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 		if (((con >> EMAC_PLL_SHIFT) & EMAC_PLL_MASK) ==
453*4882a593Smuzhiyun 		    EMAC_PLL_SELECT_GENERAL)
454*4882a593Smuzhiyun 			pll_rate = GPLL_HZ;
455*4882a593Smuzhiyun 		else if (((con >> EMAC_PLL_SHIFT) & EMAC_PLL_MASK) ==
456*4882a593Smuzhiyun 			 EMAC_PLL_SELECT_CODEC)
457*4882a593Smuzhiyun 			pll_rate = CPLL_HZ;
458*4882a593Smuzhiyun 		else
459*4882a593Smuzhiyun 			pll_rate = NPLL_HZ;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 		div = DIV_ROUND_UP(pll_rate, freq) - 1;
462*4882a593Smuzhiyun 		if (div <= 0x1f)
463*4882a593Smuzhiyun 			rk_clrsetreg(&cru->cru_clksel_con[21], MAC_DIV_CON_MASK,
464*4882a593Smuzhiyun 				     div << MAC_DIV_CON_SHIFT);
465*4882a593Smuzhiyun 		else
466*4882a593Smuzhiyun 			debug("Unsupported div for gmac:%d\n", div);
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 		return DIV_TO_RATE(pll_rate, div);
469*4882a593Smuzhiyun 	}
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	return ret;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun 
rockchip_vop_set_clk(struct rk3288_cru * cru,struct rk3288_grf * grf,int periph,unsigned int rate_hz)474*4882a593Smuzhiyun static int rockchip_vop_set_clk(struct rk3288_cru *cru, struct rk3288_grf *grf,
475*4882a593Smuzhiyun 				int periph, unsigned int rate_hz)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun 	struct pll_div cpll_config = {0};
478*4882a593Smuzhiyun 	u32 lcdc_div, parent;
479*4882a593Smuzhiyun 	int ret;
480*4882a593Smuzhiyun 	unsigned int gpll_rate, npll_rate;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	gpll_rate = rkclk_pll_get_rate(cru, CLK_GENERAL);
483*4882a593Smuzhiyun 	npll_rate = rkclk_pll_get_rate(cru, CLK_NEW);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	/* vop dclk source clk: cpll,dclk_div: 1 */
486*4882a593Smuzhiyun 	switch (periph) {
487*4882a593Smuzhiyun 	case DCLK_VOP0:
488*4882a593Smuzhiyun 		ret = (readl(&cru->cru_clksel_con[27]) & DCLK_VOP0_PLL_MASK) >>
489*4882a593Smuzhiyun 		      DCLK_VOP0_PLL_SHIFT;
490*4882a593Smuzhiyun 		if (ret == DCLK_VOP0_SELECT_CPLL) {
491*4882a593Smuzhiyun 			ret = pll_para_config(rate_hz, &cpll_config, &lcdc_div);
492*4882a593Smuzhiyun 			if (ret)
493*4882a593Smuzhiyun 				return ret;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 			rk_clrsetreg(&cru->cru_mode_con, CPLL_MODE_MASK,
496*4882a593Smuzhiyun 				     CPLL_MODE_SLOW << CPLL_MODE_SHIFT);
497*4882a593Smuzhiyun 			rkclk_set_pll(cru, CLK_CODEC, &cpll_config);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 			/* waiting for pll lock */
500*4882a593Smuzhiyun 			while (1) {
501*4882a593Smuzhiyun 				if (readl(&grf->soc_status[1]) &
502*4882a593Smuzhiyun 					  SOCSTS_CPLL_LOCK)
503*4882a593Smuzhiyun 					break;
504*4882a593Smuzhiyun 				udelay(1);
505*4882a593Smuzhiyun 			}
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 			rk_clrsetreg(&cru->cru_mode_con, CPLL_MODE_MASK,
508*4882a593Smuzhiyun 				     CPLL_MODE_NORMAL << CPLL_MODE_SHIFT);
509*4882a593Smuzhiyun 			parent = DCLK_VOP0_SELECT_CPLL;
510*4882a593Smuzhiyun 		} else if (ret == DCLK_VOP0_SELECT_GPLL) {
511*4882a593Smuzhiyun 			parent = DCLK_VOP0_SELECT_GPLL;
512*4882a593Smuzhiyun 			lcdc_div = DIV_ROUND_UP(gpll_rate,
513*4882a593Smuzhiyun 						rate_hz);
514*4882a593Smuzhiyun 		} else {
515*4882a593Smuzhiyun 			parent = DCLK_VOP0_SELECT_NPLL;
516*4882a593Smuzhiyun 			lcdc_div = DIV_ROUND_UP(npll_rate,
517*4882a593Smuzhiyun 						rate_hz);
518*4882a593Smuzhiyun 		}
519*4882a593Smuzhiyun 		rk_clrsetreg(&cru->cru_clksel_con[27],
520*4882a593Smuzhiyun 			     DCLK_VOP0_DIV_MASK | DCLK_VOP0_PLL_MASK,
521*4882a593Smuzhiyun 			     ((lcdc_div - 1) << DCLK_VOP0_DIV_SHIFT) |
522*4882a593Smuzhiyun 			     (parent << DCLK_VOP0_PLL_SHIFT));
523*4882a593Smuzhiyun 		break;
524*4882a593Smuzhiyun 	case DCLK_VOP1:
525*4882a593Smuzhiyun 		ret = (readl(&cru->cru_clksel_con[29]) & DCLK_VOP1_PLL_MASK) >>
526*4882a593Smuzhiyun 		      DCLK_VOP1_PLL_SHIFT;
527*4882a593Smuzhiyun 		if (ret == DCLK_VOP1_SELECT_CPLL) {
528*4882a593Smuzhiyun 			ret = pll_para_config(rate_hz, &cpll_config, &lcdc_div);
529*4882a593Smuzhiyun 			if (ret)
530*4882a593Smuzhiyun 				return ret;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 			rk_clrsetreg(&cru->cru_mode_con, CPLL_MODE_MASK,
533*4882a593Smuzhiyun 				     CPLL_MODE_SLOW << CPLL_MODE_SHIFT);
534*4882a593Smuzhiyun 			rkclk_set_pll(cru, CLK_CODEC, &cpll_config);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 			/* waiting for pll lock */
537*4882a593Smuzhiyun 			while (1) {
538*4882a593Smuzhiyun 				if (readl(&grf->soc_status[1]) &
539*4882a593Smuzhiyun 				    SOCSTS_CPLL_LOCK)
540*4882a593Smuzhiyun 					break;
541*4882a593Smuzhiyun 				udelay(1);
542*4882a593Smuzhiyun 			}
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 			rk_clrsetreg(&cru->cru_mode_con, CPLL_MODE_MASK,
545*4882a593Smuzhiyun 				     CPLL_MODE_NORMAL << CPLL_MODE_SHIFT);
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 			parent = DCLK_VOP1_SELECT_CPLL;
548*4882a593Smuzhiyun 		} else if (ret == DCLK_VOP1_SELECT_GPLL) {
549*4882a593Smuzhiyun 			parent = DCLK_VOP1_SELECT_GPLL;
550*4882a593Smuzhiyun 			lcdc_div = DIV_ROUND_UP(gpll_rate,
551*4882a593Smuzhiyun 						rate_hz);
552*4882a593Smuzhiyun 		} else {
553*4882a593Smuzhiyun 			parent = DCLK_VOP1_SELECT_NPLL;
554*4882a593Smuzhiyun 			lcdc_div = DIV_ROUND_UP(npll_rate,
555*4882a593Smuzhiyun 						rate_hz);
556*4882a593Smuzhiyun 		}
557*4882a593Smuzhiyun 		rk_clrsetreg(&cru->cru_clksel_con[29],
558*4882a593Smuzhiyun 			     DCLK_VOP1_DIV_MASK | DCLK_VOP1_PLL_MASK,
559*4882a593Smuzhiyun 			     ((lcdc_div - 1) << DCLK_VOP1_DIV_SHIFT) |
560*4882a593Smuzhiyun 			     (parent << DCLK_VOP1_PLL_SHIFT));
561*4882a593Smuzhiyun 		break;
562*4882a593Smuzhiyun 	case ACLK_VIO0:
563*4882a593Smuzhiyun 		lcdc_div = DIV_ROUND_UP(gpll_rate, rate_hz);
564*4882a593Smuzhiyun 		rk_clrsetreg(&cru->cru_clksel_con[31],
565*4882a593Smuzhiyun 			     ACLK_VIO0_PLL_MASK | ACLK_VIO0_DIV_MASK,
566*4882a593Smuzhiyun 			     ACLK_VIO_SELECT_GPLL << ACLK_VIO0_PLL_SHIFT |
567*4882a593Smuzhiyun 			     (lcdc_div - 1) << ACLK_VIO0_DIV_SHIFT);
568*4882a593Smuzhiyun 		break;
569*4882a593Smuzhiyun 	case ACLK_VIO1:
570*4882a593Smuzhiyun 		lcdc_div = DIV_ROUND_UP(gpll_rate, rate_hz);
571*4882a593Smuzhiyun 		rk_clrsetreg(&cru->cru_clksel_con[31],
572*4882a593Smuzhiyun 			     ACLK_VIO1_PLL_MASK | ACLK_VIO1_DIV_MASK,
573*4882a593Smuzhiyun 			     ACLK_VIO_SELECT_GPLL << ACLK_VIO1_PLL_SHIFT |
574*4882a593Smuzhiyun 			     (lcdc_div - 1) << ACLK_VIO1_DIV_SHIFT);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 		lcdc_div = DIV_ROUND_UP(rate_hz, HCLK_VIO_HZ);
577*4882a593Smuzhiyun 		rk_clrsetreg(&cru->cru_clksel_con[28],
578*4882a593Smuzhiyun 			     HCLK_VIO_DIV_MASK,
579*4882a593Smuzhiyun 			     (lcdc_div - 1) << HCLK_VIO_DIV_SHIFT);
580*4882a593Smuzhiyun 		break;
581*4882a593Smuzhiyun 	}
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	return 0;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun #endif /* CONFIG_SPL_BUILD */
586*4882a593Smuzhiyun 
rkclk_init(struct rk3288_cru * cru,struct rk3288_grf * grf)587*4882a593Smuzhiyun static void rkclk_init(struct rk3288_cru *cru, struct rk3288_grf *grf)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	u32 aclk_div;
590*4882a593Smuzhiyun 	u32 hclk_div;
591*4882a593Smuzhiyun 	u32 pclk_div;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	/* pll enter slow-mode */
594*4882a593Smuzhiyun 	rk_clrsetreg(&cru->cru_mode_con,
595*4882a593Smuzhiyun 		     GPLL_MODE_MASK | CPLL_MODE_MASK,
596*4882a593Smuzhiyun 		     GPLL_MODE_SLOW << GPLL_MODE_SHIFT |
597*4882a593Smuzhiyun 		     CPLL_MODE_SLOW << CPLL_MODE_SHIFT);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	/* init pll */
600*4882a593Smuzhiyun 	rkclk_set_pll(cru, CLK_GENERAL, &gpll_init_cfg);
601*4882a593Smuzhiyun 	rkclk_set_pll(cru, CLK_CODEC, &cpll_init_cfg);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	/* waiting for pll lock */
604*4882a593Smuzhiyun 	while ((readl(&grf->soc_status[1]) &
605*4882a593Smuzhiyun 			(SOCSTS_CPLL_LOCK | SOCSTS_GPLL_LOCK)) !=
606*4882a593Smuzhiyun 			(SOCSTS_CPLL_LOCK | SOCSTS_GPLL_LOCK))
607*4882a593Smuzhiyun 		udelay(1);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	/*
610*4882a593Smuzhiyun 	 * pd_bus clock pll source selection and
611*4882a593Smuzhiyun 	 * set up dependent divisors for PCLK/HCLK and ACLK clocks.
612*4882a593Smuzhiyun 	 */
613*4882a593Smuzhiyun 	aclk_div = GPLL_HZ / PD_BUS_ACLK_HZ - 1;
614*4882a593Smuzhiyun 	assert((aclk_div + 1) * PD_BUS_ACLK_HZ <= GPLL_HZ && aclk_div <= 0x1f);
615*4882a593Smuzhiyun 	hclk_div = PD_BUS_ACLK_HZ / PD_BUS_HCLK_HZ - 1;
616*4882a593Smuzhiyun 	assert((hclk_div + 1) * PD_BUS_HCLK_HZ <=
617*4882a593Smuzhiyun 		PD_BUS_ACLK_HZ && (hclk_div <= 0x3) && (hclk_div != 0x2));
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	pclk_div = PD_BUS_ACLK_HZ / PD_BUS_PCLK_HZ - 1;
620*4882a593Smuzhiyun 	assert((pclk_div + 1) * PD_BUS_PCLK_HZ <=
621*4882a593Smuzhiyun 		PD_BUS_ACLK_HZ && pclk_div <= 0x7);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	rk_clrsetreg(&cru->cru_clksel_con[1],
624*4882a593Smuzhiyun 		     PD_BUS_PCLK_DIV_MASK | PD_BUS_HCLK_DIV_MASK |
625*4882a593Smuzhiyun 		     PD_BUS_ACLK_DIV0_MASK | PD_BUS_ACLK_DIV1_MASK,
626*4882a593Smuzhiyun 		     pclk_div << PD_BUS_PCLK_DIV_SHIFT |
627*4882a593Smuzhiyun 		     hclk_div << PD_BUS_HCLK_DIV_SHIFT |
628*4882a593Smuzhiyun 		     aclk_div << PD_BUS_ACLK_DIV0_SHIFT |
629*4882a593Smuzhiyun 		     0 << 0);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	/*
632*4882a593Smuzhiyun 	 * peri clock pll source selection and
633*4882a593Smuzhiyun 	 * set up dependent divisors for PCLK/HCLK and ACLK clocks.
634*4882a593Smuzhiyun 	 */
635*4882a593Smuzhiyun 	aclk_div = GPLL_HZ / PERI_ACLK_HZ - 1;
636*4882a593Smuzhiyun 	assert((aclk_div + 1) * PERI_ACLK_HZ <= GPLL_HZ && aclk_div <= 0x1f);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	hclk_div = ilog2(PERI_ACLK_HZ / PERI_HCLK_HZ);
639*4882a593Smuzhiyun 	assert((1 << hclk_div) * PERI_HCLK_HZ <=
640*4882a593Smuzhiyun 		PERI_ACLK_HZ && (hclk_div <= 0x2));
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	pclk_div = ilog2(PERI_ACLK_HZ / PERI_PCLK_HZ);
643*4882a593Smuzhiyun 	assert((1 << pclk_div) * PERI_PCLK_HZ <=
644*4882a593Smuzhiyun 		PERI_ACLK_HZ && (pclk_div <= 0x3));
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	rk_clrsetreg(&cru->cru_clksel_con[10],
647*4882a593Smuzhiyun 		     PERI_PCLK_DIV_MASK | PERI_HCLK_DIV_MASK |
648*4882a593Smuzhiyun 		     PERI_ACLK_DIV_MASK,
649*4882a593Smuzhiyun 		     PERI_SEL_GPLL << PERI_SEL_PLL_SHIFT |
650*4882a593Smuzhiyun 		     pclk_div << PERI_PCLK_DIV_SHIFT |
651*4882a593Smuzhiyun 		     hclk_div << PERI_HCLK_DIV_SHIFT |
652*4882a593Smuzhiyun 		     aclk_div << PERI_ACLK_DIV_SHIFT);
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	rk_clrsetreg(&cru->cru_clksel_con[39],
655*4882a593Smuzhiyun 		     ACLK_HEVC_SEL_PLL_MASK | ACLK_HEVC_DIV_CON_MASK,
656*4882a593Smuzhiyun 		     ACLK_HEVC_SEL_CPLL << ACLK_HEVC_SEL_PLL_SHIFT |
657*4882a593Smuzhiyun 		     4 << ACLK_HEVC_DIV_CON_SHIFT);
658*4882a593Smuzhiyun 	rk_clrsetreg(&cru->cru_clksel_con[42],
659*4882a593Smuzhiyun 		     CLK_HEVC_CORE_SEL_PLL_MASK | CLK_HEVC_CORE_DIV_CON_MASK |
660*4882a593Smuzhiyun 		     CLK_HEVC_CORE_SEL_PLL_MASK | CLK_HEVC_CORE_DIV_CON_MASK,
661*4882a593Smuzhiyun 		     CLK_HEVC_CORE_SEL_CPLL << CLK_HEVC_CORE_SEL_PLL_SHIFT |
662*4882a593Smuzhiyun 		     CLK_HEVC_CABAC_SEL_CPLL << CLK_HEVC_CABAC_DIV_CON_SHIFT |
663*4882a593Smuzhiyun 		     4 << CLK_HEVC_CORE_DIV_CON_SHIFT |
664*4882a593Smuzhiyun 		     4 << CLK_HEVC_CABAC_DIV_CON_SHIFT);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	/* PLL enter normal-mode */
667*4882a593Smuzhiyun 	rk_clrsetreg(&cru->cru_mode_con,
668*4882a593Smuzhiyun 		     GPLL_MODE_MASK | CPLL_MODE_MASK,
669*4882a593Smuzhiyun 		     GPLL_MODE_NORMAL << GPLL_MODE_SHIFT |
670*4882a593Smuzhiyun 		     CPLL_MODE_NORMAL << CPLL_MODE_SHIFT);
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun 
rk3288_clk_configure_cpu(struct rk3288_cru * cru,struct rk3288_grf * grf)673*4882a593Smuzhiyun void rk3288_clk_configure_cpu(struct rk3288_cru *cru, struct rk3288_grf *grf)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun 	/* pll enter slow-mode */
676*4882a593Smuzhiyun 	rk_clrsetreg(&cru->cru_mode_con, APLL_MODE_MASK,
677*4882a593Smuzhiyun 		     APLL_MODE_SLOW << APLL_MODE_SHIFT);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	rkclk_set_pll(cru, CLK_ARM, &apll_init_cfg);
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	/* waiting for pll lock */
682*4882a593Smuzhiyun 	while (!(readl(&grf->soc_status[1]) & SOCSTS_APLL_LOCK))
683*4882a593Smuzhiyun 		udelay(1);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	/*
686*4882a593Smuzhiyun 	 * core clock pll source selection and
687*4882a593Smuzhiyun 	 * set up dependent divisors for MPAXI/M0AXI and ARM clocks.
688*4882a593Smuzhiyun 	 * core clock select apll, apll clk = 1800MHz
689*4882a593Smuzhiyun 	 * arm clk = 1800MHz, mpclk = 450MHz, m0clk = 900MHz
690*4882a593Smuzhiyun 	 */
691*4882a593Smuzhiyun 	rk_clrsetreg(&cru->cru_clksel_con[0],
692*4882a593Smuzhiyun 		     CORE_SEL_PLL_MASK | A17_DIV_MASK | MP_DIV_MASK |
693*4882a593Smuzhiyun 		     M0_DIV_MASK,
694*4882a593Smuzhiyun 		     0 << A17_DIV_SHIFT |
695*4882a593Smuzhiyun 		     3 << MP_DIV_SHIFT |
696*4882a593Smuzhiyun 		     1 << M0_DIV_SHIFT);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	/*
699*4882a593Smuzhiyun 	 * set up dependent divisors for L2RAM/ATCLK and PCLK clocks.
700*4882a593Smuzhiyun 	 * l2ramclk = 900MHz, atclk = 450MHz, pclk_dbg = 450MHz
701*4882a593Smuzhiyun 	 */
702*4882a593Smuzhiyun 	rk_clrsetreg(&cru->cru_clksel_con[37],
703*4882a593Smuzhiyun 		     CLK_L2RAM_DIV_MASK | ATCLK_CORE_DIV_CON_MASK |
704*4882a593Smuzhiyun 		     PCLK_CORE_DBG_DIV_MASK,
705*4882a593Smuzhiyun 		     1 << CLK_L2RAM_DIV_SHIFT |
706*4882a593Smuzhiyun 		     3 << ATCLK_CORE_DIV_CON_SHIFT |
707*4882a593Smuzhiyun 		     3 << PCLK_CORE_DBG_DIV_SHIFT);
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	/* PLL enter normal-mode */
710*4882a593Smuzhiyun 	rk_clrsetreg(&cru->cru_mode_con, APLL_MODE_MASK,
711*4882a593Smuzhiyun 		     APLL_MODE_NORMAL << APLL_MODE_SHIFT);
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun 
rockchip_mmc_get_clk(struct rk3288_cru * cru,uint gclk_rate,int periph)714*4882a593Smuzhiyun static ulong rockchip_mmc_get_clk(struct rk3288_cru *cru, uint gclk_rate,
715*4882a593Smuzhiyun 				  int periph)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun 	uint src_rate;
718*4882a593Smuzhiyun 	uint div, mux;
719*4882a593Smuzhiyun 	u32 con;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	switch (periph) {
722*4882a593Smuzhiyun 	case HCLK_EMMC:
723*4882a593Smuzhiyun 	case SCLK_EMMC:
724*4882a593Smuzhiyun 	case SCLK_EMMC_SAMPLE:
725*4882a593Smuzhiyun 		con = readl(&cru->cru_clksel_con[12]);
726*4882a593Smuzhiyun 		mux = (con & EMMC_PLL_MASK) >> EMMC_PLL_SHIFT;
727*4882a593Smuzhiyun 		div = (con & EMMC_DIV_MASK) >> EMMC_DIV_SHIFT;
728*4882a593Smuzhiyun 		break;
729*4882a593Smuzhiyun 	case HCLK_SDMMC:
730*4882a593Smuzhiyun 	case SCLK_SDMMC:
731*4882a593Smuzhiyun 		con = readl(&cru->cru_clksel_con[11]);
732*4882a593Smuzhiyun 		mux = (con & MMC0_PLL_MASK) >> MMC0_PLL_SHIFT;
733*4882a593Smuzhiyun 		div = (con & MMC0_DIV_MASK) >> MMC0_DIV_SHIFT;
734*4882a593Smuzhiyun 		break;
735*4882a593Smuzhiyun 	case HCLK_SDIO0:
736*4882a593Smuzhiyun 	case SCLK_SDIO0:
737*4882a593Smuzhiyun 		con = readl(&cru->cru_clksel_con[12]);
738*4882a593Smuzhiyun 		mux = (con & SDIO0_PLL_MASK) >> SDIO0_PLL_SHIFT;
739*4882a593Smuzhiyun 		div = (con & SDIO0_DIV_MASK) >> SDIO0_DIV_SHIFT;
740*4882a593Smuzhiyun 		break;
741*4882a593Smuzhiyun 	default:
742*4882a593Smuzhiyun 		return -EINVAL;
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	src_rate = mux == EMMC_PLL_SELECT_24MHZ ? OSC_HZ : gclk_rate;
746*4882a593Smuzhiyun 	return DIV_TO_RATE(src_rate, div) / 2;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun 
rockchip_mmc_set_clk(struct rk3288_cru * cru,uint gclk_rate,int periph,uint freq)749*4882a593Smuzhiyun static ulong rockchip_mmc_set_clk(struct rk3288_cru *cru, uint gclk_rate,
750*4882a593Smuzhiyun 				  int  periph, uint freq)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun 	int src_clk_div;
753*4882a593Smuzhiyun 	int mux;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	debug("%s: gclk_rate=%u\n", __func__, gclk_rate);
756*4882a593Smuzhiyun 	/* mmc clock default div 2 internal, need provide double in cru */
757*4882a593Smuzhiyun 	src_clk_div = DIV_ROUND_UP(gclk_rate / 2, freq);
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	if (src_clk_div > 0x3f) {
760*4882a593Smuzhiyun 		src_clk_div = DIV_ROUND_UP(OSC_HZ / 2, freq);
761*4882a593Smuzhiyun 		assert(src_clk_div < 0x40);
762*4882a593Smuzhiyun 		mux = EMMC_PLL_SELECT_24MHZ;
763*4882a593Smuzhiyun 		assert((int)EMMC_PLL_SELECT_24MHZ ==
764*4882a593Smuzhiyun 		       (int)MMC0_PLL_SELECT_24MHZ);
765*4882a593Smuzhiyun 	} else {
766*4882a593Smuzhiyun 		mux = EMMC_PLL_SELECT_GENERAL;
767*4882a593Smuzhiyun 		assert((int)EMMC_PLL_SELECT_GENERAL ==
768*4882a593Smuzhiyun 		       (int)MMC0_PLL_SELECT_GENERAL);
769*4882a593Smuzhiyun 	}
770*4882a593Smuzhiyun 	switch (periph) {
771*4882a593Smuzhiyun 	case HCLK_EMMC:
772*4882a593Smuzhiyun 	case SCLK_EMMC:
773*4882a593Smuzhiyun 		rk_clrsetreg(&cru->cru_clksel_con[12],
774*4882a593Smuzhiyun 			     EMMC_PLL_MASK | EMMC_DIV_MASK,
775*4882a593Smuzhiyun 			     mux << EMMC_PLL_SHIFT |
776*4882a593Smuzhiyun 			     (src_clk_div - 1) << EMMC_DIV_SHIFT);
777*4882a593Smuzhiyun 		break;
778*4882a593Smuzhiyun 	case HCLK_SDMMC:
779*4882a593Smuzhiyun 	case SCLK_SDMMC:
780*4882a593Smuzhiyun 		rk_clrsetreg(&cru->cru_clksel_con[11],
781*4882a593Smuzhiyun 			     MMC0_PLL_MASK | MMC0_DIV_MASK,
782*4882a593Smuzhiyun 			     mux << MMC0_PLL_SHIFT |
783*4882a593Smuzhiyun 			     (src_clk_div - 1) << MMC0_DIV_SHIFT);
784*4882a593Smuzhiyun 		break;
785*4882a593Smuzhiyun 	case HCLK_SDIO0:
786*4882a593Smuzhiyun 	case SCLK_SDIO0:
787*4882a593Smuzhiyun 		rk_clrsetreg(&cru->cru_clksel_con[12],
788*4882a593Smuzhiyun 			     SDIO0_PLL_MASK | SDIO0_DIV_MASK,
789*4882a593Smuzhiyun 			     mux << SDIO0_PLL_SHIFT |
790*4882a593Smuzhiyun 			     (src_clk_div - 1) << SDIO0_DIV_SHIFT);
791*4882a593Smuzhiyun 		break;
792*4882a593Smuzhiyun 	default:
793*4882a593Smuzhiyun 		return -EINVAL;
794*4882a593Smuzhiyun 	}
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	return rockchip_mmc_get_clk(cru, gclk_rate, periph);
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun 
rockchip_spi_get_clk(struct rk3288_cru * cru,uint gclk_rate,int periph)799*4882a593Smuzhiyun static ulong rockchip_spi_get_clk(struct rk3288_cru *cru, uint gclk_rate,
800*4882a593Smuzhiyun 				  int periph)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun 	uint div, mux;
803*4882a593Smuzhiyun 	u32 con;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	switch (periph) {
806*4882a593Smuzhiyun 	case SCLK_SPI0:
807*4882a593Smuzhiyun 		con = readl(&cru->cru_clksel_con[25]);
808*4882a593Smuzhiyun 		mux = (con & SPI0_PLL_MASK) >> SPI0_PLL_SHIFT;
809*4882a593Smuzhiyun 		div = (con & SPI0_DIV_MASK) >> SPI0_DIV_SHIFT;
810*4882a593Smuzhiyun 		break;
811*4882a593Smuzhiyun 	case SCLK_SPI1:
812*4882a593Smuzhiyun 		con = readl(&cru->cru_clksel_con[25]);
813*4882a593Smuzhiyun 		mux = (con & SPI1_PLL_MASK) >> SPI1_PLL_SHIFT;
814*4882a593Smuzhiyun 		div = (con & SPI1_DIV_MASK) >> SPI1_DIV_SHIFT;
815*4882a593Smuzhiyun 		break;
816*4882a593Smuzhiyun 	case SCLK_SPI2:
817*4882a593Smuzhiyun 		con = readl(&cru->cru_clksel_con[39]);
818*4882a593Smuzhiyun 		mux = (con & SPI2_PLL_MASK) >> SPI2_PLL_SHIFT;
819*4882a593Smuzhiyun 		div = (con & SPI2_DIV_MASK) >> SPI2_DIV_SHIFT;
820*4882a593Smuzhiyun 		break;
821*4882a593Smuzhiyun 	default:
822*4882a593Smuzhiyun 		return -EINVAL;
823*4882a593Smuzhiyun 	}
824*4882a593Smuzhiyun 	assert(mux == SPI0_PLL_SELECT_GENERAL);
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	return DIV_TO_RATE(gclk_rate, div);
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun 
rockchip_spi_set_clk(struct rk3288_cru * cru,uint gclk_rate,int periph,uint freq)829*4882a593Smuzhiyun static ulong rockchip_spi_set_clk(struct rk3288_cru *cru, uint gclk_rate,
830*4882a593Smuzhiyun 				  int periph, uint freq)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun 	int src_clk_div;
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	debug("%s: clk_general_rate=%u\n", __func__, gclk_rate);
835*4882a593Smuzhiyun 	src_clk_div = DIV_ROUND_UP(gclk_rate, freq) - 1;
836*4882a593Smuzhiyun 	assert(src_clk_div < 128);
837*4882a593Smuzhiyun 	switch (periph) {
838*4882a593Smuzhiyun 	case SCLK_SPI0:
839*4882a593Smuzhiyun 		rk_clrsetreg(&cru->cru_clksel_con[25],
840*4882a593Smuzhiyun 			     SPI0_PLL_MASK | SPI0_DIV_MASK,
841*4882a593Smuzhiyun 			     SPI0_PLL_SELECT_GENERAL << SPI0_PLL_SHIFT |
842*4882a593Smuzhiyun 			     src_clk_div << SPI0_DIV_SHIFT);
843*4882a593Smuzhiyun 		break;
844*4882a593Smuzhiyun 	case SCLK_SPI1:
845*4882a593Smuzhiyun 		rk_clrsetreg(&cru->cru_clksel_con[25],
846*4882a593Smuzhiyun 			     SPI1_PLL_MASK | SPI1_DIV_MASK,
847*4882a593Smuzhiyun 			     SPI1_PLL_SELECT_GENERAL << SPI1_PLL_SHIFT |
848*4882a593Smuzhiyun 			     src_clk_div << SPI1_DIV_SHIFT);
849*4882a593Smuzhiyun 		break;
850*4882a593Smuzhiyun 	case SCLK_SPI2:
851*4882a593Smuzhiyun 		rk_clrsetreg(&cru->cru_clksel_con[39],
852*4882a593Smuzhiyun 			     SPI2_PLL_MASK | SPI2_DIV_MASK,
853*4882a593Smuzhiyun 			     SPI2_PLL_SELECT_GENERAL << SPI2_PLL_SHIFT |
854*4882a593Smuzhiyun 			     src_clk_div << SPI2_DIV_SHIFT);
855*4882a593Smuzhiyun 		break;
856*4882a593Smuzhiyun 	default:
857*4882a593Smuzhiyun 		return -EINVAL;
858*4882a593Smuzhiyun 	}
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	return rockchip_spi_get_clk(cru, gclk_rate, periph);
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun 
rockchip_aclk_peri_get_clk(struct rk3288_cru * cru)863*4882a593Smuzhiyun static ulong rockchip_aclk_peri_get_clk(struct rk3288_cru *cru)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun 	uint div, mux;
866*4882a593Smuzhiyun 	u32 con;
867*4882a593Smuzhiyun 	ulong rate, parent_rate;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	con = readl(&cru->cru_clksel_con[10]);
870*4882a593Smuzhiyun 	mux = (con & PERI_SEL_PLL_MASK) >> PERI_SEL_PLL_SHIFT;
871*4882a593Smuzhiyun 	div = (con & PERI_ACLK_DIV_MASK) >> PERI_ACLK_DIV_SHIFT;
872*4882a593Smuzhiyun 	if (mux)
873*4882a593Smuzhiyun 		parent_rate = rkclk_pll_get_rate(cru, CLK_GENERAL);
874*4882a593Smuzhiyun 	else
875*4882a593Smuzhiyun 		parent_rate = rkclk_pll_get_rate(cru, CLK_CODEC);
876*4882a593Smuzhiyun 	rate = DIV_TO_RATE(parent_rate, div);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	return rate;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun 
rockchip_aclk_cpu_get_clk(struct rk3288_cru * cru)881*4882a593Smuzhiyun static ulong rockchip_aclk_cpu_get_clk(struct rk3288_cru *cru)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun 	uint div, mux;
884*4882a593Smuzhiyun 	u32 con;
885*4882a593Smuzhiyun 	ulong rate, parent_rate;
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	con = readl(&cru->cru_clksel_con[1]);
888*4882a593Smuzhiyun 	mux = (con & PD_BUS_SEL_PLL_MASK) >> PD_BUS_SEL_PLL_SHIFT;
889*4882a593Smuzhiyun 	div = (con & PD_BUS_ACLK_DIV0_MASK) >> PD_BUS_ACLK_DIV0_SHIFT;
890*4882a593Smuzhiyun 	if (mux)
891*4882a593Smuzhiyun 		parent_rate = rkclk_pll_get_rate(cru, CLK_GENERAL);
892*4882a593Smuzhiyun 	else
893*4882a593Smuzhiyun 		parent_rate = rkclk_pll_get_rate(cru, CLK_CODEC);
894*4882a593Smuzhiyun 	parent_rate = DIV_TO_RATE(parent_rate, div);
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	div = (con & PD_BUS_ACLK_DIV1_MASK) >> PD_BUS_ACLK_DIV1_SHIFT;
897*4882a593Smuzhiyun 	rate = DIV_TO_RATE(parent_rate, div);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	return rate;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun 
rockchip_pclk_peri_get_clk(struct rk3288_cru * cru)902*4882a593Smuzhiyun static ulong rockchip_pclk_peri_get_clk(struct rk3288_cru *cru)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun 	uint div;
905*4882a593Smuzhiyun 	u32 con;
906*4882a593Smuzhiyun 	ulong rate, parent_rate;
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	parent_rate = rockchip_aclk_peri_get_clk(cru);
909*4882a593Smuzhiyun 	con = readl(&cru->cru_clksel_con[10]);
910*4882a593Smuzhiyun 	div = (con & PERI_PCLK_DIV_MASK) >> PERI_PCLK_DIV_SHIFT;
911*4882a593Smuzhiyun 	rate = parent_rate / (1 << div);
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	return rate;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun 
rockchip_pclk_cpu_get_clk(struct rk3288_cru * cru)916*4882a593Smuzhiyun static ulong rockchip_pclk_cpu_get_clk(struct rk3288_cru *cru)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun 	uint div;
919*4882a593Smuzhiyun 	u32 con;
920*4882a593Smuzhiyun 	ulong rate, parent_rate;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	parent_rate = rockchip_aclk_cpu_get_clk(cru);
923*4882a593Smuzhiyun 	con = readl(&cru->cru_clksel_con[1]);
924*4882a593Smuzhiyun 	div = (con & PD_BUS_PCLK_DIV_MASK) >> PD_BUS_PCLK_DIV_SHIFT;
925*4882a593Smuzhiyun 	rate = DIV_TO_RATE(parent_rate, div);
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	return rate;
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun 
rockchip_i2c_get_clk(struct rk3288_cru * cru,int periph)930*4882a593Smuzhiyun static ulong rockchip_i2c_get_clk(struct rk3288_cru *cru, int periph)
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun 	switch (periph) {
933*4882a593Smuzhiyun 	case PCLK_I2C0:
934*4882a593Smuzhiyun 	case PCLK_I2C2:
935*4882a593Smuzhiyun 		return rockchip_pclk_cpu_get_clk(cru);
936*4882a593Smuzhiyun 	case PCLK_I2C1:
937*4882a593Smuzhiyun 	case PCLK_I2C3:
938*4882a593Smuzhiyun 	case PCLK_I2C4:
939*4882a593Smuzhiyun 	case PCLK_I2C5:
940*4882a593Smuzhiyun 		return rockchip_pclk_peri_get_clk(cru);
941*4882a593Smuzhiyun 	default:
942*4882a593Smuzhiyun 		return -EINVAL;
943*4882a593Smuzhiyun 	}
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun 
rockchip_saradc_get_clk(struct rk3288_cru * cru)946*4882a593Smuzhiyun static ulong rockchip_saradc_get_clk(struct rk3288_cru *cru)
947*4882a593Smuzhiyun {
948*4882a593Smuzhiyun 	u32 div, val;
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	val = readl(&cru->cru_clksel_con[24]);
951*4882a593Smuzhiyun 	div = bitfield_extract(val, CLK_SARADC_DIV_CON_SHIFT,
952*4882a593Smuzhiyun 			       CLK_SARADC_DIV_CON_WIDTH);
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	return DIV_TO_RATE(OSC_HZ, div);
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun 
rockchip_saradc_set_clk(struct rk3288_cru * cru,uint hz)957*4882a593Smuzhiyun static ulong rockchip_saradc_set_clk(struct rk3288_cru *cru, uint hz)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun 	int src_clk_div;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	src_clk_div = DIV_ROUND_UP(OSC_HZ, hz) - 1;
962*4882a593Smuzhiyun 	assert(src_clk_div < 128);
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	rk_clrsetreg(&cru->cru_clksel_con[24],
965*4882a593Smuzhiyun 		     CLK_SARADC_DIV_CON_MASK,
966*4882a593Smuzhiyun 		     src_clk_div << CLK_SARADC_DIV_CON_SHIFT);
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	return rockchip_saradc_get_clk(cru);
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun 
rockchip_tsadc_get_clk(struct rk3288_cru * cru)971*4882a593Smuzhiyun static ulong rockchip_tsadc_get_clk(struct rk3288_cru *cru)
972*4882a593Smuzhiyun {
973*4882a593Smuzhiyun 	u32 div, val;
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	val = readl(&cru->cru_clksel_con[2]);
976*4882a593Smuzhiyun 	div = bitfield_extract(val, CLK_TSADC_DIV_CON_SHIFT,
977*4882a593Smuzhiyun 			       CLK_TSADC_DIV_CON_WIDTH);
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	return DIV_TO_RATE(32768, div);
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun 
rockchip_tsadc_set_clk(struct rk3288_cru * cru,uint hz)982*4882a593Smuzhiyun static ulong rockchip_tsadc_set_clk(struct rk3288_cru *cru, uint hz)
983*4882a593Smuzhiyun {
984*4882a593Smuzhiyun 	int src_clk_div;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	src_clk_div = DIV_ROUND_UP(OSC_HZ, hz) - 1;
987*4882a593Smuzhiyun 	assert(src_clk_div < 128);
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	rk_clrsetreg(&cru->cru_clksel_con[2],
990*4882a593Smuzhiyun 		     CLK_TSADC_DIV_CON_MASK,
991*4882a593Smuzhiyun 		     src_clk_div << CLK_TSADC_DIV_CON_SHIFT);
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	return rockchip_tsadc_get_clk(cru);
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
997*4882a593Smuzhiyun 
rockchip_crypto_get_clk(struct rk3288_cru * cru)998*4882a593Smuzhiyun static ulong rockchip_crypto_get_clk(struct rk3288_cru *cru)
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun 	u32 div, val;
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	val = readl(&cru->cru_clksel_con[26]);
1003*4882a593Smuzhiyun 	div = (val & CLK_CRYPTO_DIV_CON_MASK) >> CLK_CRYPTO_DIV_CON_SHIFT;
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	return DIV_TO_RATE(rockchip_aclk_cpu_get_clk(cru), div);
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun 
rockchip_crypto_set_clk(struct rk3288_cru * cru,uint hz)1008*4882a593Smuzhiyun static ulong rockchip_crypto_set_clk(struct rk3288_cru *cru, uint hz)
1009*4882a593Smuzhiyun {
1010*4882a593Smuzhiyun 	int src_clk_div;
1011*4882a593Smuzhiyun 	uint p_rate;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	p_rate = rockchip_aclk_cpu_get_clk(cru);
1014*4882a593Smuzhiyun 	src_clk_div = DIV_ROUND_UP(p_rate, hz) - 1;
1015*4882a593Smuzhiyun 	assert(src_clk_div < 3);
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	rk_clrsetreg(&cru->cru_clksel_con[26],
1018*4882a593Smuzhiyun 		     CLK_CRYPTO_DIV_CON_MASK,
1019*4882a593Smuzhiyun 		     src_clk_div << CLK_CRYPTO_DIV_CON_SHIFT);
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	return rockchip_crypto_get_clk(cru);
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun 
rk3288_alive_get_clk(struct rk3288_cru * cru,uint gclk_rate)1024*4882a593Smuzhiyun static ulong rk3288_alive_get_clk(struct rk3288_cru *cru, uint gclk_rate)
1025*4882a593Smuzhiyun {
1026*4882a593Smuzhiyun 	u32 div, con, parent;
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	con = readl(&cru->cru_clksel_con[33]);
1029*4882a593Smuzhiyun 	div = (con & PCLK_ALIVE_DIV_CON_MASK) >>
1030*4882a593Smuzhiyun 	      PCLK_ALIVE_DIV_CON_SHIFT;
1031*4882a593Smuzhiyun 	parent = gclk_rate;
1032*4882a593Smuzhiyun 	return DIV_TO_RATE(parent, div);
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun 
rockchip_test_get_clk(struct rk3288_cru * cru,int id)1035*4882a593Smuzhiyun static ulong rockchip_test_get_clk(struct rk3288_cru *cru, int id)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun 	u32 src, val;
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	val = readl(&cru->cru_misc_con);
1040*4882a593Smuzhiyun 	src = (val & CLK_TEST_SRC_SEL_MASK) >> CLK_TEST_SRC_SEL_SHIFT;
1041*4882a593Smuzhiyun 	switch (src) {
1042*4882a593Smuzhiyun 	case CLK_TEST_SRC_SEL_24M:
1043*4882a593Smuzhiyun 		return 24000000;
1044*4882a593Smuzhiyun 	case CLK_TEST_SRC_SEL_27M:
1045*4882a593Smuzhiyun 		return 27000000;
1046*4882a593Smuzhiyun 	case CLK_TEST_SRC_SEL_32k:
1047*4882a593Smuzhiyun 		return 32768;
1048*4882a593Smuzhiyun 	default:
1049*4882a593Smuzhiyun 		return -ENOENT;
1050*4882a593Smuzhiyun 	}
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun 
rockchip_test_set_clk(struct rk3288_cru * cru,int id,uint hz)1053*4882a593Smuzhiyun static ulong rockchip_test_set_clk(struct rk3288_cru *cru, int id, uint hz)
1054*4882a593Smuzhiyun {
1055*4882a593Smuzhiyun 	int src = 0;
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	switch (hz) {
1058*4882a593Smuzhiyun 	case 24000000:
1059*4882a593Smuzhiyun 		src = 8;
1060*4882a593Smuzhiyun 		break;
1061*4882a593Smuzhiyun 	case 27000000:
1062*4882a593Smuzhiyun 		src = 9;
1063*4882a593Smuzhiyun 		break;
1064*4882a593Smuzhiyun 	case 32768:
1065*4882a593Smuzhiyun 		src = 10;
1066*4882a593Smuzhiyun 		break;
1067*4882a593Smuzhiyun 	default:
1068*4882a593Smuzhiyun 		return -EINVAL;
1069*4882a593Smuzhiyun 	}
1070*4882a593Smuzhiyun 	rk_clrsetreg(&cru->cru_misc_con,
1071*4882a593Smuzhiyun 		     CLK_TEST_SRC_SEL_MASK,
1072*4882a593Smuzhiyun 		     src << CLK_TEST_SRC_SEL_SHIFT);
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	return rockchip_test_get_clk(cru, id);
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun #endif
1077*4882a593Smuzhiyun 
rk3288_clk_get_rate(struct clk * clk)1078*4882a593Smuzhiyun static ulong rk3288_clk_get_rate(struct clk *clk)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun 	struct rk3288_clk_priv *priv = dev_get_priv(clk->dev);
1081*4882a593Smuzhiyun 	ulong new_rate, gclk_rate;
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	gclk_rate = rkclk_pll_get_rate(priv->cru, CLK_GENERAL);
1084*4882a593Smuzhiyun 	switch (clk->id) {
1085*4882a593Smuzhiyun 	case 0 ... 63:
1086*4882a593Smuzhiyun 		new_rate = rkclk_pll_get_rate(priv->cru, clk->id);
1087*4882a593Smuzhiyun 		break;
1088*4882a593Smuzhiyun 	case HCLK_EMMC:
1089*4882a593Smuzhiyun 	case HCLK_SDMMC:
1090*4882a593Smuzhiyun 	case HCLK_SDIO0:
1091*4882a593Smuzhiyun 	case SCLK_EMMC:
1092*4882a593Smuzhiyun 	case SCLK_EMMC_SAMPLE:
1093*4882a593Smuzhiyun 	case SCLK_SDMMC:
1094*4882a593Smuzhiyun 	case SCLK_SDMMC_SAMPLE:
1095*4882a593Smuzhiyun 	case SCLK_SDIO0:
1096*4882a593Smuzhiyun 		new_rate = rockchip_mmc_get_clk(priv->cru, gclk_rate, clk->id);
1097*4882a593Smuzhiyun 		break;
1098*4882a593Smuzhiyun 	case SCLK_SPI0:
1099*4882a593Smuzhiyun 	case SCLK_SPI1:
1100*4882a593Smuzhiyun 	case SCLK_SPI2:
1101*4882a593Smuzhiyun 		new_rate = rockchip_spi_get_clk(priv->cru, gclk_rate, clk->id);
1102*4882a593Smuzhiyun 		break;
1103*4882a593Smuzhiyun 	case PCLK_I2C0:
1104*4882a593Smuzhiyun 	case PCLK_I2C1:
1105*4882a593Smuzhiyun 	case PCLK_I2C2:
1106*4882a593Smuzhiyun 	case PCLK_I2C3:
1107*4882a593Smuzhiyun 	case PCLK_I2C4:
1108*4882a593Smuzhiyun 	case PCLK_I2C5:
1109*4882a593Smuzhiyun 		new_rate = rockchip_i2c_get_clk(priv->cru, clk->id);
1110*4882a593Smuzhiyun 		break;
1111*4882a593Smuzhiyun 	case PCLK_PWM:
1112*4882a593Smuzhiyun 	case PCLK_RKPWM:
1113*4882a593Smuzhiyun 		return PD_BUS_PCLK_HZ;
1114*4882a593Smuzhiyun 	case SCLK_SARADC:
1115*4882a593Smuzhiyun 		new_rate = rockchip_saradc_get_clk(priv->cru);
1116*4882a593Smuzhiyun 		break;
1117*4882a593Smuzhiyun 	case SCLK_TSADC:
1118*4882a593Smuzhiyun 		new_rate = rockchip_tsadc_get_clk(priv->cru);
1119*4882a593Smuzhiyun 		break;
1120*4882a593Smuzhiyun 	case ACLK_CPU:
1121*4882a593Smuzhiyun 		new_rate = rockchip_aclk_cpu_get_clk(priv->cru);
1122*4882a593Smuzhiyun 		break;
1123*4882a593Smuzhiyun 	case ACLK_PERI:
1124*4882a593Smuzhiyun 		new_rate = rockchip_aclk_peri_get_clk(priv->cru);
1125*4882a593Smuzhiyun 		break;
1126*4882a593Smuzhiyun 	case PCLK_CPU:
1127*4882a593Smuzhiyun 		new_rate = rockchip_pclk_cpu_get_clk(priv->cru);
1128*4882a593Smuzhiyun 		break;
1129*4882a593Smuzhiyun 	case PCLK_PERI:
1130*4882a593Smuzhiyun 		new_rate = rockchip_pclk_peri_get_clk(priv->cru);
1131*4882a593Smuzhiyun 		break;
1132*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
1133*4882a593Smuzhiyun 	case SCLK_CRYPTO:
1134*4882a593Smuzhiyun 		new_rate = rockchip_crypto_get_clk(priv->cru);
1135*4882a593Smuzhiyun 		break;
1136*4882a593Smuzhiyun 	case PCLK_WDT:
1137*4882a593Smuzhiyun 		new_rate = rk3288_alive_get_clk(priv->cru, gclk_rate);
1138*4882a593Smuzhiyun 		break;
1139*4882a593Smuzhiyun 	case SCLK_TESTOUT_SRC:
1140*4882a593Smuzhiyun 	case SCLK_TESTOUT:
1141*4882a593Smuzhiyun 		new_rate = rockchip_test_get_clk(priv->cru, clk->id);
1142*4882a593Smuzhiyun 		break;
1143*4882a593Smuzhiyun #endif
1144*4882a593Smuzhiyun 	default:
1145*4882a593Smuzhiyun 		return -ENOENT;
1146*4882a593Smuzhiyun 	}
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	return new_rate;
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun 
rk3288_clk_set_rate(struct clk * clk,ulong rate)1151*4882a593Smuzhiyun static ulong rk3288_clk_set_rate(struct clk *clk, ulong rate)
1152*4882a593Smuzhiyun {
1153*4882a593Smuzhiyun 	struct rk3288_clk_priv *priv = dev_get_priv(clk->dev);
1154*4882a593Smuzhiyun 	struct rk3288_cru *cru = priv->cru;
1155*4882a593Smuzhiyun 	ulong new_rate, gclk_rate;
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	gclk_rate = rkclk_pll_get_rate(priv->cru, CLK_GENERAL);
1158*4882a593Smuzhiyun 	switch (clk->id) {
1159*4882a593Smuzhiyun 	case PLL_APLL:
1160*4882a593Smuzhiyun 		/* We only support a fixed rate here */
1161*4882a593Smuzhiyun 		if (rate != 1800000000)
1162*4882a593Smuzhiyun 			return -EINVAL;
1163*4882a593Smuzhiyun 		rk3288_clk_configure_cpu(priv->cru, priv->grf);
1164*4882a593Smuzhiyun 		new_rate = rate;
1165*4882a593Smuzhiyun 		break;
1166*4882a593Smuzhiyun 	case CLK_DDR:
1167*4882a593Smuzhiyun 		new_rate = rkclk_configure_ddr(priv->cru, priv->grf, rate);
1168*4882a593Smuzhiyun 		break;
1169*4882a593Smuzhiyun 	case HCLK_EMMC:
1170*4882a593Smuzhiyun 	case HCLK_SDMMC:
1171*4882a593Smuzhiyun 	case HCLK_SDIO0:
1172*4882a593Smuzhiyun 	case SCLK_EMMC:
1173*4882a593Smuzhiyun 	case SCLK_SDMMC:
1174*4882a593Smuzhiyun 	case SCLK_SDIO0:
1175*4882a593Smuzhiyun 		new_rate = rockchip_mmc_set_clk(cru, gclk_rate, clk->id, rate);
1176*4882a593Smuzhiyun 		break;
1177*4882a593Smuzhiyun 	case SCLK_SPI0:
1178*4882a593Smuzhiyun 	case SCLK_SPI1:
1179*4882a593Smuzhiyun 	case SCLK_SPI2:
1180*4882a593Smuzhiyun 		new_rate = rockchip_spi_set_clk(cru, gclk_rate, clk->id, rate);
1181*4882a593Smuzhiyun 		break;
1182*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
1183*4882a593Smuzhiyun 	case SCLK_MAC:
1184*4882a593Smuzhiyun 		new_rate = rockchip_mac_set_clk(priv->cru, rate);
1185*4882a593Smuzhiyun 		break;
1186*4882a593Smuzhiyun 	case DCLK_VOP0:
1187*4882a593Smuzhiyun 	case DCLK_VOP1:
1188*4882a593Smuzhiyun 	case ACLK_VIO0:
1189*4882a593Smuzhiyun 	case ACLK_VIO1:
1190*4882a593Smuzhiyun 		new_rate = rockchip_vop_set_clk(cru, priv->grf, clk->id, rate);
1191*4882a593Smuzhiyun 		break;
1192*4882a593Smuzhiyun 	case SCLK_EDP_24M:
1193*4882a593Smuzhiyun 		/* clk_edp_24M source: 24M */
1194*4882a593Smuzhiyun 		rk_setreg(&cru->cru_clksel_con[28], 1 << 15);
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 		/* rst edp */
1197*4882a593Smuzhiyun 		rk_setreg(&cru->cru_clksel_con[6], 1 << 15);
1198*4882a593Smuzhiyun 		udelay(1);
1199*4882a593Smuzhiyun 		rk_clrreg(&cru->cru_clksel_con[6], 1 << 15);
1200*4882a593Smuzhiyun 		new_rate = rate;
1201*4882a593Smuzhiyun 		break;
1202*4882a593Smuzhiyun 	case PCLK_HDMI_CTRL:
1203*4882a593Smuzhiyun 		/* enable pclk hdmi ctrl */
1204*4882a593Smuzhiyun 		rk_clrreg(&cru->cru_clkgate_con[16], 1 << 9);
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 		/* software reset hdmi */
1207*4882a593Smuzhiyun 		rk_setreg(&cru->cru_clkgate_con[7], 1 << 9);
1208*4882a593Smuzhiyun 		udelay(1);
1209*4882a593Smuzhiyun 		rk_clrreg(&cru->cru_clkgate_con[7], 1 << 9);
1210*4882a593Smuzhiyun 		new_rate = rate;
1211*4882a593Smuzhiyun 		break;
1212*4882a593Smuzhiyun 	case SCLK_CRYPTO:
1213*4882a593Smuzhiyun 		new_rate = rockchip_crypto_set_clk(priv->cru, rate);
1214*4882a593Smuzhiyun 		break;
1215*4882a593Smuzhiyun 	case SCLK_TESTOUT_SRC:
1216*4882a593Smuzhiyun 	case SCLK_TESTOUT:
1217*4882a593Smuzhiyun 		new_rate = rockchip_test_set_clk(priv->cru, clk->id, rate);
1218*4882a593Smuzhiyun 		break;
1219*4882a593Smuzhiyun #endif
1220*4882a593Smuzhiyun 	case SCLK_SARADC:
1221*4882a593Smuzhiyun 		new_rate = rockchip_saradc_set_clk(priv->cru, rate);
1222*4882a593Smuzhiyun 		break;
1223*4882a593Smuzhiyun 	case SCLK_TSADC:
1224*4882a593Smuzhiyun 		new_rate = rockchip_tsadc_set_clk(priv->cru, rate);
1225*4882a593Smuzhiyun 		break;
1226*4882a593Smuzhiyun 	case PLL_GPLL:
1227*4882a593Smuzhiyun 	case PLL_CPLL:
1228*4882a593Smuzhiyun 	case PLL_NPLL:
1229*4882a593Smuzhiyun 	case ACLK_CPU:
1230*4882a593Smuzhiyun 	case HCLK_CPU:
1231*4882a593Smuzhiyun 	case PCLK_CPU:
1232*4882a593Smuzhiyun 	case ACLK_PERI:
1233*4882a593Smuzhiyun 	case HCLK_PERI:
1234*4882a593Smuzhiyun 	case PCLK_PERI:
1235*4882a593Smuzhiyun 	case SCLK_UART0:
1236*4882a593Smuzhiyun 		return 0;
1237*4882a593Smuzhiyun 	default:
1238*4882a593Smuzhiyun 		return -ENOENT;
1239*4882a593Smuzhiyun 	}
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	return new_rate;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun #define ROCKCHIP_MMC_DELAY_SEL		BIT(10)
1245*4882a593Smuzhiyun #define ROCKCHIP_MMC_DEGREE_MASK	0x3
1246*4882a593Smuzhiyun #define ROCKCHIP_MMC_DELAYNUM_OFFSET	2
1247*4882a593Smuzhiyun #define ROCKCHIP_MMC_DELAYNUM_MASK	(0xff << ROCKCHIP_MMC_DELAYNUM_OFFSET)
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun #define PSECS_PER_SEC 1000000000000LL
1250*4882a593Smuzhiyun /*
1251*4882a593Smuzhiyun  * Each fine delay is between 44ps-77ps. Assume each fine delay is 60ps to
1252*4882a593Smuzhiyun  * simplify calculations. So 45degs could be anywhere between 33deg and 57.8deg.
1253*4882a593Smuzhiyun  */
1254*4882a593Smuzhiyun #define ROCKCHIP_MMC_DELAY_ELEMENT_PSEC 60
1255*4882a593Smuzhiyun 
rockchip_mmc_get_phase(struct clk * clk)1256*4882a593Smuzhiyun int rockchip_mmc_get_phase(struct clk *clk)
1257*4882a593Smuzhiyun {
1258*4882a593Smuzhiyun 	struct rk3288_clk_priv *priv = dev_get_priv(clk->dev);
1259*4882a593Smuzhiyun 	struct rk3288_cru *cru = priv->cru;
1260*4882a593Smuzhiyun 	u32 raw_value, delay_num;
1261*4882a593Smuzhiyun 	u16 degrees = 0;
1262*4882a593Smuzhiyun 	ulong rate;
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	rate = rk3288_clk_get_rate(clk);
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	if (rate < 0)
1267*4882a593Smuzhiyun 		return rate;
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	if (clk->id == SCLK_EMMC_SAMPLE)
1270*4882a593Smuzhiyun 		raw_value = readl(&cru->cru_emmc_con[1]);
1271*4882a593Smuzhiyun 	else
1272*4882a593Smuzhiyun 		raw_value = readl(&cru->cru_sdmmc_con[1]);
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	degrees = (raw_value & ROCKCHIP_MMC_DEGREE_MASK) * 90;
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	if (raw_value & ROCKCHIP_MMC_DELAY_SEL) {
1277*4882a593Smuzhiyun 		/* degrees/delaynum * 10000 */
1278*4882a593Smuzhiyun 		unsigned long factor = (ROCKCHIP_MMC_DELAY_ELEMENT_PSEC / 10) *
1279*4882a593Smuzhiyun 					36 * (rate / 1000000);
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 		delay_num = (raw_value & ROCKCHIP_MMC_DELAYNUM_MASK);
1282*4882a593Smuzhiyun 		delay_num >>= ROCKCHIP_MMC_DELAYNUM_OFFSET;
1283*4882a593Smuzhiyun 		degrees += DIV_ROUND_CLOSEST(delay_num * factor, 10000);
1284*4882a593Smuzhiyun 	}
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	return degrees % 360;
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun 
rockchip_mmc_set_phase(struct clk * clk,u32 degrees)1289*4882a593Smuzhiyun int rockchip_mmc_set_phase(struct clk *clk, u32 degrees)
1290*4882a593Smuzhiyun {
1291*4882a593Smuzhiyun 	struct rk3288_clk_priv *priv = dev_get_priv(clk->dev);
1292*4882a593Smuzhiyun 	struct rk3288_cru *cru = priv->cru;
1293*4882a593Smuzhiyun 	u8 nineties, remainder, delay_num;
1294*4882a593Smuzhiyun 	u32 raw_value, delay;
1295*4882a593Smuzhiyun 	ulong rate;
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	rate = rk3288_clk_get_rate(clk);
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	if (rate < 0)
1300*4882a593Smuzhiyun 		return rate;
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	nineties = degrees / 90;
1303*4882a593Smuzhiyun 	remainder = (degrees % 90);
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	/*
1306*4882a593Smuzhiyun 	 * Convert to delay; do a little extra work to make sure we
1307*4882a593Smuzhiyun 	 * don't overflow 32-bit / 64-bit numbers.
1308*4882a593Smuzhiyun 	 */
1309*4882a593Smuzhiyun 	delay = 10000000; /* PSECS_PER_SEC / 10000 / 10 */
1310*4882a593Smuzhiyun 	delay *= remainder;
1311*4882a593Smuzhiyun 	delay = DIV_ROUND_CLOSEST(delay, (rate / 1000) * 36 *
1312*4882a593Smuzhiyun 				(ROCKCHIP_MMC_DELAY_ELEMENT_PSEC / 10));
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 	delay_num = (u8)min_t(u32, delay, 255);
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	raw_value = delay_num ? ROCKCHIP_MMC_DELAY_SEL : 0;
1317*4882a593Smuzhiyun 	raw_value |= delay_num << ROCKCHIP_MMC_DELAYNUM_OFFSET;
1318*4882a593Smuzhiyun 	raw_value |= nineties;
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	if (clk->id == SCLK_EMMC_SAMPLE)
1321*4882a593Smuzhiyun 		writel(raw_value | 0xffff0000, &cru->cru_emmc_con[1]);
1322*4882a593Smuzhiyun 	else
1323*4882a593Smuzhiyun 		writel(raw_value | 0xffff0000, &cru->cru_sdmmc_con[1]);
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 	debug("mmc set_phase(%d) delay_nums=%u reg=%#x actual_degrees=%d\n",
1326*4882a593Smuzhiyun 	      degrees, delay_num, raw_value, rockchip_mmc_get_phase(clk));
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	return 0;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun 
rk3288_clk_get_phase(struct clk * clk)1331*4882a593Smuzhiyun static int rk3288_clk_get_phase(struct clk *clk)
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun 	int ret;
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 	switch (clk->id) {
1336*4882a593Smuzhiyun 	case SCLK_EMMC_SAMPLE:
1337*4882a593Smuzhiyun 	case SCLK_SDMMC_SAMPLE:
1338*4882a593Smuzhiyun 		ret = rockchip_mmc_get_phase(clk);
1339*4882a593Smuzhiyun 		break;
1340*4882a593Smuzhiyun 	default:
1341*4882a593Smuzhiyun 		return -ENOENT;
1342*4882a593Smuzhiyun 	}
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	return ret;
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun 
rk3288_clk_set_phase(struct clk * clk,int degrees)1347*4882a593Smuzhiyun static int rk3288_clk_set_phase(struct clk *clk, int degrees)
1348*4882a593Smuzhiyun {
1349*4882a593Smuzhiyun 	int ret;
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	switch (clk->id) {
1352*4882a593Smuzhiyun 	case SCLK_EMMC_SAMPLE:
1353*4882a593Smuzhiyun 	case SCLK_SDMMC_SAMPLE:
1354*4882a593Smuzhiyun 		ret = rockchip_mmc_set_phase(clk, degrees);
1355*4882a593Smuzhiyun 		break;
1356*4882a593Smuzhiyun 	default:
1357*4882a593Smuzhiyun 		return -ENOENT;
1358*4882a593Smuzhiyun 	}
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	return ret;
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun 
rk3288_gmac_set_parent(struct clk * clk,struct clk * parent)1363*4882a593Smuzhiyun static int __maybe_unused rk3288_gmac_set_parent(struct clk *clk, struct clk *parent)
1364*4882a593Smuzhiyun {
1365*4882a593Smuzhiyun 	struct rk3288_clk_priv *priv = dev_get_priv(clk->dev);
1366*4882a593Smuzhiyun 	struct rk3288_cru *cru = priv->cru;
1367*4882a593Smuzhiyun 	const char *clock_output_name;
1368*4882a593Smuzhiyun 	int ret;
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	/*
1371*4882a593Smuzhiyun 	 * If the requested parent is in the same clock-controller and
1372*4882a593Smuzhiyun 	 * the id is SCLK_MAC_PLL ("mac_pll_src"), switch to the internal
1373*4882a593Smuzhiyun 	 * clock.
1374*4882a593Smuzhiyun 	 */
1375*4882a593Smuzhiyun 	if ((parent->dev == clk->dev) && (parent->id == SCLK_MAC_PLL)) {
1376*4882a593Smuzhiyun 		debug("%s: switching GAMC to SCLK_MAC_PLL\n", __func__);
1377*4882a593Smuzhiyun 		rk_clrsetreg(&cru->cru_clksel_con[21], RMII_EXTCLK_MASK, 0);
1378*4882a593Smuzhiyun 		return 0;
1379*4882a593Smuzhiyun 	}
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	/*
1382*4882a593Smuzhiyun 	 * Otherwise, we need to check the clock-output-names of the
1383*4882a593Smuzhiyun 	 * requested parent to see if the requested id is "ext_gmac".
1384*4882a593Smuzhiyun 	 */
1385*4882a593Smuzhiyun 	ret = dev_read_string_index(parent->dev, "clock-output-names",
1386*4882a593Smuzhiyun 				    parent->id, &clock_output_name);
1387*4882a593Smuzhiyun 	if (ret < 0)
1388*4882a593Smuzhiyun 		return -ENODATA;
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun 	/* If this is "ext_gmac", switch to the external clock input */
1391*4882a593Smuzhiyun 	if (!strcmp(clock_output_name, "ext_gmac")) {
1392*4882a593Smuzhiyun 		debug("%s: switching GMAC to external clock\n", __func__);
1393*4882a593Smuzhiyun 		rk_clrsetreg(&cru->cru_clksel_con[21], RMII_EXTCLK_MASK,
1394*4882a593Smuzhiyun 			     RMII_EXTCLK_SELECT_EXT_CLK << RMII_EXTCLK_SHIFT);
1395*4882a593Smuzhiyun 		return 0;
1396*4882a593Smuzhiyun 	}
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 	return -EINVAL;
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun 
rk3288_vop_set_parent(struct clk * clk,struct clk * parent)1401*4882a593Smuzhiyun static int __maybe_unused rk3288_vop_set_parent(struct clk *clk,
1402*4882a593Smuzhiyun 						struct clk *parent)
1403*4882a593Smuzhiyun {
1404*4882a593Smuzhiyun 	struct rk3288_clk_priv *priv = dev_get_priv(clk->dev);
1405*4882a593Smuzhiyun 	struct rk3288_cru *cru = priv->cru;
1406*4882a593Smuzhiyun 	int parent_sel;
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	switch (parent->id) {
1409*4882a593Smuzhiyun 	case PLL_CPLL:
1410*4882a593Smuzhiyun 		parent_sel = 0;
1411*4882a593Smuzhiyun 		break;
1412*4882a593Smuzhiyun 	case PLL_GPLL:
1413*4882a593Smuzhiyun 		parent_sel = 1;
1414*4882a593Smuzhiyun 		break;
1415*4882a593Smuzhiyun 	case PLL_NPLL:
1416*4882a593Smuzhiyun 		parent_sel = 2;
1417*4882a593Smuzhiyun 		break;
1418*4882a593Smuzhiyun 	default:
1419*4882a593Smuzhiyun 		parent_sel = 0;
1420*4882a593Smuzhiyun 		break;
1421*4882a593Smuzhiyun 	}
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 	switch (clk->id) {
1424*4882a593Smuzhiyun 	case DCLK_VOP0:
1425*4882a593Smuzhiyun 		rk_clrsetreg(&cru->cru_clksel_con[27],
1426*4882a593Smuzhiyun 			     DCLK_VOP0_PLL_MASK, parent_sel << 0);
1427*4882a593Smuzhiyun 		break;
1428*4882a593Smuzhiyun 	case DCLK_VOP1:
1429*4882a593Smuzhiyun 		rk_clrsetreg(&cru->cru_clksel_con[29],
1430*4882a593Smuzhiyun 			     DCLK_VOP1_PLL_MASK, parent_sel << 6);
1431*4882a593Smuzhiyun 		break;
1432*4882a593Smuzhiyun 	default:
1433*4882a593Smuzhiyun 		return -EINVAL;
1434*4882a593Smuzhiyun 	}
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	return 0;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun 
rk3288_clk_set_parent(struct clk * clk,struct clk * parent)1439*4882a593Smuzhiyun static int __maybe_unused rk3288_clk_set_parent(struct clk *clk, struct clk *parent)
1440*4882a593Smuzhiyun {
1441*4882a593Smuzhiyun 	switch (clk->id) {
1442*4882a593Smuzhiyun 	case SCLK_MAC:
1443*4882a593Smuzhiyun 		return rk3288_gmac_set_parent(clk, parent);
1444*4882a593Smuzhiyun 	case DCLK_VOP0:
1445*4882a593Smuzhiyun 	case DCLK_VOP1:
1446*4882a593Smuzhiyun 		return rk3288_vop_set_parent(clk, parent);
1447*4882a593Smuzhiyun 	case SCLK_USBPHY480M_SRC:
1448*4882a593Smuzhiyun 		return 0;
1449*4882a593Smuzhiyun 	}
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun 	debug("%s: unsupported clk %ld\n", __func__, clk->id);
1452*4882a593Smuzhiyun 	return -ENOENT;
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun static struct clk_ops rk3288_clk_ops = {
1456*4882a593Smuzhiyun 	.get_rate	= rk3288_clk_get_rate,
1457*4882a593Smuzhiyun 	.set_rate	= rk3288_clk_set_rate,
1458*4882a593Smuzhiyun 	.get_phase	= rk3288_clk_get_phase,
1459*4882a593Smuzhiyun 	.set_phase	= rk3288_clk_set_phase,
1460*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
1461*4882a593Smuzhiyun 	.set_parent	= rk3288_clk_set_parent,
1462*4882a593Smuzhiyun #endif
1463*4882a593Smuzhiyun };
1464*4882a593Smuzhiyun 
rk3288_clk_ofdata_to_platdata(struct udevice * dev)1465*4882a593Smuzhiyun static int rk3288_clk_ofdata_to_platdata(struct udevice *dev)
1466*4882a593Smuzhiyun {
1467*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(OF_PLATDATA)
1468*4882a593Smuzhiyun 	struct rk3288_clk_priv *priv = dev_get_priv(dev);
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 	priv->cru = dev_read_addr_ptr(dev);
1471*4882a593Smuzhiyun #endif
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	return 0;
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun 
rk3288_clk_probe(struct udevice * dev)1476*4882a593Smuzhiyun static int rk3288_clk_probe(struct udevice *dev)
1477*4882a593Smuzhiyun {
1478*4882a593Smuzhiyun 	struct rk3288_clk_priv *priv = dev_get_priv(dev);
1479*4882a593Smuzhiyun 	bool init_clocks = false;
1480*4882a593Smuzhiyun 	int ret;
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
1483*4882a593Smuzhiyun 	if (IS_ERR(priv->grf))
1484*4882a593Smuzhiyun 		return PTR_ERR(priv->grf);
1485*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
1486*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_PLATDATA)
1487*4882a593Smuzhiyun 	struct rk3288_clk_plat *plat = dev_get_platdata(dev);
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun 	priv->cru = map_sysmem(plat->dtd.reg[0], plat->dtd.reg[1]);
1490*4882a593Smuzhiyun #endif
1491*4882a593Smuzhiyun 	init_clocks = true;
1492*4882a593Smuzhiyun #endif
1493*4882a593Smuzhiyun 	if (!(gd->flags & GD_FLG_RELOC)) {
1494*4882a593Smuzhiyun 		u32 reg;
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 		/*
1497*4882a593Smuzhiyun 		 * Init clocks in U-Boot proper if the NPLL is runnning. This
1498*4882a593Smuzhiyun 		 * indicates that a previous boot loader set up the clocks, so
1499*4882a593Smuzhiyun 		 * we need to redo it. U-Boot's SPL does not set this clock.
1500*4882a593Smuzhiyun 		 * Or if the CPLL is not init, we need to redo the clk_init.
1501*4882a593Smuzhiyun 		 */
1502*4882a593Smuzhiyun 		reg = readl(&priv->cru->cru_mode_con);
1503*4882a593Smuzhiyun 		if ((((reg & NPLL_MODE_MASK) >> NPLL_MODE_SHIFT) ==
1504*4882a593Smuzhiyun 				NPLL_MODE_NORMAL) ||
1505*4882a593Smuzhiyun 		    !(reg & CPLL_MODE_MASK))
1506*4882a593Smuzhiyun 			init_clocks = true;
1507*4882a593Smuzhiyun 	}
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 	priv->sync_kernel = false;
1510*4882a593Smuzhiyun 	if (!priv->armclk_enter_hz)
1511*4882a593Smuzhiyun 		priv->armclk_enter_hz = rkclk_pll_get_rate(priv->cru,
1512*4882a593Smuzhiyun 							   CLK_ARM);
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 	if (init_clocks) {
1515*4882a593Smuzhiyun 		rkclk_init(priv->cru, priv->grf);
1516*4882a593Smuzhiyun 		if (!priv->armclk_init_hz)
1517*4882a593Smuzhiyun 			priv->armclk_init_hz = rkclk_pll_get_rate(priv->cru,
1518*4882a593Smuzhiyun 								  CLK_ARM);
1519*4882a593Smuzhiyun 	} else {
1520*4882a593Smuzhiyun 		if (!priv->armclk_init_hz)
1521*4882a593Smuzhiyun 			priv->armclk_init_hz = priv->armclk_enter_hz;
1522*4882a593Smuzhiyun 	}
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	ret = clk_set_defaults(dev);
1525*4882a593Smuzhiyun 	if (ret)
1526*4882a593Smuzhiyun 		debug("%s clk_set_defaults failed %d\n", __func__, ret);
1527*4882a593Smuzhiyun 	else
1528*4882a593Smuzhiyun 		priv->sync_kernel = true;
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	return 0;
1531*4882a593Smuzhiyun }
1532*4882a593Smuzhiyun 
rk3288_clk_bind(struct udevice * dev)1533*4882a593Smuzhiyun static int rk3288_clk_bind(struct udevice *dev)
1534*4882a593Smuzhiyun {
1535*4882a593Smuzhiyun 	int ret;
1536*4882a593Smuzhiyun 	struct udevice *sys_child, *sf_child;
1537*4882a593Smuzhiyun 	struct sysreset_reg *priv;
1538*4882a593Smuzhiyun 	struct softreset_reg *sf_priv;
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 	/* The reset driver does not have a device node, so bind it here */
1541*4882a593Smuzhiyun 	ret = device_bind_driver(dev, "rockchip_sysreset", "sysreset",
1542*4882a593Smuzhiyun 				 &sys_child);
1543*4882a593Smuzhiyun 	if (ret) {
1544*4882a593Smuzhiyun 		debug("Warning: No sysreset driver: ret=%d\n", ret);
1545*4882a593Smuzhiyun 	} else {
1546*4882a593Smuzhiyun 		priv = malloc(sizeof(struct sysreset_reg));
1547*4882a593Smuzhiyun 		priv->glb_srst_fst_value = offsetof(struct rk3288_cru,
1548*4882a593Smuzhiyun 						    cru_glb_srst_fst_value);
1549*4882a593Smuzhiyun 		priv->glb_srst_snd_value = offsetof(struct rk3288_cru,
1550*4882a593Smuzhiyun 						    cru_glb_srst_snd_value);
1551*4882a593Smuzhiyun 		sys_child->priv = priv;
1552*4882a593Smuzhiyun 	}
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 	ret = device_bind_driver_to_node(dev, "rockchip_reset", "reset",
1555*4882a593Smuzhiyun 					 dev_ofnode(dev), &sf_child);
1556*4882a593Smuzhiyun 	if (ret) {
1557*4882a593Smuzhiyun 		debug("Warning: No rockchip reset driver: ret=%d\n", ret);
1558*4882a593Smuzhiyun 	} else {
1559*4882a593Smuzhiyun 		sf_priv = malloc(sizeof(struct softreset_reg));
1560*4882a593Smuzhiyun 		sf_priv->sf_reset_offset = offsetof(struct rk3288_cru,
1561*4882a593Smuzhiyun 						    cru_softrst_con[0]);
1562*4882a593Smuzhiyun 		sf_priv->sf_reset_num = 12;
1563*4882a593Smuzhiyun 		sf_child->priv = sf_priv;
1564*4882a593Smuzhiyun 	}
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun 	return 0;
1567*4882a593Smuzhiyun }
1568*4882a593Smuzhiyun 
1569*4882a593Smuzhiyun static const struct udevice_id rk3288_clk_ids[] = {
1570*4882a593Smuzhiyun 	{ .compatible = "rockchip,rk3288-cru" },
1571*4882a593Smuzhiyun 	{ }
1572*4882a593Smuzhiyun };
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun U_BOOT_DRIVER(rockchip_rk3288_cru) = {
1575*4882a593Smuzhiyun 	.name		= "rockchip_rk3288_cru",
1576*4882a593Smuzhiyun 	.id		= UCLASS_CLK,
1577*4882a593Smuzhiyun 	.of_match	= rk3288_clk_ids,
1578*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct rk3288_clk_priv),
1579*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct rk3288_clk_plat),
1580*4882a593Smuzhiyun 	.ops		= &rk3288_clk_ops,
1581*4882a593Smuzhiyun 	.bind		= rk3288_clk_bind,
1582*4882a593Smuzhiyun 	.ofdata_to_platdata	= rk3288_clk_ofdata_to_platdata,
1583*4882a593Smuzhiyun 	.probe		= rk3288_clk_probe,
1584*4882a593Smuzhiyun };
1585*4882a593Smuzhiyun 
1586*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
1587*4882a593Smuzhiyun /**
1588*4882a593Smuzhiyun  * soc_clk_dump() - Print clock frequencies
1589*4882a593Smuzhiyun  * Returns zero on success
1590*4882a593Smuzhiyun  *
1591*4882a593Smuzhiyun  * Implementation for the clk dump command.
1592*4882a593Smuzhiyun  */
soc_clk_dump(void)1593*4882a593Smuzhiyun int soc_clk_dump(void)
1594*4882a593Smuzhiyun {
1595*4882a593Smuzhiyun 	struct udevice *cru_dev;
1596*4882a593Smuzhiyun 	struct rk3288_clk_priv *priv;
1597*4882a593Smuzhiyun 	const struct rk3288_clk_info *clk_dump;
1598*4882a593Smuzhiyun 	struct clk clk;
1599*4882a593Smuzhiyun 	unsigned long clk_count = ARRAY_SIZE(clks_dump);
1600*4882a593Smuzhiyun 	unsigned long rate;
1601*4882a593Smuzhiyun 	int i, ret;
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun 	ret = uclass_get_device_by_driver(UCLASS_CLK,
1604*4882a593Smuzhiyun 					  DM_GET_DRIVER(rockchip_rk3288_cru),
1605*4882a593Smuzhiyun 					  &cru_dev);
1606*4882a593Smuzhiyun 	if (ret) {
1607*4882a593Smuzhiyun 		printf("%s failed to get cru device\n", __func__);
1608*4882a593Smuzhiyun 		return ret;
1609*4882a593Smuzhiyun 	}
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun 	priv = dev_get_priv(cru_dev);
1612*4882a593Smuzhiyun 	printf("CLK: (%s. arm: enter %lu KHz, init %lu KHz, kernel %lu%s)\n",
1613*4882a593Smuzhiyun 	       priv->sync_kernel ? "sync kernel" : "uboot",
1614*4882a593Smuzhiyun 	       priv->armclk_enter_hz / 1000,
1615*4882a593Smuzhiyun 	       priv->armclk_init_hz / 1000,
1616*4882a593Smuzhiyun 	       priv->set_armclk_rate ? priv->armclk_hz / 1000 : 0,
1617*4882a593Smuzhiyun 	       priv->set_armclk_rate ? " KHz" : "N/A");
1618*4882a593Smuzhiyun 	for (i = 0; i < clk_count; i++) {
1619*4882a593Smuzhiyun 		clk_dump = &clks_dump[i];
1620*4882a593Smuzhiyun 		if (clk_dump->name) {
1621*4882a593Smuzhiyun 			clk.id = clk_dump->id;
1622*4882a593Smuzhiyun 			if (clk_dump->is_cru)
1623*4882a593Smuzhiyun 				ret = clk_request(cru_dev, &clk);
1624*4882a593Smuzhiyun 			if (ret < 0)
1625*4882a593Smuzhiyun 				return ret;
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun 			rate = clk_get_rate(&clk);
1628*4882a593Smuzhiyun 			clk_free(&clk);
1629*4882a593Smuzhiyun 			if (i == 0) {
1630*4882a593Smuzhiyun 				if (rate < 0)
1631*4882a593Smuzhiyun 					printf("  %s %s\n", clk_dump->name,
1632*4882a593Smuzhiyun 					       "unknown");
1633*4882a593Smuzhiyun 				else
1634*4882a593Smuzhiyun 					printf("  %s %lu KHz\n", clk_dump->name,
1635*4882a593Smuzhiyun 					       rate / 1000);
1636*4882a593Smuzhiyun 			} else {
1637*4882a593Smuzhiyun 				if (rate < 0)
1638*4882a593Smuzhiyun 					printf("  %s %s\n", clk_dump->name,
1639*4882a593Smuzhiyun 					       "unknown");
1640*4882a593Smuzhiyun 				else
1641*4882a593Smuzhiyun 					printf("  %s %lu KHz\n", clk_dump->name,
1642*4882a593Smuzhiyun 					       rate / 1000);
1643*4882a593Smuzhiyun 			}
1644*4882a593Smuzhiyun 		}
1645*4882a593Smuzhiyun 	}
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	return 0;
1648*4882a593Smuzhiyun }
1649*4882a593Smuzhiyun #endif
1650*4882a593Smuzhiyun 
1651