1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2017 Rockchip Electronics Co., Ltd
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <bitfield.h>
9*4882a593Smuzhiyun #include <clk-uclass.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <errno.h>
12*4882a593Smuzhiyun #include <syscon.h>
13*4882a593Smuzhiyun #include <asm/arch/clock.h>
14*4882a593Smuzhiyun #include <asm/arch/cpu.h>
15*4882a593Smuzhiyun #include <asm/arch/cru_px30.h>
16*4882a593Smuzhiyun #include <asm/arch/hardware.h>
17*4882a593Smuzhiyun #include <asm/io.h>
18*4882a593Smuzhiyun #include <dm/lists.h>
19*4882a593Smuzhiyun #include <dt-bindings/clock/px30-cru.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun enum {
24*4882a593Smuzhiyun VCO_MAX_HZ = 3200U * 1000000,
25*4882a593Smuzhiyun VCO_MIN_HZ = 800 * 1000000,
26*4882a593Smuzhiyun OUTPUT_MAX_HZ = 3200U * 1000000,
27*4882a593Smuzhiyun OUTPUT_MIN_HZ = 24 * 1000000,
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define PX30_VOP_PLL_LIMIT 600000000
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define PX30_PLL_RATE(_rate, _refdiv, _fbdiv, _postdiv1, \
33*4882a593Smuzhiyun _postdiv2, _dsmpd, _frac) \
34*4882a593Smuzhiyun { \
35*4882a593Smuzhiyun .rate = _rate##U, \
36*4882a593Smuzhiyun .fbdiv = _fbdiv, \
37*4882a593Smuzhiyun .postdiv1 = _postdiv1, \
38*4882a593Smuzhiyun .refdiv = _refdiv, \
39*4882a593Smuzhiyun .postdiv2 = _postdiv2, \
40*4882a593Smuzhiyun .dsmpd = _dsmpd, \
41*4882a593Smuzhiyun .frac = _frac, \
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define PX30_CPUCLK_RATE(_rate, _aclk_div, _pclk_div) \
45*4882a593Smuzhiyun { \
46*4882a593Smuzhiyun .rate = _rate##U, \
47*4882a593Smuzhiyun .aclk_div = _aclk_div, \
48*4882a593Smuzhiyun .pclk_div = _pclk_div, \
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define DIV_TO_RATE(input_rate, div) ((input_rate) / ((div) + 1))
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define PX30_CLK_DUMP(_id, _name, _iscru) \
54*4882a593Smuzhiyun { \
55*4882a593Smuzhiyun .id = _id, \
56*4882a593Smuzhiyun .name = _name, \
57*4882a593Smuzhiyun .is_cru = _iscru, \
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun static struct pll_rate_table px30_pll_rates[] = {
61*4882a593Smuzhiyun /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
62*4882a593Smuzhiyun PX30_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
63*4882a593Smuzhiyun PX30_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
64*4882a593Smuzhiyun PX30_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
65*4882a593Smuzhiyun PX30_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
66*4882a593Smuzhiyun PX30_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
67*4882a593Smuzhiyun PX30_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0),
68*4882a593Smuzhiyun PX30_PLL_RATE(600000000, 1, 75, 3, 1, 1, 0),
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static const struct px30_clk_info clks_dump[] = {
72*4882a593Smuzhiyun PX30_CLK_DUMP(PLL_APLL, "apll", true),
73*4882a593Smuzhiyun PX30_CLK_DUMP(PLL_DPLL, "dpll", true),
74*4882a593Smuzhiyun PX30_CLK_DUMP(PLL_CPLL, "cpll", true),
75*4882a593Smuzhiyun PX30_CLK_DUMP(PLL_NPLL, "npll", true),
76*4882a593Smuzhiyun PX30_CLK_DUMP(PLL_GPLL, "gpll", false),
77*4882a593Smuzhiyun PX30_CLK_DUMP(ACLK_BUS_PRE, "aclk_bus", true),
78*4882a593Smuzhiyun PX30_CLK_DUMP(HCLK_BUS_PRE, "hclk_bus", true),
79*4882a593Smuzhiyun PX30_CLK_DUMP(PCLK_BUS_PRE, "pclk_bus", true),
80*4882a593Smuzhiyun PX30_CLK_DUMP(ACLK_PERI_PRE, "aclk_peri", true),
81*4882a593Smuzhiyun PX30_CLK_DUMP(HCLK_PERI_PRE, "hclk_peri", true),
82*4882a593Smuzhiyun PX30_CLK_DUMP(PCLK_PMU_PRE, "pclk_pmu", false),
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static struct cpu_rate_table px30_cpu_rates[] = {
86*4882a593Smuzhiyun PX30_CPUCLK_RATE(1200000000, 1, 5),
87*4882a593Smuzhiyun PX30_CPUCLK_RATE(1008000000, 1, 5),
88*4882a593Smuzhiyun PX30_CPUCLK_RATE(816000000, 1, 3),
89*4882a593Smuzhiyun PX30_CPUCLK_RATE(600000000, 1, 3),
90*4882a593Smuzhiyun PX30_CPUCLK_RATE(408000000, 1, 1),
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun static u8 pll_mode_shift[PLL_COUNT] = {
94*4882a593Smuzhiyun APLL_MODE_SHIFT, DPLL_MODE_SHIFT, CPLL_MODE_SHIFT,
95*4882a593Smuzhiyun NPLL_MODE_SHIFT, GPLL_MODE_SHIFT
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun static u32 pll_mode_mask[PLL_COUNT] = {
98*4882a593Smuzhiyun APLL_MODE_MASK, DPLL_MODE_MASK, CPLL_MODE_MASK,
99*4882a593Smuzhiyun NPLL_MODE_MASK, GPLL_MODE_MASK
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static struct pll_rate_table auto_table;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static ulong px30_clk_get_pll_rate(struct px30_clk_priv *priv,
105*4882a593Smuzhiyun enum px30_pll_id pll_id);
106*4882a593Smuzhiyun
pll_clk_set_by_auto(u32 drate)107*4882a593Smuzhiyun static struct pll_rate_table *pll_clk_set_by_auto(u32 drate)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun struct pll_rate_table *rate = &auto_table;
110*4882a593Smuzhiyun u32 ref_khz = OSC_HZ / KHz, refdiv, fbdiv = 0;
111*4882a593Smuzhiyun u32 postdiv1, postdiv2 = 1;
112*4882a593Smuzhiyun u32 fref_khz;
113*4882a593Smuzhiyun u32 diff_khz, best_diff_khz;
114*4882a593Smuzhiyun const u32 max_refdiv = 63, max_fbdiv = 3200, min_fbdiv = 16;
115*4882a593Smuzhiyun const u32 max_postdiv1 = 7, max_postdiv2 = 7;
116*4882a593Smuzhiyun u32 vco_khz;
117*4882a593Smuzhiyun u32 rate_khz = drate / KHz;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (!drate) {
120*4882a593Smuzhiyun printf("%s: the frequency can't be 0 Hz\n", __func__);
121*4882a593Smuzhiyun return NULL;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun postdiv1 = DIV_ROUND_UP(VCO_MIN_HZ / 1000, rate_khz);
125*4882a593Smuzhiyun if (postdiv1 > max_postdiv1) {
126*4882a593Smuzhiyun postdiv2 = DIV_ROUND_UP(postdiv1, max_postdiv1);
127*4882a593Smuzhiyun postdiv1 = DIV_ROUND_UP(postdiv1, postdiv2);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun vco_khz = rate_khz * postdiv1 * postdiv2;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (vco_khz < (VCO_MIN_HZ / KHz) || vco_khz > (VCO_MAX_HZ / KHz) ||
133*4882a593Smuzhiyun postdiv2 > max_postdiv2) {
134*4882a593Smuzhiyun printf("%s: Cannot find out a supported VCO for Freq (%uHz)\n",
135*4882a593Smuzhiyun __func__, rate_khz);
136*4882a593Smuzhiyun return NULL;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun rate->postdiv1 = postdiv1;
140*4882a593Smuzhiyun rate->postdiv2 = postdiv2;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun best_diff_khz = vco_khz;
143*4882a593Smuzhiyun for (refdiv = 1; refdiv < max_refdiv && best_diff_khz; refdiv++) {
144*4882a593Smuzhiyun fref_khz = ref_khz / refdiv;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun fbdiv = vco_khz / fref_khz;
147*4882a593Smuzhiyun if ((fbdiv >= max_fbdiv) || (fbdiv <= min_fbdiv))
148*4882a593Smuzhiyun continue;
149*4882a593Smuzhiyun diff_khz = vco_khz - fbdiv * fref_khz;
150*4882a593Smuzhiyun if (fbdiv + 1 < max_fbdiv && diff_khz > fref_khz / 2) {
151*4882a593Smuzhiyun fbdiv++;
152*4882a593Smuzhiyun diff_khz = fref_khz - diff_khz;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun if (diff_khz >= best_diff_khz)
156*4882a593Smuzhiyun continue;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun best_diff_khz = diff_khz;
159*4882a593Smuzhiyun rate->refdiv = refdiv;
160*4882a593Smuzhiyun rate->fbdiv = fbdiv;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun if (best_diff_khz > 4 * (MHz / KHz)) {
164*4882a593Smuzhiyun printf("%s: Failed to match output frequency %u bestis %u Hz\n",
165*4882a593Smuzhiyun __func__, rate_khz,
166*4882a593Smuzhiyun best_diff_khz * KHz);
167*4882a593Smuzhiyun return NULL;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun return rate;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
get_pll_settings(unsigned long rate)173*4882a593Smuzhiyun static const struct pll_rate_table *get_pll_settings(unsigned long rate)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun unsigned int rate_count = ARRAY_SIZE(px30_pll_rates);
176*4882a593Smuzhiyun int i;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun for (i = 0; i < rate_count; i++) {
179*4882a593Smuzhiyun if (rate == px30_pll_rates[i].rate)
180*4882a593Smuzhiyun return &px30_pll_rates[i];
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun return pll_clk_set_by_auto(rate);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
get_cpu_settings(unsigned long rate)186*4882a593Smuzhiyun static const struct cpu_rate_table *get_cpu_settings(unsigned long rate)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun unsigned int rate_count = ARRAY_SIZE(px30_cpu_rates);
189*4882a593Smuzhiyun int i;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun for (i = 0; i < rate_count; i++) {
192*4882a593Smuzhiyun if (rate == px30_cpu_rates[i].rate)
193*4882a593Smuzhiyun return &px30_cpu_rates[i];
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun return NULL;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /*
200*4882a593Smuzhiyun * How to calculate the PLL(from TRM V0.3 Part 1 Page 63):
201*4882a593Smuzhiyun * Formulas also embedded within the Fractional PLL Verilog model:
202*4882a593Smuzhiyun * If DSMPD = 1 (DSM is disabled, "integer mode")
203*4882a593Smuzhiyun * FOUTVCO = FREF / REFDIV * FBDIV
204*4882a593Smuzhiyun * FOUTPOSTDIV = FOUTVCO / POSTDIV1 / POSTDIV2
205*4882a593Smuzhiyun * Where:
206*4882a593Smuzhiyun * FOUTVCO = Fractional PLL non-divided output frequency
207*4882a593Smuzhiyun * FOUTPOSTDIV = Fractional PLL divided output frequency
208*4882a593Smuzhiyun * (output of second post divider)
209*4882a593Smuzhiyun * FREF = Fractional PLL input reference frequency, (the OSC_HZ 24MHz input)
210*4882a593Smuzhiyun * REFDIV = Fractional PLL input reference clock divider
211*4882a593Smuzhiyun * FBDIV = Integer value programmed into feedback divide
212*4882a593Smuzhiyun *
213*4882a593Smuzhiyun */
rkclk_set_pll(struct px30_pll * pll,unsigned int * mode,enum px30_pll_id pll_id,unsigned long drate)214*4882a593Smuzhiyun static int rkclk_set_pll(struct px30_pll *pll, unsigned int *mode,
215*4882a593Smuzhiyun enum px30_pll_id pll_id,
216*4882a593Smuzhiyun unsigned long drate)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun const struct pll_rate_table *rate;
219*4882a593Smuzhiyun uint vco_hz, output_hz;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun rate = get_pll_settings(drate);
222*4882a593Smuzhiyun if (!rate) {
223*4882a593Smuzhiyun printf("%s unsupport rate\n", __func__);
224*4882a593Smuzhiyun return -EINVAL;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* All PLLs have same VCO and output frequency range restrictions. */
228*4882a593Smuzhiyun vco_hz = OSC_HZ / 1000 * rate->fbdiv / rate->refdiv * 1000;
229*4882a593Smuzhiyun output_hz = vco_hz / rate->postdiv1 / rate->postdiv2;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun debug("PLL at %p: fb=%d, ref=%d, pst1=%d, pst2=%d, vco=%u Hz, output=%u Hz\n",
232*4882a593Smuzhiyun pll, rate->fbdiv, rate->refdiv, rate->postdiv1,
233*4882a593Smuzhiyun rate->postdiv2, vco_hz, output_hz);
234*4882a593Smuzhiyun assert(vco_hz >= VCO_MIN_HZ && vco_hz <= VCO_MAX_HZ &&
235*4882a593Smuzhiyun output_hz >= OUTPUT_MIN_HZ && output_hz <= OUTPUT_MAX_HZ);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /*
238*4882a593Smuzhiyun * When power on or changing PLL setting,
239*4882a593Smuzhiyun * we must force PLL into slow mode to ensure output stable clock.
240*4882a593Smuzhiyun */
241*4882a593Smuzhiyun rk_clrsetreg(mode, pll_mode_mask[pll_id],
242*4882a593Smuzhiyun PLLMUX_FROM_XIN24M << pll_mode_shift[pll_id]);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* use integer mode */
245*4882a593Smuzhiyun rk_setreg(&pll->con1, 1 << PLL_DSMPD_SHIFT);
246*4882a593Smuzhiyun /* Power down */
247*4882a593Smuzhiyun rk_setreg(&pll->con1, 1 << PLL_PD_SHIFT);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun rk_clrsetreg(&pll->con0,
250*4882a593Smuzhiyun PLL_POSTDIV1_MASK | PLL_FBDIV_MASK,
251*4882a593Smuzhiyun (rate->postdiv1 << PLL_POSTDIV1_SHIFT) | rate->fbdiv);
252*4882a593Smuzhiyun rk_clrsetreg(&pll->con1, PLL_POSTDIV2_MASK | PLL_REFDIV_MASK,
253*4882a593Smuzhiyun (rate->postdiv2 << PLL_POSTDIV2_SHIFT |
254*4882a593Smuzhiyun rate->refdiv << PLL_REFDIV_SHIFT));
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* Power Up */
257*4882a593Smuzhiyun rk_clrreg(&pll->con1, 1 << PLL_PD_SHIFT);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* waiting for pll lock */
260*4882a593Smuzhiyun while (!(readl(&pll->con1) & (1 << PLL_LOCK_STATUS_SHIFT)))
261*4882a593Smuzhiyun udelay(1);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun rk_clrsetreg(mode, pll_mode_mask[pll_id],
264*4882a593Smuzhiyun PLLMUX_FROM_PLL << pll_mode_shift[pll_id]);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
rkclk_pll_get_rate(struct px30_pll * pll,unsigned int * mode,enum px30_pll_id pll_id)269*4882a593Smuzhiyun static uint32_t rkclk_pll_get_rate(struct px30_pll *pll, unsigned int *mode,
270*4882a593Smuzhiyun enum px30_pll_id pll_id)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun u32 refdiv, fbdiv, postdiv1, postdiv2;
273*4882a593Smuzhiyun u32 con, shift, mask;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun con = readl(mode);
276*4882a593Smuzhiyun shift = pll_mode_shift[pll_id];
277*4882a593Smuzhiyun mask = pll_mode_mask[pll_id];
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun switch ((con & mask) >> shift) {
280*4882a593Smuzhiyun case PLLMUX_FROM_XIN24M:
281*4882a593Smuzhiyun return OSC_HZ;
282*4882a593Smuzhiyun case PLLMUX_FROM_PLL:
283*4882a593Smuzhiyun /* normal mode */
284*4882a593Smuzhiyun con = readl(&pll->con0);
285*4882a593Smuzhiyun postdiv1 = (con & PLL_POSTDIV1_MASK) >> PLL_POSTDIV1_SHIFT;
286*4882a593Smuzhiyun fbdiv = (con & PLL_FBDIV_MASK) >> PLL_FBDIV_SHIFT;
287*4882a593Smuzhiyun con = readl(&pll->con1);
288*4882a593Smuzhiyun postdiv2 = (con & PLL_POSTDIV2_MASK) >> PLL_POSTDIV2_SHIFT;
289*4882a593Smuzhiyun refdiv = (con & PLL_REFDIV_MASK) >> PLL_REFDIV_SHIFT;
290*4882a593Smuzhiyun return (24 * fbdiv / (refdiv * postdiv1 * postdiv2)) * 1000000;
291*4882a593Smuzhiyun case PLLMUX_FROM_RTC32K:
292*4882a593Smuzhiyun default:
293*4882a593Smuzhiyun return 32768;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
px30_i2c_get_clk(struct px30_clk_priv * priv,ulong clk_id)297*4882a593Smuzhiyun static ulong px30_i2c_get_clk(struct px30_clk_priv *priv, ulong clk_id)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
300*4882a593Smuzhiyun u32 div, con;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun switch (clk_id) {
303*4882a593Smuzhiyun case SCLK_I2C0:
304*4882a593Smuzhiyun con = readl(&cru->clksel_con[49]);
305*4882a593Smuzhiyun div = con >> CLK_I2C0_DIV_CON_SHIFT & CLK_I2C_DIV_CON_MASK;
306*4882a593Smuzhiyun break;
307*4882a593Smuzhiyun case SCLK_I2C1:
308*4882a593Smuzhiyun con = readl(&cru->clksel_con[49]);
309*4882a593Smuzhiyun div = con >> CLK_I2C1_DIV_CON_SHIFT & CLK_I2C_DIV_CON_MASK;
310*4882a593Smuzhiyun break;
311*4882a593Smuzhiyun case SCLK_I2C2:
312*4882a593Smuzhiyun con = readl(&cru->clksel_con[50]);
313*4882a593Smuzhiyun div = con >> CLK_I2C2_DIV_CON_SHIFT & CLK_I2C_DIV_CON_MASK;
314*4882a593Smuzhiyun break;
315*4882a593Smuzhiyun case SCLK_I2C3:
316*4882a593Smuzhiyun con = readl(&cru->clksel_con[50]);
317*4882a593Smuzhiyun div = con >> CLK_I2C3_DIV_CON_SHIFT & CLK_I2C_DIV_CON_MASK;
318*4882a593Smuzhiyun break;
319*4882a593Smuzhiyun default:
320*4882a593Smuzhiyun printf("do not support this i2c bus\n");
321*4882a593Smuzhiyun return -EINVAL;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun return DIV_TO_RATE(priv->gpll_hz, div);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
px30_i2c_set_clk(struct px30_clk_priv * priv,ulong clk_id,uint hz)327*4882a593Smuzhiyun static ulong px30_i2c_set_clk(struct px30_clk_priv *priv, ulong clk_id, uint hz)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
330*4882a593Smuzhiyun int src_clk_div;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun src_clk_div = DIV_ROUND_UP(priv->gpll_hz, hz);
333*4882a593Smuzhiyun assert(src_clk_div - 1 <= 127);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun switch (clk_id) {
336*4882a593Smuzhiyun case SCLK_I2C0:
337*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[49],
338*4882a593Smuzhiyun CLK_I2C_DIV_CON_MASK << CLK_I2C0_DIV_CON_SHIFT |
339*4882a593Smuzhiyun CLK_I2C_PLL_SEL_MASK << CLK_I2C0_PLL_SEL_SHIFT,
340*4882a593Smuzhiyun (src_clk_div - 1) << CLK_I2C0_DIV_CON_SHIFT |
341*4882a593Smuzhiyun CLK_I2C_PLL_SEL_GPLL << CLK_I2C0_PLL_SEL_SHIFT);
342*4882a593Smuzhiyun break;
343*4882a593Smuzhiyun case SCLK_I2C1:
344*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[49],
345*4882a593Smuzhiyun CLK_I2C_DIV_CON_MASK << CLK_I2C1_DIV_CON_SHIFT |
346*4882a593Smuzhiyun CLK_I2C_PLL_SEL_MASK << CLK_I2C1_PLL_SEL_SHIFT,
347*4882a593Smuzhiyun (src_clk_div - 1) << CLK_I2C1_DIV_CON_SHIFT |
348*4882a593Smuzhiyun CLK_I2C_PLL_SEL_GPLL << CLK_I2C1_PLL_SEL_SHIFT);
349*4882a593Smuzhiyun break;
350*4882a593Smuzhiyun case SCLK_I2C2:
351*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[50],
352*4882a593Smuzhiyun CLK_I2C_DIV_CON_MASK << CLK_I2C2_DIV_CON_SHIFT |
353*4882a593Smuzhiyun CLK_I2C_PLL_SEL_MASK << CLK_I2C2_PLL_SEL_SHIFT,
354*4882a593Smuzhiyun (src_clk_div - 1) << CLK_I2C2_DIV_CON_SHIFT |
355*4882a593Smuzhiyun CLK_I2C_PLL_SEL_GPLL << CLK_I2C2_PLL_SEL_SHIFT);
356*4882a593Smuzhiyun break;
357*4882a593Smuzhiyun case SCLK_I2C3:
358*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[50],
359*4882a593Smuzhiyun CLK_I2C_DIV_CON_MASK << CLK_I2C3_DIV_CON_SHIFT |
360*4882a593Smuzhiyun CLK_I2C_PLL_SEL_MASK << CLK_I2C3_PLL_SEL_SHIFT,
361*4882a593Smuzhiyun (src_clk_div - 1) << CLK_I2C3_DIV_CON_SHIFT |
362*4882a593Smuzhiyun CLK_I2C_PLL_SEL_GPLL << CLK_I2C3_PLL_SEL_SHIFT);
363*4882a593Smuzhiyun break;
364*4882a593Smuzhiyun default:
365*4882a593Smuzhiyun printf("do not support this i2c bus\n");
366*4882a593Smuzhiyun return -EINVAL;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun return px30_i2c_get_clk(priv, clk_id);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /*
373*4882a593Smuzhiyun * calculate best rational approximation for a given fraction
374*4882a593Smuzhiyun * taking into account restricted register size, e.g. to find
375*4882a593Smuzhiyun * appropriate values for a pll with 5 bit denominator and
376*4882a593Smuzhiyun * 8 bit numerator register fields, trying to set up with a
377*4882a593Smuzhiyun * frequency ratio of 3.1415, one would say:
378*4882a593Smuzhiyun *
379*4882a593Smuzhiyun * rational_best_approximation(31415, 10000,
380*4882a593Smuzhiyun * (1 << 8) - 1, (1 << 5) - 1, &n, &d);
381*4882a593Smuzhiyun *
382*4882a593Smuzhiyun * you may look at given_numerator as a fixed point number,
383*4882a593Smuzhiyun * with the fractional part size described in given_denominator.
384*4882a593Smuzhiyun *
385*4882a593Smuzhiyun * for theoretical background, see:
386*4882a593Smuzhiyun * http://en.wikipedia.org/wiki/Continued_fraction
387*4882a593Smuzhiyun */
rational_best_approximation(unsigned long given_numerator,unsigned long given_denominator,unsigned long max_numerator,unsigned long max_denominator,unsigned long * best_numerator,unsigned long * best_denominator)388*4882a593Smuzhiyun static void rational_best_approximation(
389*4882a593Smuzhiyun unsigned long given_numerator, unsigned long given_denominator,
390*4882a593Smuzhiyun unsigned long max_numerator, unsigned long max_denominator,
391*4882a593Smuzhiyun unsigned long *best_numerator, unsigned long *best_denominator)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun unsigned long n, d, n0, d0, n1, d1;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun n = given_numerator;
396*4882a593Smuzhiyun d = given_denominator;
397*4882a593Smuzhiyun n0 = 0;
398*4882a593Smuzhiyun d1 = 0;
399*4882a593Smuzhiyun n1 = 1;
400*4882a593Smuzhiyun d0 = 1;
401*4882a593Smuzhiyun for (;;) {
402*4882a593Smuzhiyun unsigned long t, a;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun if (n1 > max_numerator || d1 > max_denominator) {
405*4882a593Smuzhiyun n1 = n0;
406*4882a593Smuzhiyun d1 = d0;
407*4882a593Smuzhiyun break;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun if (d == 0)
410*4882a593Smuzhiyun break;
411*4882a593Smuzhiyun t = d;
412*4882a593Smuzhiyun a = n / d;
413*4882a593Smuzhiyun d = n % d;
414*4882a593Smuzhiyun n = t;
415*4882a593Smuzhiyun t = n0 + a * n1;
416*4882a593Smuzhiyun n0 = n1;
417*4882a593Smuzhiyun n1 = t;
418*4882a593Smuzhiyun t = d0 + a * d1;
419*4882a593Smuzhiyun d0 = d1;
420*4882a593Smuzhiyun d1 = t;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun *best_numerator = n1;
423*4882a593Smuzhiyun *best_denominator = d1;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
px30_i2s_get_clk(struct px30_clk_priv * priv,ulong clk_id)426*4882a593Smuzhiyun static ulong px30_i2s_get_clk(struct px30_clk_priv *priv, ulong clk_id)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun u32 con, fracdiv, gate;
429*4882a593Smuzhiyun u32 clk_src = GPLL_HZ / 2;
430*4882a593Smuzhiyun unsigned long m, n;
431*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun switch (clk_id) {
434*4882a593Smuzhiyun case SCLK_I2S1:
435*4882a593Smuzhiyun con = readl(&cru->clksel_con[30]);
436*4882a593Smuzhiyun fracdiv = readl(&cru->clksel_con[31]);
437*4882a593Smuzhiyun gate = readl(&cru->clkgate_con[10]);
438*4882a593Smuzhiyun n = fracdiv & CLK_I2S1_FRAC_NUMERATOR_MASK;
439*4882a593Smuzhiyun n >>= CLK_I2S1_FRAC_NUMERATOR_SHIFT;
440*4882a593Smuzhiyun m = fracdiv & CLK_I2S1_FRAC_DENOMINATOR_MASK;
441*4882a593Smuzhiyun m >>= CLK_I2S1_FRAC_DENOMINATOR_SHIFT;
442*4882a593Smuzhiyun debug("con30: 0x%x, gate: 0x%x, frac: 0x%x\n",
443*4882a593Smuzhiyun con, gate, fracdiv);
444*4882a593Smuzhiyun break;
445*4882a593Smuzhiyun default:
446*4882a593Smuzhiyun printf("do not support this i2s bus\n");
447*4882a593Smuzhiyun return -EINVAL;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun return clk_src * n / m;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
px30_i2s_set_clk(struct px30_clk_priv * priv,ulong clk_id,uint hz)453*4882a593Smuzhiyun static ulong px30_i2s_set_clk(struct px30_clk_priv *priv, ulong clk_id, uint hz)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun u32 clk_src;
456*4882a593Smuzhiyun unsigned long m, n, val;
457*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun clk_src = GPLL_HZ / 2;
460*4882a593Smuzhiyun rational_best_approximation(hz, clk_src,
461*4882a593Smuzhiyun GENMASK(16 - 1, 0),
462*4882a593Smuzhiyun GENMASK(16 - 1, 0),
463*4882a593Smuzhiyun &m, &n);
464*4882a593Smuzhiyun switch (clk_id) {
465*4882a593Smuzhiyun case SCLK_I2S1:
466*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[30],
467*4882a593Smuzhiyun CLK_I2S1_PLL_SEL_MASK, CLK_I2S1_PLL_SEL_GPLL);
468*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[30],
469*4882a593Smuzhiyun CLK_I2S1_DIV_CON_MASK, 0x1);
470*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[30],
471*4882a593Smuzhiyun CLK_I2S1_SEL_MASK, CLK_I2S1_SEL_FRAC);
472*4882a593Smuzhiyun val = m << CLK_I2S1_FRAC_NUMERATOR_SHIFT | n;
473*4882a593Smuzhiyun writel(val, &cru->clksel_con[31]);
474*4882a593Smuzhiyun rk_clrsetreg(&cru->clkgate_con[10],
475*4882a593Smuzhiyun CLK_I2S1_OUT_MCLK_PAD_MASK,
476*4882a593Smuzhiyun CLK_I2S1_OUT_MCLK_PAD_ENABLE);
477*4882a593Smuzhiyun break;
478*4882a593Smuzhiyun default:
479*4882a593Smuzhiyun printf("do not support this i2s bus\n");
480*4882a593Smuzhiyun return -EINVAL;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun return px30_i2s_get_clk(priv, clk_id);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
px30_i2s1_mclk_get_clk(struct px30_clk_priv * priv,ulong clk_id)486*4882a593Smuzhiyun static ulong px30_i2s1_mclk_get_clk(struct px30_clk_priv *priv, ulong clk_id)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
489*4882a593Smuzhiyun u32 con;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun con = readl(&cru->clksel_con[30]);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun if (con & CLK_I2S1_OUT_SEL_MASK)
494*4882a593Smuzhiyun return 12000000;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun return px30_i2s_get_clk(priv, SCLK_I2S1);
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
px30_i2s1_mclk_set_clk(struct px30_clk_priv * priv,ulong clk_id,ulong hz)499*4882a593Smuzhiyun static ulong px30_i2s1_mclk_set_clk(struct px30_clk_priv *priv, ulong clk_id,
500*4882a593Smuzhiyun ulong hz)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun if (hz == 12000000) {
505*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[30], CLK_I2S1_OUT_SEL_MASK,
506*4882a593Smuzhiyun CLK_I2S1_OUT_SEL_OSC);
507*4882a593Smuzhiyun } else {
508*4882a593Smuzhiyun px30_i2s_set_clk(priv, SCLK_I2S1, hz);
509*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[30], CLK_I2S1_OUT_SEL_MASK,
510*4882a593Smuzhiyun CLK_I2S1_OUT_SEL_I2S1);
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun rk_clrsetreg(&cru->clkgate_con[10], CLK_I2S1_OUT_MCLK_PAD_MASK,
514*4882a593Smuzhiyun CLK_I2S1_OUT_MCLK_PAD_ENABLE);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun return px30_i2s1_mclk_get_clk(priv, clk_id);
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
px30_nandc_get_clk(struct px30_clk_priv * priv)519*4882a593Smuzhiyun static ulong px30_nandc_get_clk(struct px30_clk_priv *priv)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
522*4882a593Smuzhiyun u32 div, con;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun con = readl(&cru->clksel_con[15]);
525*4882a593Smuzhiyun div = (con & NANDC_DIV_MASK) >> NANDC_DIV_SHIFT;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun return DIV_TO_RATE(priv->gpll_hz, div);
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
px30_nandc_set_clk(struct px30_clk_priv * priv,ulong set_rate)530*4882a593Smuzhiyun static ulong px30_nandc_set_clk(struct px30_clk_priv *priv,
531*4882a593Smuzhiyun ulong set_rate)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
534*4882a593Smuzhiyun int src_clk_div;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun /* Select nandc source from GPLL by default */
537*4882a593Smuzhiyun /* nandc clock defaulg div 2 internal, need provide double in cru */
538*4882a593Smuzhiyun src_clk_div = DIV_ROUND_UP(priv->gpll_hz, set_rate);
539*4882a593Smuzhiyun assert(src_clk_div - 1 <= 31);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[15],
542*4882a593Smuzhiyun NANDC_CLK_SEL_MASK | NANDC_PLL_MASK |
543*4882a593Smuzhiyun NANDC_DIV_MASK,
544*4882a593Smuzhiyun NANDC_CLK_SEL_NANDC << NANDC_CLK_SEL_SHIFT |
545*4882a593Smuzhiyun NANDC_SEL_GPLL << NANDC_PLL_SHIFT |
546*4882a593Smuzhiyun (src_clk_div - 1) << NANDC_DIV_SHIFT);
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun return px30_nandc_get_clk(priv);
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
px30_mmc_get_clk(struct px30_clk_priv * priv,uint clk_id)551*4882a593Smuzhiyun static ulong px30_mmc_get_clk(struct px30_clk_priv *priv, uint clk_id)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
554*4882a593Smuzhiyun u32 div, con, con_id;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun switch (clk_id) {
557*4882a593Smuzhiyun case HCLK_SDMMC:
558*4882a593Smuzhiyun case SCLK_SDMMC:
559*4882a593Smuzhiyun con_id = 16;
560*4882a593Smuzhiyun break;
561*4882a593Smuzhiyun case HCLK_EMMC:
562*4882a593Smuzhiyun case SCLK_EMMC:
563*4882a593Smuzhiyun case SCLK_EMMC_SAMPLE:
564*4882a593Smuzhiyun con_id = 20;
565*4882a593Smuzhiyun break;
566*4882a593Smuzhiyun default:
567*4882a593Smuzhiyun return -EINVAL;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun con = readl(&cru->clksel_con[con_id]);
571*4882a593Smuzhiyun div = (con & EMMC_DIV_MASK) >> EMMC_DIV_SHIFT;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun if ((con & EMMC_PLL_MASK) >> EMMC_PLL_SHIFT
574*4882a593Smuzhiyun == EMMC_SEL_24M)
575*4882a593Smuzhiyun return DIV_TO_RATE(OSC_HZ, div) / 2;
576*4882a593Smuzhiyun else
577*4882a593Smuzhiyun return DIV_TO_RATE(priv->gpll_hz, div) / 2;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
px30_mmc_set_clk(struct px30_clk_priv * priv,ulong clk_id,ulong set_rate)581*4882a593Smuzhiyun static ulong px30_mmc_set_clk(struct px30_clk_priv *priv,
582*4882a593Smuzhiyun ulong clk_id, ulong set_rate)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
585*4882a593Smuzhiyun int src_clk_div;
586*4882a593Smuzhiyun u32 con_id;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun switch (clk_id) {
589*4882a593Smuzhiyun case HCLK_SDMMC:
590*4882a593Smuzhiyun case SCLK_SDMMC:
591*4882a593Smuzhiyun con_id = 16;
592*4882a593Smuzhiyun break;
593*4882a593Smuzhiyun case HCLK_EMMC:
594*4882a593Smuzhiyun case SCLK_EMMC:
595*4882a593Smuzhiyun con_id = 20;
596*4882a593Smuzhiyun break;
597*4882a593Smuzhiyun default:
598*4882a593Smuzhiyun return -EINVAL;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun /* Select clk_sdmmc/emmc source from GPLL by default */
602*4882a593Smuzhiyun /* mmc clock defaulg div 2 internal, need provide double in cru */
603*4882a593Smuzhiyun src_clk_div = DIV_ROUND_UP(priv->gpll_hz / 2, set_rate);
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun if (src_clk_div > 127) {
606*4882a593Smuzhiyun /* use 24MHz source for 400KHz clock */
607*4882a593Smuzhiyun src_clk_div = DIV_ROUND_UP(OSC_HZ / 2, set_rate);
608*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[con_id],
609*4882a593Smuzhiyun EMMC_PLL_MASK | EMMC_DIV_MASK,
610*4882a593Smuzhiyun EMMC_SEL_24M << EMMC_PLL_SHIFT |
611*4882a593Smuzhiyun (src_clk_div - 1) << EMMC_DIV_SHIFT);
612*4882a593Smuzhiyun } else {
613*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[con_id],
614*4882a593Smuzhiyun EMMC_PLL_MASK | EMMC_DIV_MASK,
615*4882a593Smuzhiyun EMMC_SEL_GPLL << EMMC_PLL_SHIFT |
616*4882a593Smuzhiyun (src_clk_div - 1) << EMMC_DIV_SHIFT);
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[con_id +1], EMMC_CLK_SEL_MASK,
619*4882a593Smuzhiyun EMMC_CLK_SEL_EMMC);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun return px30_mmc_get_clk(priv, clk_id);
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
px30_sfc_get_clk(struct px30_clk_priv * priv,uint clk_id)624*4882a593Smuzhiyun static ulong px30_sfc_get_clk(struct px30_clk_priv *priv, uint clk_id)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
627*4882a593Smuzhiyun u32 div, con;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun con = readl(&cru->clksel_con[22]);
630*4882a593Smuzhiyun div = (con & SFC_DIV_CON_MASK) >> SFC_DIV_CON_SHIFT;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun return DIV_TO_RATE(priv->gpll_hz, div);
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
px30_sfc_set_clk(struct px30_clk_priv * priv,ulong clk_id,ulong set_rate)635*4882a593Smuzhiyun static ulong px30_sfc_set_clk(struct px30_clk_priv *priv,
636*4882a593Smuzhiyun ulong clk_id, ulong set_rate)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
639*4882a593Smuzhiyun int src_clk_div;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun src_clk_div = DIV_ROUND_UP(priv->gpll_hz, set_rate);
642*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[22],
643*4882a593Smuzhiyun SFC_PLL_SEL_MASK | SFC_DIV_CON_MASK,
644*4882a593Smuzhiyun 0 << SFC_PLL_SEL_SHIFT |
645*4882a593Smuzhiyun (src_clk_div - 1) << SFC_DIV_CON_SHIFT);
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun return px30_sfc_get_clk(priv, clk_id);
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
px30_pwm_get_clk(struct px30_clk_priv * priv,ulong clk_id)650*4882a593Smuzhiyun static ulong px30_pwm_get_clk(struct px30_clk_priv *priv, ulong clk_id)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
653*4882a593Smuzhiyun u32 div, con;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun switch (clk_id) {
656*4882a593Smuzhiyun case SCLK_PWM0:
657*4882a593Smuzhiyun con = readl(&cru->clksel_con[52]);
658*4882a593Smuzhiyun div = con >> CLK_PWM0_DIV_CON_SHIFT & CLK_PWM_DIV_CON_MASK;
659*4882a593Smuzhiyun break;
660*4882a593Smuzhiyun case SCLK_PWM1:
661*4882a593Smuzhiyun con = readl(&cru->clksel_con[52]);
662*4882a593Smuzhiyun div = con >> CLK_PWM1_DIV_CON_SHIFT & CLK_PWM_DIV_CON_MASK;
663*4882a593Smuzhiyun break;
664*4882a593Smuzhiyun default:
665*4882a593Smuzhiyun printf("do not support this pwm bus\n");
666*4882a593Smuzhiyun return -EINVAL;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun return DIV_TO_RATE(priv->gpll_hz, div);
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
px30_pwm_set_clk(struct px30_clk_priv * priv,ulong clk_id,uint hz)672*4882a593Smuzhiyun static ulong px30_pwm_set_clk(struct px30_clk_priv *priv, ulong clk_id, uint hz)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
675*4882a593Smuzhiyun int src_clk_div;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun src_clk_div = DIV_ROUND_UP(priv->gpll_hz, hz);
678*4882a593Smuzhiyun assert(src_clk_div - 1 <= 127);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun switch (clk_id) {
681*4882a593Smuzhiyun case SCLK_PWM0:
682*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[52],
683*4882a593Smuzhiyun CLK_PWM_DIV_CON_MASK << CLK_PWM0_DIV_CON_SHIFT |
684*4882a593Smuzhiyun CLK_PWM_PLL_SEL_MASK << CLK_PWM0_PLL_SEL_SHIFT,
685*4882a593Smuzhiyun (src_clk_div - 1) << CLK_PWM0_DIV_CON_SHIFT |
686*4882a593Smuzhiyun CLK_PWM_PLL_SEL_GPLL << CLK_PWM0_PLL_SEL_SHIFT);
687*4882a593Smuzhiyun break;
688*4882a593Smuzhiyun case SCLK_PWM1:
689*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[52],
690*4882a593Smuzhiyun CLK_PWM_DIV_CON_MASK << CLK_PWM1_DIV_CON_SHIFT |
691*4882a593Smuzhiyun CLK_PWM_PLL_SEL_MASK << CLK_PWM1_PLL_SEL_SHIFT,
692*4882a593Smuzhiyun (src_clk_div - 1) << CLK_PWM1_DIV_CON_SHIFT |
693*4882a593Smuzhiyun CLK_PWM_PLL_SEL_GPLL << CLK_PWM1_PLL_SEL_SHIFT);
694*4882a593Smuzhiyun break;
695*4882a593Smuzhiyun default:
696*4882a593Smuzhiyun printf("do not support this pwm bus\n");
697*4882a593Smuzhiyun return -EINVAL;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun return px30_pwm_get_clk(priv, clk_id);
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
px30_saradc_get_clk(struct px30_clk_priv * priv)703*4882a593Smuzhiyun static ulong px30_saradc_get_clk(struct px30_clk_priv *priv)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
706*4882a593Smuzhiyun u32 div, con;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun con = readl(&cru->clksel_con[55]);
709*4882a593Smuzhiyun div = con >> CLK_SARADC_DIV_CON_SHIFT & CLK_SARADC_DIV_CON_MASK;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun return DIV_TO_RATE(OSC_HZ, div);
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
px30_saradc_set_clk(struct px30_clk_priv * priv,uint hz)714*4882a593Smuzhiyun static ulong px30_saradc_set_clk(struct px30_clk_priv *priv, uint hz)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
717*4882a593Smuzhiyun int src_clk_div;
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun src_clk_div = DIV_ROUND_UP(OSC_HZ, hz);
720*4882a593Smuzhiyun assert(src_clk_div - 1 <= 2047);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[55],
723*4882a593Smuzhiyun CLK_SARADC_DIV_CON_MASK,
724*4882a593Smuzhiyun (src_clk_div - 1) << CLK_SARADC_DIV_CON_SHIFT);
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun return px30_saradc_get_clk(priv);
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
px30_tsadc_get_clk(struct px30_clk_priv * priv)729*4882a593Smuzhiyun static ulong px30_tsadc_get_clk(struct px30_clk_priv *priv)
730*4882a593Smuzhiyun {
731*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
732*4882a593Smuzhiyun u32 div, con;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun con = readl(&cru->clksel_con[54]);
735*4882a593Smuzhiyun div = con >> CLK_SARADC_DIV_CON_SHIFT & CLK_SARADC_DIV_CON_MASK;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun return DIV_TO_RATE(OSC_HZ, div);
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun
px30_tsadc_set_clk(struct px30_clk_priv * priv,uint hz)740*4882a593Smuzhiyun static ulong px30_tsadc_set_clk(struct px30_clk_priv *priv, uint hz)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
743*4882a593Smuzhiyun int src_clk_div;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun src_clk_div = DIV_ROUND_UP(OSC_HZ, hz);
746*4882a593Smuzhiyun assert(src_clk_div - 1 <= 2047);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[54],
749*4882a593Smuzhiyun CLK_SARADC_DIV_CON_MASK,
750*4882a593Smuzhiyun (src_clk_div - 1) << CLK_SARADC_DIV_CON_SHIFT);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun return px30_tsadc_get_clk(priv);
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
px30_spi_get_clk(struct px30_clk_priv * priv,ulong clk_id)755*4882a593Smuzhiyun static ulong px30_spi_get_clk(struct px30_clk_priv *priv, ulong clk_id)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
758*4882a593Smuzhiyun u32 div, con;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun switch (clk_id) {
761*4882a593Smuzhiyun case SCLK_SPI0:
762*4882a593Smuzhiyun con = readl(&cru->clksel_con[53]);
763*4882a593Smuzhiyun div = con >> CLK_SPI0_DIV_CON_SHIFT & CLK_SPI_DIV_CON_MASK;
764*4882a593Smuzhiyun break;
765*4882a593Smuzhiyun case SCLK_SPI1:
766*4882a593Smuzhiyun con = readl(&cru->clksel_con[53]);
767*4882a593Smuzhiyun div = con >> CLK_SPI1_DIV_CON_SHIFT & CLK_SPI_DIV_CON_MASK;
768*4882a593Smuzhiyun break;
769*4882a593Smuzhiyun default:
770*4882a593Smuzhiyun printf("do not support this pwm bus\n");
771*4882a593Smuzhiyun return -EINVAL;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun return DIV_TO_RATE(priv->gpll_hz, div);
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
px30_spi_set_clk(struct px30_clk_priv * priv,ulong clk_id,uint hz)777*4882a593Smuzhiyun static ulong px30_spi_set_clk(struct px30_clk_priv *priv, ulong clk_id, uint hz)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
780*4882a593Smuzhiyun int src_clk_div;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun src_clk_div = DIV_ROUND_UP(priv->gpll_hz, hz);
783*4882a593Smuzhiyun assert(src_clk_div - 1 <= 127);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun switch (clk_id) {
786*4882a593Smuzhiyun case SCLK_SPI0:
787*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[53],
788*4882a593Smuzhiyun CLK_SPI_DIV_CON_MASK << CLK_SPI0_DIV_CON_SHIFT |
789*4882a593Smuzhiyun CLK_SPI_PLL_SEL_MASK << CLK_SPI0_PLL_SEL_SHIFT,
790*4882a593Smuzhiyun (src_clk_div - 1) << CLK_SPI0_DIV_CON_SHIFT |
791*4882a593Smuzhiyun CLK_SPI_PLL_SEL_GPLL << CLK_SPI0_PLL_SEL_SHIFT);
792*4882a593Smuzhiyun break;
793*4882a593Smuzhiyun case SCLK_SPI1:
794*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[53],
795*4882a593Smuzhiyun CLK_SPI_DIV_CON_MASK << CLK_SPI1_DIV_CON_SHIFT |
796*4882a593Smuzhiyun CLK_SPI_PLL_SEL_MASK << CLK_SPI1_PLL_SEL_SHIFT,
797*4882a593Smuzhiyun (src_clk_div - 1) << CLK_SPI1_DIV_CON_SHIFT |
798*4882a593Smuzhiyun CLK_SPI_PLL_SEL_GPLL << CLK_SPI1_PLL_SEL_SHIFT);
799*4882a593Smuzhiyun break;
800*4882a593Smuzhiyun default:
801*4882a593Smuzhiyun printf("do not support this pwm bus\n");
802*4882a593Smuzhiyun return -EINVAL;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun return px30_spi_get_clk(priv, clk_id);
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
px30_vop_get_clk(struct px30_clk_priv * priv,ulong clk_id)808*4882a593Smuzhiyun static ulong px30_vop_get_clk(struct px30_clk_priv *priv, ulong clk_id)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
811*4882a593Smuzhiyun u32 div, con, parent;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun switch (clk_id) {
814*4882a593Smuzhiyun case ACLK_VOPB:
815*4882a593Smuzhiyun case ACLK_VOPL:
816*4882a593Smuzhiyun con = readl(&cru->clksel_con[3]);
817*4882a593Smuzhiyun div = con & ACLK_VO_DIV_MASK;
818*4882a593Smuzhiyun parent = priv->gpll_hz;
819*4882a593Smuzhiyun break;
820*4882a593Smuzhiyun case DCLK_VOPB:
821*4882a593Smuzhiyun con = readl(&cru->clksel_con[5]);
822*4882a593Smuzhiyun div = con & DCLK_VOPB_DIV_MASK;
823*4882a593Smuzhiyun parent = rkclk_pll_get_rate(&cru->pll[CPLL], &cru->mode, CPLL);
824*4882a593Smuzhiyun break;
825*4882a593Smuzhiyun case DCLK_VOPL:
826*4882a593Smuzhiyun con = readl(&cru->clksel_con[8]);
827*4882a593Smuzhiyun div = con & DCLK_VOPL_DIV_MASK;
828*4882a593Smuzhiyun parent = rkclk_pll_get_rate(&cru->pll[NPLL], &cru->mode, NPLL);
829*4882a593Smuzhiyun break;
830*4882a593Smuzhiyun default:
831*4882a593Smuzhiyun return -ENOENT;
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun return DIV_TO_RATE(parent, div);
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
px30_vop_set_clk(struct px30_clk_priv * priv,ulong clk_id,uint hz)837*4882a593Smuzhiyun static ulong px30_vop_set_clk(struct px30_clk_priv *priv, ulong clk_id, uint hz)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
840*4882a593Smuzhiyun ulong npll_hz;
841*4882a593Smuzhiyun int src_clk_div;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun switch (clk_id) {
844*4882a593Smuzhiyun case ACLK_VOPB:
845*4882a593Smuzhiyun case ACLK_VOPL:
846*4882a593Smuzhiyun src_clk_div = DIV_ROUND_UP(priv->gpll_hz, hz);
847*4882a593Smuzhiyun assert(src_clk_div - 1 <= 31);
848*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[3],
849*4882a593Smuzhiyun ACLK_VO_PLL_MASK | ACLK_VO_DIV_MASK,
850*4882a593Smuzhiyun ACLK_VO_SEL_GPLL << ACLK_VO_PLL_SHIFT |
851*4882a593Smuzhiyun (src_clk_div - 1) << ACLK_VO_DIV_SHIFT);
852*4882a593Smuzhiyun break;
853*4882a593Smuzhiyun case DCLK_VOPB:
854*4882a593Smuzhiyun if (hz < PX30_VOP_PLL_LIMIT) {
855*4882a593Smuzhiyun src_clk_div = DIV_ROUND_UP(PX30_VOP_PLL_LIMIT, hz);
856*4882a593Smuzhiyun if (src_clk_div % 2)
857*4882a593Smuzhiyun src_clk_div = src_clk_div - 1;
858*4882a593Smuzhiyun } else {
859*4882a593Smuzhiyun src_clk_div = 1;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun assert(src_clk_div - 1 <= 255);
862*4882a593Smuzhiyun rkclk_set_pll(&cru->pll[CPLL], &cru->mode, CPLL, hz * src_clk_div);
863*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[5],
864*4882a593Smuzhiyun DCLK_VOPB_SEL_MASK | DCLK_VOPB_PLL_SEL_MASK |
865*4882a593Smuzhiyun DCLK_VOPB_DIV_MASK,
866*4882a593Smuzhiyun DCLK_VOPB_SEL_DIVOUT << DCLK_VOPB_SEL_SHIFT |
867*4882a593Smuzhiyun DCLK_VOPB_PLL_SEL_CPLL << DCLK_VOPB_PLL_SEL_SHIFT |
868*4882a593Smuzhiyun (src_clk_div - 1) << DCLK_VOPB_DIV_SHIFT);
869*4882a593Smuzhiyun break;
870*4882a593Smuzhiyun case DCLK_VOPL:
871*4882a593Smuzhiyun npll_hz = px30_clk_get_pll_rate(priv, NPLL);
872*4882a593Smuzhiyun if (npll_hz >= PX30_VOP_PLL_LIMIT && npll_hz >= hz && npll_hz % hz == 0) {
873*4882a593Smuzhiyun src_clk_div = npll_hz / hz;
874*4882a593Smuzhiyun assert(src_clk_div - 1 <= 255);
875*4882a593Smuzhiyun } else {
876*4882a593Smuzhiyun if (hz < PX30_VOP_PLL_LIMIT) {
877*4882a593Smuzhiyun src_clk_div = DIV_ROUND_UP(PX30_VOP_PLL_LIMIT, hz);
878*4882a593Smuzhiyun if (src_clk_div % 2)
879*4882a593Smuzhiyun src_clk_div = src_clk_div - 1;
880*4882a593Smuzhiyun } else {
881*4882a593Smuzhiyun src_clk_div = 1;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun assert(src_clk_div - 1 <= 255);
884*4882a593Smuzhiyun rkclk_set_pll(&cru->pll[NPLL], &cru->mode, NPLL, hz * src_clk_div);
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[8],
887*4882a593Smuzhiyun DCLK_VOPL_SEL_MASK | DCLK_VOPL_PLL_SEL_MASK |
888*4882a593Smuzhiyun DCLK_VOPL_DIV_MASK,
889*4882a593Smuzhiyun DCLK_VOPL_SEL_DIVOUT << DCLK_VOPL_SEL_SHIFT |
890*4882a593Smuzhiyun DCLK_VOPL_PLL_SEL_NPLL << DCLK_VOPL_PLL_SEL_SHIFT |
891*4882a593Smuzhiyun (src_clk_div - 1) << DCLK_VOPL_DIV_SHIFT);
892*4882a593Smuzhiyun break;
893*4882a593Smuzhiyun default:
894*4882a593Smuzhiyun printf("do not support this vop freq\n");
895*4882a593Smuzhiyun return -EINVAL;
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun return px30_vop_get_clk(priv, clk_id);
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
px30_bus_get_clk(struct px30_clk_priv * priv,ulong clk_id)901*4882a593Smuzhiyun static ulong px30_bus_get_clk(struct px30_clk_priv *priv, ulong clk_id)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
904*4882a593Smuzhiyun u32 div, con, parent;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun switch (clk_id) {
907*4882a593Smuzhiyun case ACLK_BUS_PRE:
908*4882a593Smuzhiyun con = readl(&cru->clksel_con[23]);
909*4882a593Smuzhiyun div = (con & BUS_ACLK_DIV_MASK) >> BUS_ACLK_DIV_SHIFT;
910*4882a593Smuzhiyun parent = priv->gpll_hz;
911*4882a593Smuzhiyun break;
912*4882a593Smuzhiyun case HCLK_BUS_PRE:
913*4882a593Smuzhiyun con = readl(&cru->clksel_con[24]);
914*4882a593Smuzhiyun div = (con & BUS_HCLK_DIV_MASK) >> BUS_HCLK_DIV_SHIFT;
915*4882a593Smuzhiyun parent = priv->gpll_hz;
916*4882a593Smuzhiyun break;
917*4882a593Smuzhiyun case PCLK_BUS_PRE:
918*4882a593Smuzhiyun case PCLK_WDT_NS:
919*4882a593Smuzhiyun parent = px30_bus_get_clk(priv, ACLK_BUS_PRE);
920*4882a593Smuzhiyun con = readl(&cru->clksel_con[24]);
921*4882a593Smuzhiyun div = (con & BUS_PCLK_DIV_MASK) >> BUS_PCLK_DIV_SHIFT;
922*4882a593Smuzhiyun break;
923*4882a593Smuzhiyun default:
924*4882a593Smuzhiyun return -ENOENT;
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun return DIV_TO_RATE(parent, div);
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun
px30_bus_set_clk(struct px30_clk_priv * priv,ulong clk_id,ulong hz)930*4882a593Smuzhiyun static ulong px30_bus_set_clk(struct px30_clk_priv *priv, ulong clk_id,
931*4882a593Smuzhiyun ulong hz)
932*4882a593Smuzhiyun {
933*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
934*4882a593Smuzhiyun int src_clk_div;
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun /*
937*4882a593Smuzhiyun * select gpll as pd_bus bus clock source and
938*4882a593Smuzhiyun * set up dependent divisors for PCLK/HCLK and ACLK clocks.
939*4882a593Smuzhiyun */
940*4882a593Smuzhiyun switch (clk_id) {
941*4882a593Smuzhiyun case ACLK_BUS_PRE:
942*4882a593Smuzhiyun src_clk_div = DIV_ROUND_UP(priv->gpll_hz, hz);
943*4882a593Smuzhiyun assert(src_clk_div - 1 <= 31);
944*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[23],
945*4882a593Smuzhiyun BUS_PLL_SEL_MASK | BUS_ACLK_DIV_MASK,
946*4882a593Smuzhiyun BUS_PLL_SEL_GPLL << BUS_PLL_SEL_SHIFT |
947*4882a593Smuzhiyun (src_clk_div - 1) << BUS_ACLK_DIV_SHIFT);
948*4882a593Smuzhiyun break;
949*4882a593Smuzhiyun case HCLK_BUS_PRE:
950*4882a593Smuzhiyun src_clk_div = DIV_ROUND_UP(priv->gpll_hz, hz);
951*4882a593Smuzhiyun assert(src_clk_div - 1 <= 31);
952*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[24],
953*4882a593Smuzhiyun BUS_PLL_SEL_MASK | BUS_HCLK_DIV_MASK,
954*4882a593Smuzhiyun BUS_PLL_SEL_GPLL << BUS_PLL_SEL_SHIFT |
955*4882a593Smuzhiyun (src_clk_div - 1) << BUS_HCLK_DIV_SHIFT);
956*4882a593Smuzhiyun break;
957*4882a593Smuzhiyun case PCLK_BUS_PRE:
958*4882a593Smuzhiyun src_clk_div =
959*4882a593Smuzhiyun DIV_ROUND_UP(px30_bus_get_clk(priv, ACLK_BUS_PRE), hz);
960*4882a593Smuzhiyun assert(src_clk_div - 1 <= 3);
961*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[24],
962*4882a593Smuzhiyun BUS_PCLK_DIV_MASK,
963*4882a593Smuzhiyun (src_clk_div - 1) << BUS_PCLK_DIV_SHIFT);
964*4882a593Smuzhiyun break;
965*4882a593Smuzhiyun default:
966*4882a593Smuzhiyun printf("do not support this bus freq\n");
967*4882a593Smuzhiyun return -EINVAL;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun return px30_bus_get_clk(priv, clk_id);
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
px30_peri_get_clk(struct px30_clk_priv * priv,ulong clk_id)973*4882a593Smuzhiyun static ulong px30_peri_get_clk(struct px30_clk_priv *priv, ulong clk_id)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
976*4882a593Smuzhiyun u32 div, con, parent;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun switch (clk_id) {
979*4882a593Smuzhiyun case ACLK_PERI_PRE:
980*4882a593Smuzhiyun con = readl(&cru->clksel_con[14]);
981*4882a593Smuzhiyun div = (con & PERI_ACLK_DIV_MASK) >> PERI_ACLK_DIV_SHIFT;
982*4882a593Smuzhiyun parent = priv->gpll_hz;
983*4882a593Smuzhiyun break;
984*4882a593Smuzhiyun case HCLK_PERI_PRE:
985*4882a593Smuzhiyun con = readl(&cru->clksel_con[14]);
986*4882a593Smuzhiyun div = (con & PERI_HCLK_DIV_MASK) >> PERI_HCLK_DIV_SHIFT;
987*4882a593Smuzhiyun parent = priv->gpll_hz;
988*4882a593Smuzhiyun break;
989*4882a593Smuzhiyun default:
990*4882a593Smuzhiyun return -ENOENT;
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun return DIV_TO_RATE(parent, div);
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun
px30_peri_set_clk(struct px30_clk_priv * priv,ulong clk_id,ulong hz)996*4882a593Smuzhiyun static ulong px30_peri_set_clk(struct px30_clk_priv *priv, ulong clk_id,
997*4882a593Smuzhiyun ulong hz)
998*4882a593Smuzhiyun {
999*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
1000*4882a593Smuzhiyun int src_clk_div;
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun src_clk_div = DIV_ROUND_UP(priv->gpll_hz, hz);
1003*4882a593Smuzhiyun assert(src_clk_div - 1 <= 31);
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun /*
1006*4882a593Smuzhiyun * select gpll as pd_peri bus clock source and
1007*4882a593Smuzhiyun * set up dependent divisors for HCLK and ACLK clocks.
1008*4882a593Smuzhiyun */
1009*4882a593Smuzhiyun switch (clk_id) {
1010*4882a593Smuzhiyun case ACLK_PERI_PRE:
1011*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[14],
1012*4882a593Smuzhiyun PERI_PLL_SEL_MASK | PERI_ACLK_DIV_MASK,
1013*4882a593Smuzhiyun PERI_PLL_GPLL << PERI_PLL_SEL_SHIFT |
1014*4882a593Smuzhiyun (src_clk_div - 1) << PERI_ACLK_DIV_SHIFT);
1015*4882a593Smuzhiyun break;
1016*4882a593Smuzhiyun case HCLK_PERI_PRE:
1017*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[14],
1018*4882a593Smuzhiyun PERI_PLL_SEL_MASK | PERI_HCLK_DIV_MASK,
1019*4882a593Smuzhiyun PERI_PLL_GPLL << PERI_PLL_SEL_SHIFT |
1020*4882a593Smuzhiyun (src_clk_div - 1) << PERI_HCLK_DIV_SHIFT);
1021*4882a593Smuzhiyun break;
1022*4882a593Smuzhiyun default:
1023*4882a593Smuzhiyun printf("do not support this peri freq\n");
1024*4882a593Smuzhiyun return -EINVAL;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun return px30_peri_get_clk(priv, clk_id);
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun
px30_otp_get_clk(struct px30_clk_priv * priv,ulong clk_id)1030*4882a593Smuzhiyun static ulong px30_otp_get_clk(struct px30_clk_priv *priv, ulong clk_id)
1031*4882a593Smuzhiyun {
1032*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
1033*4882a593Smuzhiyun u32 src, div, con, parent;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun if (soc_is_px30s()) {
1036*4882a593Smuzhiyun con = readl(&cru->clksel_con[56]);
1037*4882a593Smuzhiyun src = (con & CLK_OTP_S_SEL_MASK) >> CLK_OTP_S_SEL_SHIFT;
1038*4882a593Smuzhiyun div = (con & CLK_OTP_S_DIV_CON_MASK) >> CLK_OTP_S_DIV_CON_SHIFT;
1039*4882a593Smuzhiyun if (src)
1040*4882a593Smuzhiyun return DIV_TO_RATE(priv->gpll_hz, div);
1041*4882a593Smuzhiyun else
1042*4882a593Smuzhiyun return DIV_TO_RATE(OSC_HZ, div);
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun switch (clk_id) {
1046*4882a593Smuzhiyun case SCLK_OTP:
1047*4882a593Smuzhiyun con = readl(&cru->clksel_con[56]);
1048*4882a593Smuzhiyun div = (con & CLK_OTP_DIV_CON_MASK) >> CLK_OTP_DIV_CON_SHIFT;
1049*4882a593Smuzhiyun parent = OSC_HZ;
1050*4882a593Smuzhiyun break;
1051*4882a593Smuzhiyun case SCLK_OTP_USR:
1052*4882a593Smuzhiyun con = readl(&cru->clksel_con[56]);
1053*4882a593Smuzhiyun div = (con & CLK_OTP_USR_DIV_CON_MASK) >>
1054*4882a593Smuzhiyun CLK_OTP_USR_DIV_CON_SHIFT;
1055*4882a593Smuzhiyun parent = px30_otp_get_clk(priv, SCLK_OTP);
1056*4882a593Smuzhiyun break;
1057*4882a593Smuzhiyun default:
1058*4882a593Smuzhiyun return -ENOENT;
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun return DIV_TO_RATE(parent, div);
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun
px30_otp_set_clk(struct px30_clk_priv * priv,ulong clk_id,ulong hz)1064*4882a593Smuzhiyun static ulong px30_otp_set_clk(struct px30_clk_priv *priv, ulong clk_id,
1065*4882a593Smuzhiyun ulong hz)
1066*4882a593Smuzhiyun {
1067*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
1068*4882a593Smuzhiyun u32 src, div, parent;
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun if (soc_is_px30s()) {
1071*4882a593Smuzhiyun if ((OSC_HZ % hz) == 0) {
1072*4882a593Smuzhiyun src = 0;
1073*4882a593Smuzhiyun parent = OSC_HZ;
1074*4882a593Smuzhiyun } else {
1075*4882a593Smuzhiyun src = 1;
1076*4882a593Smuzhiyun parent = priv->gpll_hz;
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun div = DIV_ROUND_UP(parent, hz);
1079*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[56],
1080*4882a593Smuzhiyun CLK_OTP_S_SEL_MASK | CLK_OTP_S_DIV_CON_MASK,
1081*4882a593Smuzhiyun src << CLK_OTP_S_SEL_SHIFT |
1082*4882a593Smuzhiyun (div - 1) << CLK_OTP_S_DIV_CON_SHIFT);
1083*4882a593Smuzhiyun return px30_otp_get_clk(priv, clk_id);
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun switch (clk_id) {
1087*4882a593Smuzhiyun case SCLK_OTP:
1088*4882a593Smuzhiyun div = DIV_ROUND_UP(OSC_HZ, hz);
1089*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[56],
1090*4882a593Smuzhiyun CLK_OTP_DIV_CON_MASK,
1091*4882a593Smuzhiyun (div - 1) << CLK_OTP_DIV_CON_SHIFT);
1092*4882a593Smuzhiyun break;
1093*4882a593Smuzhiyun case SCLK_OTP_USR:
1094*4882a593Smuzhiyun div = DIV_ROUND_UP(px30_otp_get_clk(priv, SCLK_OTP), hz);
1095*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[56],
1096*4882a593Smuzhiyun CLK_OTP_USR_DIV_CON_MASK,
1097*4882a593Smuzhiyun (div - 1) << CLK_OTP_USR_DIV_CON_SHIFT);
1098*4882a593Smuzhiyun break;
1099*4882a593Smuzhiyun default:
1100*4882a593Smuzhiyun printf("do not support this peri freq\n");
1101*4882a593Smuzhiyun return -EINVAL;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun return px30_otp_get_clk(priv, clk_id);
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun
px30_crypto_get_clk(struct px30_clk_priv * priv,ulong clk_id)1107*4882a593Smuzhiyun static ulong px30_crypto_get_clk(struct px30_clk_priv *priv, ulong clk_id)
1108*4882a593Smuzhiyun {
1109*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
1110*4882a593Smuzhiyun u32 div, con, parent;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun switch (clk_id) {
1113*4882a593Smuzhiyun case SCLK_CRYPTO:
1114*4882a593Smuzhiyun con = readl(&cru->clksel_con[25]);
1115*4882a593Smuzhiyun div = (con & CRYPTO_DIV_MASK) >> CRYPTO_DIV_SHIFT;
1116*4882a593Smuzhiyun parent = priv->gpll_hz;
1117*4882a593Smuzhiyun break;
1118*4882a593Smuzhiyun case SCLK_CRYPTO_APK:
1119*4882a593Smuzhiyun con = readl(&cru->clksel_con[25]);
1120*4882a593Smuzhiyun div = (con & CRYPTO_APK_DIV_MASK) >> CRYPTO_APK_DIV_SHIFT;
1121*4882a593Smuzhiyun parent = priv->gpll_hz;
1122*4882a593Smuzhiyun break;
1123*4882a593Smuzhiyun default:
1124*4882a593Smuzhiyun return -ENOENT;
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun return DIV_TO_RATE(parent, div);
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun
px30_crypto_set_clk(struct px30_clk_priv * priv,ulong clk_id,ulong hz)1130*4882a593Smuzhiyun static ulong px30_crypto_set_clk(struct px30_clk_priv *priv, ulong clk_id,
1131*4882a593Smuzhiyun ulong hz)
1132*4882a593Smuzhiyun {
1133*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
1134*4882a593Smuzhiyun int src_clk_div;
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun src_clk_div = DIV_ROUND_UP(priv->gpll_hz, hz);
1137*4882a593Smuzhiyun assert(src_clk_div - 1 <= 31);
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun /*
1140*4882a593Smuzhiyun * select gpll as crypto clock source and
1141*4882a593Smuzhiyun * set up dependent divisors for crypto clocks.
1142*4882a593Smuzhiyun */
1143*4882a593Smuzhiyun switch (clk_id) {
1144*4882a593Smuzhiyun case SCLK_CRYPTO:
1145*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[25],
1146*4882a593Smuzhiyun CRYPTO_PLL_SEL_MASK | CRYPTO_DIV_MASK,
1147*4882a593Smuzhiyun CRYPTO_PLL_SEL_GPLL << CRYPTO_PLL_SEL_SHIFT |
1148*4882a593Smuzhiyun (src_clk_div - 1) << CRYPTO_DIV_SHIFT);
1149*4882a593Smuzhiyun break;
1150*4882a593Smuzhiyun case SCLK_CRYPTO_APK:
1151*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[25],
1152*4882a593Smuzhiyun CRYPTO_APK_PLL_SEL_MASK | CRYPTO_APK_DIV_MASK,
1153*4882a593Smuzhiyun CRYPTO_PLL_SEL_GPLL << CRYPTO_APK_SEL_SHIFT |
1154*4882a593Smuzhiyun (src_clk_div - 1) << CRYPTO_APK_DIV_SHIFT);
1155*4882a593Smuzhiyun break;
1156*4882a593Smuzhiyun default:
1157*4882a593Smuzhiyun printf("do not support this peri freq\n");
1158*4882a593Smuzhiyun return -EINVAL;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun return px30_crypto_get_clk(priv, clk_id);
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
px30_mac_set_clk(struct clk * clk,uint hz)1165*4882a593Smuzhiyun static ulong px30_mac_set_clk(struct clk *clk, uint hz)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun struct px30_clk_priv *priv = dev_get_priv(clk->dev);
1168*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
1169*4882a593Smuzhiyun u32 con = readl(&cru->clksel_con[22]);
1170*4882a593Smuzhiyun ulong pll_rate;
1171*4882a593Smuzhiyun u8 div;
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun if ((con >> GMAC_PLL_SEL_SHIFT) & GMAC_PLL_SEL_CPLL)
1174*4882a593Smuzhiyun pll_rate = px30_clk_get_pll_rate(priv, CPLL);
1175*4882a593Smuzhiyun else if ((con >> GMAC_PLL_SEL_SHIFT) & GMAC_PLL_SEL_NPLL)
1176*4882a593Smuzhiyun pll_rate = px30_clk_get_pll_rate(priv, NPLL);
1177*4882a593Smuzhiyun else
1178*4882a593Smuzhiyun pll_rate = priv->gpll_hz;
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun /*default set 50MHZ for gmac*/
1181*4882a593Smuzhiyun if (!hz)
1182*4882a593Smuzhiyun hz = 50000000;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun div = DIV_ROUND_UP(pll_rate, hz) - 1;
1185*4882a593Smuzhiyun assert(div < 32);
1186*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[22], CLK_GMAC_DIV_MASK,
1187*4882a593Smuzhiyun div << CLK_GMAC_DIV_SHIFT);
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun return DIV_TO_RATE(pll_rate, div);
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun
px30_mac_set_speed_clk(struct clk * clk,uint hz)1192*4882a593Smuzhiyun static int px30_mac_set_speed_clk(struct clk *clk, uint hz)
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun struct px30_clk_priv *priv = dev_get_priv(clk->dev);
1195*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun if (hz != 2500000 && hz != 25000000) {
1198*4882a593Smuzhiyun debug("Unsupported mac speed:%d\n", hz);
1199*4882a593Smuzhiyun return -EINVAL;
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[23], RMII_CLK_SEL_MASK,
1203*4882a593Smuzhiyun ((hz == 2500000) ? 0 : 1) << RMII_CLK_SEL_SHIFT);
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun return 0;
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun #endif
1209*4882a593Smuzhiyun
px30_clk_get_gpll_rate(ulong * rate)1210*4882a593Smuzhiyun static int px30_clk_get_gpll_rate(ulong *rate)
1211*4882a593Smuzhiyun {
1212*4882a593Smuzhiyun struct udevice *pmucru_dev;
1213*4882a593Smuzhiyun struct px30_pmuclk_priv *priv;
1214*4882a593Smuzhiyun int ret;
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun ret = uclass_get_device_by_driver(UCLASS_CLK,
1217*4882a593Smuzhiyun DM_GET_DRIVER(rockchip_px30_pmucru),
1218*4882a593Smuzhiyun &pmucru_dev);
1219*4882a593Smuzhiyun if (ret) {
1220*4882a593Smuzhiyun printf("%s: could not find pmucru device\n", __func__);
1221*4882a593Smuzhiyun return ret;
1222*4882a593Smuzhiyun }
1223*4882a593Smuzhiyun priv = dev_get_priv(pmucru_dev);
1224*4882a593Smuzhiyun *rate = priv->gpll_hz;
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun return 0;
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun
px30_clk_get_pll_rate(struct px30_clk_priv * priv,enum px30_pll_id pll_id)1229*4882a593Smuzhiyun static ulong px30_clk_get_pll_rate(struct px30_clk_priv *priv,
1230*4882a593Smuzhiyun enum px30_pll_id pll_id)
1231*4882a593Smuzhiyun {
1232*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun return rkclk_pll_get_rate(&cru->pll[pll_id], &cru->mode, pll_id);
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun
px30_clk_set_pll_rate(struct px30_clk_priv * priv,enum px30_pll_id pll_id,ulong hz)1237*4882a593Smuzhiyun static ulong px30_clk_set_pll_rate(struct px30_clk_priv *priv,
1238*4882a593Smuzhiyun enum px30_pll_id pll_id, ulong hz)
1239*4882a593Smuzhiyun {
1240*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun if (rkclk_set_pll(&cru->pll[pll_id], &cru->mode, pll_id, hz))
1243*4882a593Smuzhiyun return -EINVAL;
1244*4882a593Smuzhiyun return rkclk_pll_get_rate(&cru->pll[pll_id], &cru->mode, pll_id);
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun
px30_armclk_set_clk(struct px30_clk_priv * priv,ulong hz)1247*4882a593Smuzhiyun static ulong px30_armclk_set_clk(struct px30_clk_priv *priv, ulong hz)
1248*4882a593Smuzhiyun {
1249*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
1250*4882a593Smuzhiyun const struct cpu_rate_table *rate;
1251*4882a593Smuzhiyun ulong old_rate;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun rate = get_cpu_settings(hz);
1254*4882a593Smuzhiyun if (!rate) {
1255*4882a593Smuzhiyun printf("%s unsupport rate\n", __func__);
1256*4882a593Smuzhiyun return -EINVAL;
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun /*
1260*4882a593Smuzhiyun * select apll as cpu/core clock pll source and
1261*4882a593Smuzhiyun * set up dependent divisors for PERI and ACLK clocks.
1262*4882a593Smuzhiyun * core hz : apll = 1:1
1263*4882a593Smuzhiyun */
1264*4882a593Smuzhiyun old_rate = px30_clk_get_pll_rate(priv, APLL);
1265*4882a593Smuzhiyun if (old_rate > hz) {
1266*4882a593Smuzhiyun if (rkclk_set_pll(&cru->pll[APLL], &cru->mode, APLL, hz))
1267*4882a593Smuzhiyun return -EINVAL;
1268*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[0],
1269*4882a593Smuzhiyun CORE_CLK_PLL_SEL_MASK | CORE_DIV_CON_MASK |
1270*4882a593Smuzhiyun CORE_ACLK_DIV_MASK | CORE_DBG_DIV_MASK,
1271*4882a593Smuzhiyun rate->aclk_div << CORE_ACLK_DIV_SHIFT |
1272*4882a593Smuzhiyun rate->pclk_div << CORE_DBG_DIV_SHIFT |
1273*4882a593Smuzhiyun CORE_CLK_PLL_SEL_APLL << CORE_CLK_PLL_SEL_SHIFT |
1274*4882a593Smuzhiyun 0 << CORE_DIV_CON_SHIFT);
1275*4882a593Smuzhiyun } else if (old_rate < hz) {
1276*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[0],
1277*4882a593Smuzhiyun CORE_CLK_PLL_SEL_MASK | CORE_DIV_CON_MASK |
1278*4882a593Smuzhiyun CORE_ACLK_DIV_MASK | CORE_DBG_DIV_MASK,
1279*4882a593Smuzhiyun rate->aclk_div << CORE_ACLK_DIV_SHIFT |
1280*4882a593Smuzhiyun rate->pclk_div << CORE_DBG_DIV_SHIFT |
1281*4882a593Smuzhiyun CORE_CLK_PLL_SEL_APLL << CORE_CLK_PLL_SEL_SHIFT |
1282*4882a593Smuzhiyun 0 << CORE_DIV_CON_SHIFT);
1283*4882a593Smuzhiyun if (rkclk_set_pll(&cru->pll[APLL], &cru->mode, APLL, hz))
1284*4882a593Smuzhiyun return -EINVAL;
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun return px30_clk_get_pll_rate(priv, APLL);
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun
px30_clk_get_rate(struct clk * clk)1290*4882a593Smuzhiyun static ulong px30_clk_get_rate(struct clk *clk)
1291*4882a593Smuzhiyun {
1292*4882a593Smuzhiyun struct px30_clk_priv *priv = dev_get_priv(clk->dev);
1293*4882a593Smuzhiyun ulong rate = 0;
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun if (!priv->gpll_hz && clk->id > ARMCLK) {
1296*4882a593Smuzhiyun printf("%s gpll=%lu\n", __func__, priv->gpll_hz);
1297*4882a593Smuzhiyun return -ENOENT;
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun debug("%s %ld\n", __func__, clk->id);
1301*4882a593Smuzhiyun switch (clk->id) {
1302*4882a593Smuzhiyun case PLL_APLL:
1303*4882a593Smuzhiyun rate = px30_clk_get_pll_rate(priv, APLL);
1304*4882a593Smuzhiyun break;
1305*4882a593Smuzhiyun case PLL_DPLL:
1306*4882a593Smuzhiyun rate = px30_clk_get_pll_rate(priv, DPLL);
1307*4882a593Smuzhiyun break;
1308*4882a593Smuzhiyun case PLL_CPLL:
1309*4882a593Smuzhiyun rate = px30_clk_get_pll_rate(priv, CPLL);
1310*4882a593Smuzhiyun break;
1311*4882a593Smuzhiyun case PLL_NPLL:
1312*4882a593Smuzhiyun rate = px30_clk_get_pll_rate(priv, NPLL);
1313*4882a593Smuzhiyun break;
1314*4882a593Smuzhiyun case ARMCLK:
1315*4882a593Smuzhiyun rate = px30_clk_get_pll_rate(priv, APLL);
1316*4882a593Smuzhiyun break;
1317*4882a593Smuzhiyun case HCLK_SDMMC:
1318*4882a593Smuzhiyun case HCLK_EMMC:
1319*4882a593Smuzhiyun case SCLK_SDMMC:
1320*4882a593Smuzhiyun case SCLK_EMMC:
1321*4882a593Smuzhiyun case SCLK_EMMC_SAMPLE:
1322*4882a593Smuzhiyun rate = px30_mmc_get_clk(priv, clk->id);
1323*4882a593Smuzhiyun break;
1324*4882a593Smuzhiyun case SCLK_SFC:
1325*4882a593Smuzhiyun rate = px30_sfc_get_clk(priv, clk->id);
1326*4882a593Smuzhiyun break;
1327*4882a593Smuzhiyun case SCLK_I2C0:
1328*4882a593Smuzhiyun case SCLK_I2C1:
1329*4882a593Smuzhiyun case SCLK_I2C2:
1330*4882a593Smuzhiyun case SCLK_I2C3:
1331*4882a593Smuzhiyun rate = px30_i2c_get_clk(priv, clk->id);
1332*4882a593Smuzhiyun break;
1333*4882a593Smuzhiyun case SCLK_I2S1:
1334*4882a593Smuzhiyun rate = px30_i2s_get_clk(priv, clk->id);
1335*4882a593Smuzhiyun break;
1336*4882a593Smuzhiyun case SCLK_I2S1_OUT:
1337*4882a593Smuzhiyun rate = px30_i2s1_mclk_get_clk(priv, clk->id);
1338*4882a593Smuzhiyun break;
1339*4882a593Smuzhiyun case SCLK_PWM0:
1340*4882a593Smuzhiyun case SCLK_PWM1:
1341*4882a593Smuzhiyun rate = px30_pwm_get_clk(priv, clk->id);
1342*4882a593Smuzhiyun break;
1343*4882a593Smuzhiyun case SCLK_SARADC:
1344*4882a593Smuzhiyun rate = px30_saradc_get_clk(priv);
1345*4882a593Smuzhiyun break;
1346*4882a593Smuzhiyun case SCLK_TSADC:
1347*4882a593Smuzhiyun rate = px30_tsadc_get_clk(priv);
1348*4882a593Smuzhiyun break;
1349*4882a593Smuzhiyun case SCLK_SPI0:
1350*4882a593Smuzhiyun case SCLK_SPI1:
1351*4882a593Smuzhiyun rate = px30_spi_get_clk(priv, clk->id);
1352*4882a593Smuzhiyun break;
1353*4882a593Smuzhiyun case ACLK_VOPB:
1354*4882a593Smuzhiyun case ACLK_VOPL:
1355*4882a593Smuzhiyun case DCLK_VOPB:
1356*4882a593Smuzhiyun case DCLK_VOPL:
1357*4882a593Smuzhiyun rate = px30_vop_get_clk(priv, clk->id);
1358*4882a593Smuzhiyun break;
1359*4882a593Smuzhiyun case ACLK_BUS_PRE:
1360*4882a593Smuzhiyun case HCLK_BUS_PRE:
1361*4882a593Smuzhiyun case PCLK_BUS_PRE:
1362*4882a593Smuzhiyun case PCLK_WDT_NS:
1363*4882a593Smuzhiyun rate = px30_bus_get_clk(priv, clk->id);
1364*4882a593Smuzhiyun break;
1365*4882a593Smuzhiyun case ACLK_PERI_PRE:
1366*4882a593Smuzhiyun case HCLK_PERI_PRE:
1367*4882a593Smuzhiyun rate = px30_peri_get_clk(priv, clk->id);
1368*4882a593Smuzhiyun break;
1369*4882a593Smuzhiyun case SCLK_OTP:
1370*4882a593Smuzhiyun case SCLK_OTP_USR:
1371*4882a593Smuzhiyun rate = px30_otp_get_clk(priv, clk->id);
1372*4882a593Smuzhiyun break;
1373*4882a593Smuzhiyun case SCLK_CRYPTO:
1374*4882a593Smuzhiyun case SCLK_CRYPTO_APK:
1375*4882a593Smuzhiyun rate = px30_crypto_get_clk(priv, clk->id);
1376*4882a593Smuzhiyun break;
1377*4882a593Smuzhiyun default:
1378*4882a593Smuzhiyun return -ENOENT;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun return rate;
1382*4882a593Smuzhiyun }
1383*4882a593Smuzhiyun
px30_clk_set_rate(struct clk * clk,ulong rate)1384*4882a593Smuzhiyun static ulong px30_clk_set_rate(struct clk *clk, ulong rate)
1385*4882a593Smuzhiyun {
1386*4882a593Smuzhiyun struct px30_clk_priv *priv = dev_get_priv(clk->dev);
1387*4882a593Smuzhiyun ulong ret = 0;
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun if (!priv->gpll_hz && clk->id > ARMCLK) {
1390*4882a593Smuzhiyun printf("%s gpll=%lu\n", __func__, priv->gpll_hz);
1391*4882a593Smuzhiyun return -ENOENT;
1392*4882a593Smuzhiyun }
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun debug("%s %ld %ld\n", __func__, clk->id, rate);
1395*4882a593Smuzhiyun switch (clk->id) {
1396*4882a593Smuzhiyun case PLL_NPLL:
1397*4882a593Smuzhiyun ret = px30_clk_set_pll_rate(priv, NPLL, rate);
1398*4882a593Smuzhiyun break;
1399*4882a593Smuzhiyun case ARMCLK:
1400*4882a593Smuzhiyun if (priv->armclk_hz)
1401*4882a593Smuzhiyun px30_armclk_set_clk(priv, rate);
1402*4882a593Smuzhiyun priv->armclk_hz = rate;
1403*4882a593Smuzhiyun break;
1404*4882a593Smuzhiyun case HCLK_SDMMC:
1405*4882a593Smuzhiyun case HCLK_EMMC:
1406*4882a593Smuzhiyun case SCLK_SDMMC:
1407*4882a593Smuzhiyun case SCLK_EMMC:
1408*4882a593Smuzhiyun ret = px30_mmc_set_clk(priv, clk->id, rate);
1409*4882a593Smuzhiyun break;
1410*4882a593Smuzhiyun case SCLK_SFC:
1411*4882a593Smuzhiyun ret = px30_sfc_set_clk(priv, clk->id, rate);
1412*4882a593Smuzhiyun break;
1413*4882a593Smuzhiyun case SCLK_I2C0:
1414*4882a593Smuzhiyun case SCLK_I2C1:
1415*4882a593Smuzhiyun case SCLK_I2C2:
1416*4882a593Smuzhiyun case SCLK_I2C3:
1417*4882a593Smuzhiyun ret = px30_i2c_set_clk(priv, clk->id, rate);
1418*4882a593Smuzhiyun break;
1419*4882a593Smuzhiyun case SCLK_I2S1:
1420*4882a593Smuzhiyun ret = px30_i2s_set_clk(priv, clk->id, rate);
1421*4882a593Smuzhiyun break;
1422*4882a593Smuzhiyun case SCLK_I2S1_OUT:
1423*4882a593Smuzhiyun ret = px30_i2s1_mclk_set_clk(priv, clk->id, rate);
1424*4882a593Smuzhiyun break;
1425*4882a593Smuzhiyun case SCLK_PWM0:
1426*4882a593Smuzhiyun case SCLK_PWM1:
1427*4882a593Smuzhiyun ret = px30_pwm_set_clk(priv, clk->id, rate);
1428*4882a593Smuzhiyun break;
1429*4882a593Smuzhiyun case SCLK_SARADC:
1430*4882a593Smuzhiyun ret = px30_saradc_set_clk(priv, rate);
1431*4882a593Smuzhiyun break;
1432*4882a593Smuzhiyun case SCLK_TSADC:
1433*4882a593Smuzhiyun ret = px30_tsadc_set_clk(priv, rate);
1434*4882a593Smuzhiyun break;
1435*4882a593Smuzhiyun case SCLK_SPI0:
1436*4882a593Smuzhiyun case SCLK_SPI1:
1437*4882a593Smuzhiyun ret = px30_spi_set_clk(priv, clk->id, rate);
1438*4882a593Smuzhiyun break;
1439*4882a593Smuzhiyun case ACLK_VOPB:
1440*4882a593Smuzhiyun case ACLK_VOPL:
1441*4882a593Smuzhiyun case DCLK_VOPB:
1442*4882a593Smuzhiyun case DCLK_VOPL:
1443*4882a593Smuzhiyun ret = px30_vop_set_clk(priv, clk->id, rate);
1444*4882a593Smuzhiyun break;
1445*4882a593Smuzhiyun case ACLK_BUS_PRE:
1446*4882a593Smuzhiyun case HCLK_BUS_PRE:
1447*4882a593Smuzhiyun case PCLK_BUS_PRE:
1448*4882a593Smuzhiyun ret = px30_bus_set_clk(priv, clk->id, rate);
1449*4882a593Smuzhiyun break;
1450*4882a593Smuzhiyun case ACLK_PERI_PRE:
1451*4882a593Smuzhiyun case HCLK_PERI_PRE:
1452*4882a593Smuzhiyun ret = px30_peri_set_clk(priv, clk->id, rate);
1453*4882a593Smuzhiyun break;
1454*4882a593Smuzhiyun case SCLK_OTP:
1455*4882a593Smuzhiyun case SCLK_OTP_USR:
1456*4882a593Smuzhiyun ret = px30_otp_set_clk(priv, clk->id, rate);
1457*4882a593Smuzhiyun break;
1458*4882a593Smuzhiyun case SCLK_CRYPTO:
1459*4882a593Smuzhiyun case SCLK_CRYPTO_APK:
1460*4882a593Smuzhiyun ret = px30_crypto_set_clk(priv, clk->id, rate);
1461*4882a593Smuzhiyun break;
1462*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
1463*4882a593Smuzhiyun case SCLK_GMAC:
1464*4882a593Smuzhiyun case SCLK_GMAC_SRC:
1465*4882a593Smuzhiyun ret = px30_mac_set_clk(clk, rate);
1466*4882a593Smuzhiyun break;
1467*4882a593Smuzhiyun case SCLK_GMAC_RMII:
1468*4882a593Smuzhiyun ret = px30_mac_set_speed_clk(clk, rate);
1469*4882a593Smuzhiyun break;
1470*4882a593Smuzhiyun #endif
1471*4882a593Smuzhiyun default:
1472*4882a593Smuzhiyun return -ENOENT;
1473*4882a593Smuzhiyun }
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun return ret;
1476*4882a593Smuzhiyun }
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun #define ROCKCHIP_MMC_DELAY_SEL BIT(10)
1479*4882a593Smuzhiyun #define ROCKCHIP_MMC_DEGREE_MASK 0x3
1480*4882a593Smuzhiyun #define ROCKCHIP_MMC_DELAYNUM_OFFSET 2
1481*4882a593Smuzhiyun #define ROCKCHIP_MMC_DELAYNUM_MASK (0xff << ROCKCHIP_MMC_DELAYNUM_OFFSET)
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun #define PSECS_PER_SEC 1000000000000LL
1484*4882a593Smuzhiyun /*
1485*4882a593Smuzhiyun * Each fine delay is between 44ps-77ps. Assume each fine delay is 60ps to
1486*4882a593Smuzhiyun * simplify calculations. So 45degs could be anywhere between 33deg and 57.8deg.
1487*4882a593Smuzhiyun */
1488*4882a593Smuzhiyun #define ROCKCHIP_MMC_DELAY_ELEMENT_PSEC 60
1489*4882a593Smuzhiyun
rockchip_mmc_get_phase(struct clk * clk)1490*4882a593Smuzhiyun int rockchip_mmc_get_phase(struct clk *clk)
1491*4882a593Smuzhiyun {
1492*4882a593Smuzhiyun struct px30_clk_priv *priv = dev_get_priv(clk->dev);
1493*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
1494*4882a593Smuzhiyun u32 raw_value, delay_num;
1495*4882a593Smuzhiyun u16 degrees = 0;
1496*4882a593Smuzhiyun ulong rate;
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun rate = px30_clk_get_rate(clk);
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun if (rate < 0)
1501*4882a593Smuzhiyun return rate;
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun if (clk->id == SCLK_EMMC_SAMPLE)
1504*4882a593Smuzhiyun raw_value = readl(&cru->emmc_con[1]);
1505*4882a593Smuzhiyun else
1506*4882a593Smuzhiyun raw_value = readl(&cru->sdmmc_con[1]);
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun raw_value >>= 1;
1509*4882a593Smuzhiyun degrees = (raw_value & ROCKCHIP_MMC_DEGREE_MASK) * 90;
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun if (raw_value & ROCKCHIP_MMC_DELAY_SEL) {
1512*4882a593Smuzhiyun /* degrees/delaynum * 10000 */
1513*4882a593Smuzhiyun unsigned long factor = (ROCKCHIP_MMC_DELAY_ELEMENT_PSEC / 10) *
1514*4882a593Smuzhiyun 36 * (rate / 1000000);
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun delay_num = (raw_value & ROCKCHIP_MMC_DELAYNUM_MASK);
1517*4882a593Smuzhiyun delay_num >>= ROCKCHIP_MMC_DELAYNUM_OFFSET;
1518*4882a593Smuzhiyun degrees += DIV_ROUND_CLOSEST(delay_num * factor, 10000);
1519*4882a593Smuzhiyun }
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun return degrees % 360;
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun
rockchip_mmc_set_phase(struct clk * clk,u32 degrees)1524*4882a593Smuzhiyun int rockchip_mmc_set_phase(struct clk *clk, u32 degrees)
1525*4882a593Smuzhiyun {
1526*4882a593Smuzhiyun struct px30_clk_priv *priv = dev_get_priv(clk->dev);
1527*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
1528*4882a593Smuzhiyun u8 nineties, remainder, delay_num;
1529*4882a593Smuzhiyun u32 raw_value, delay;
1530*4882a593Smuzhiyun ulong rate;
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun rate = px30_clk_get_rate(clk);
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun if (rate < 0)
1535*4882a593Smuzhiyun return rate;
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun nineties = degrees / 90;
1538*4882a593Smuzhiyun remainder = (degrees % 90);
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun /*
1541*4882a593Smuzhiyun * Convert to delay; do a little extra work to make sure we
1542*4882a593Smuzhiyun * don't overflow 32-bit / 64-bit numbers.
1543*4882a593Smuzhiyun */
1544*4882a593Smuzhiyun delay = 10000000; /* PSECS_PER_SEC / 10000 / 10 */
1545*4882a593Smuzhiyun delay *= remainder;
1546*4882a593Smuzhiyun delay = DIV_ROUND_CLOSEST(delay, (rate / 1000) * 36 *
1547*4882a593Smuzhiyun (ROCKCHIP_MMC_DELAY_ELEMENT_PSEC / 10));
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun delay_num = (u8)min_t(u32, delay, 255);
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun raw_value = delay_num ? ROCKCHIP_MMC_DELAY_SEL : 0;
1552*4882a593Smuzhiyun raw_value |= delay_num << ROCKCHIP_MMC_DELAYNUM_OFFSET;
1553*4882a593Smuzhiyun raw_value |= nineties;
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun raw_value <<= 1;
1556*4882a593Smuzhiyun if (clk->id == SCLK_EMMC_SAMPLE)
1557*4882a593Smuzhiyun writel(raw_value | 0xffff0000, &cru->emmc_con[1]);
1558*4882a593Smuzhiyun else
1559*4882a593Smuzhiyun writel(raw_value | 0xffff0000, &cru->sdmmc_con[1]);
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun debug("mmc set_phase(%d) delay_nums=%u reg=%#x actual_degrees=%d\n",
1562*4882a593Smuzhiyun degrees, delay_num, raw_value, rockchip_mmc_get_phase(clk));
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun return 0;
1565*4882a593Smuzhiyun }
1566*4882a593Smuzhiyun
px30_clk_get_phase(struct clk * clk)1567*4882a593Smuzhiyun static int px30_clk_get_phase(struct clk *clk)
1568*4882a593Smuzhiyun {
1569*4882a593Smuzhiyun int ret;
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun debug("%s %ld\n", __func__, clk->id);
1572*4882a593Smuzhiyun switch (clk->id) {
1573*4882a593Smuzhiyun case SCLK_EMMC_SAMPLE:
1574*4882a593Smuzhiyun case SCLK_SDMMC_SAMPLE:
1575*4882a593Smuzhiyun ret = rockchip_mmc_get_phase(clk);
1576*4882a593Smuzhiyun break;
1577*4882a593Smuzhiyun default:
1578*4882a593Smuzhiyun return -ENOENT;
1579*4882a593Smuzhiyun }
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun return ret;
1582*4882a593Smuzhiyun }
1583*4882a593Smuzhiyun
px30_clk_set_phase(struct clk * clk,int degrees)1584*4882a593Smuzhiyun static int px30_clk_set_phase(struct clk *clk, int degrees)
1585*4882a593Smuzhiyun {
1586*4882a593Smuzhiyun int ret;
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun debug("%s %ld\n", __func__, clk->id);
1589*4882a593Smuzhiyun switch (clk->id) {
1590*4882a593Smuzhiyun case SCLK_EMMC_SAMPLE:
1591*4882a593Smuzhiyun case SCLK_SDMMC_SAMPLE:
1592*4882a593Smuzhiyun ret = rockchip_mmc_set_phase(clk, degrees);
1593*4882a593Smuzhiyun break;
1594*4882a593Smuzhiyun default:
1595*4882a593Smuzhiyun return -ENOENT;
1596*4882a593Smuzhiyun }
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun return ret;
1599*4882a593Smuzhiyun }
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
px30_gmac_set_parent(struct clk * clk,struct clk * parent)1602*4882a593Smuzhiyun static int px30_gmac_set_parent(struct clk *clk, struct clk *parent)
1603*4882a593Smuzhiyun {
1604*4882a593Smuzhiyun struct px30_clk_priv *priv = dev_get_priv(clk->dev);
1605*4882a593Smuzhiyun struct px30_cru *cru = priv->cru;
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun if (parent->id == SCLK_GMAC_SRC) {
1608*4882a593Smuzhiyun debug("%s: switching GAMC to SCLK_GMAC_SRC\n", __func__);
1609*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[23], RMII_EXTCLK_SEL_MASK,
1610*4882a593Smuzhiyun RMII_EXTCLK_SEL_INT << RMII_EXTCLK_SEL_SHIFT);
1611*4882a593Smuzhiyun } else {
1612*4882a593Smuzhiyun debug("%s: switching GMAC to external clock\n", __func__);
1613*4882a593Smuzhiyun rk_clrsetreg(&cru->clksel_con[23], RMII_EXTCLK_SEL_MASK,
1614*4882a593Smuzhiyun RMII_EXTCLK_SEL_EXT << RMII_EXTCLK_SEL_SHIFT);
1615*4882a593Smuzhiyun }
1616*4882a593Smuzhiyun return 0;
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun
px30_clk_set_parent(struct clk * clk,struct clk * parent)1619*4882a593Smuzhiyun static int px30_clk_set_parent(struct clk *clk, struct clk *parent)
1620*4882a593Smuzhiyun {
1621*4882a593Smuzhiyun switch (clk->id) {
1622*4882a593Smuzhiyun case SCLK_GMAC:
1623*4882a593Smuzhiyun return px30_gmac_set_parent(clk, parent);
1624*4882a593Smuzhiyun default:
1625*4882a593Smuzhiyun return -ENOENT;
1626*4882a593Smuzhiyun }
1627*4882a593Smuzhiyun }
1628*4882a593Smuzhiyun #endif
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun static struct clk_ops px30_clk_ops = {
1631*4882a593Smuzhiyun .get_rate = px30_clk_get_rate,
1632*4882a593Smuzhiyun .set_rate = px30_clk_set_rate,
1633*4882a593Smuzhiyun .get_phase = px30_clk_get_phase,
1634*4882a593Smuzhiyun .set_phase = px30_clk_set_phase,
1635*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
1636*4882a593Smuzhiyun .set_parent = px30_clk_set_parent,
1637*4882a593Smuzhiyun #endif
1638*4882a593Smuzhiyun };
1639*4882a593Smuzhiyun
px30_clk_probe(struct udevice * dev)1640*4882a593Smuzhiyun static int px30_clk_probe(struct udevice *dev)
1641*4882a593Smuzhiyun {
1642*4882a593Smuzhiyun struct px30_clk_priv *priv = dev_get_priv(dev);
1643*4882a593Smuzhiyun int ret;
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun priv->sync_kernel = false;
1646*4882a593Smuzhiyun if (!priv->armclk_enter_hz) {
1647*4882a593Smuzhiyun priv->armclk_enter_hz = px30_clk_get_pll_rate(priv, APLL);
1648*4882a593Smuzhiyun priv->armclk_init_hz = priv->armclk_enter_hz;
1649*4882a593Smuzhiyun }
1650*4882a593Smuzhiyun if (px30_clk_get_pll_rate(priv, APLL) != APLL_HZ) {
1651*4882a593Smuzhiyun ret = px30_armclk_set_clk(priv, APLL_HZ);
1652*4882a593Smuzhiyun if (ret < 0)
1653*4882a593Smuzhiyun printf("%s failed to set armclk rate\n", __func__);
1654*4882a593Smuzhiyun priv->armclk_init_hz = APLL_HZ;
1655*4882a593Smuzhiyun }
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun /* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */
1658*4882a593Smuzhiyun ret = clk_set_defaults(dev);
1659*4882a593Smuzhiyun if (ret)
1660*4882a593Smuzhiyun debug("%s clk_set_defaults failed %d\n", __func__, ret);
1661*4882a593Smuzhiyun else
1662*4882a593Smuzhiyun priv->sync_kernel = true;
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun if (!priv->gpll_hz) {
1665*4882a593Smuzhiyun ret = px30_clk_get_gpll_rate(&priv->gpll_hz);
1666*4882a593Smuzhiyun if (ret) {
1667*4882a593Smuzhiyun printf("%s failed to get gpll rate\n", __func__);
1668*4882a593Smuzhiyun return ret;
1669*4882a593Smuzhiyun }
1670*4882a593Smuzhiyun }
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun return 0;
1673*4882a593Smuzhiyun }
1674*4882a593Smuzhiyun
px30_clk_ofdata_to_platdata(struct udevice * dev)1675*4882a593Smuzhiyun static int px30_clk_ofdata_to_platdata(struct udevice *dev)
1676*4882a593Smuzhiyun {
1677*4882a593Smuzhiyun struct px30_clk_priv *priv = dev_get_priv(dev);
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun priv->cru = dev_read_addr_ptr(dev);
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun return 0;
1682*4882a593Smuzhiyun }
1683*4882a593Smuzhiyun
px30_clk_bind(struct udevice * dev)1684*4882a593Smuzhiyun static int px30_clk_bind(struct udevice *dev)
1685*4882a593Smuzhiyun {
1686*4882a593Smuzhiyun int ret;
1687*4882a593Smuzhiyun struct udevice *sys_child, *sf_child;
1688*4882a593Smuzhiyun struct sysreset_reg *priv;
1689*4882a593Smuzhiyun struct softreset_reg *sf_priv;
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun /* The reset driver does not have a device node, so bind it here */
1692*4882a593Smuzhiyun ret = device_bind_driver(dev, "rockchip_sysreset", "sysreset",
1693*4882a593Smuzhiyun &sys_child);
1694*4882a593Smuzhiyun if (ret) {
1695*4882a593Smuzhiyun debug("Warning: No sysreset driver: ret=%d\n", ret);
1696*4882a593Smuzhiyun } else {
1697*4882a593Smuzhiyun priv = malloc(sizeof(struct sysreset_reg));
1698*4882a593Smuzhiyun priv->glb_srst_fst_value = offsetof(struct px30_cru,
1699*4882a593Smuzhiyun glb_srst_fst);
1700*4882a593Smuzhiyun priv->glb_srst_snd_value = offsetof(struct px30_cru,
1701*4882a593Smuzhiyun glb_srst_snd);
1702*4882a593Smuzhiyun sys_child->priv = priv;
1703*4882a593Smuzhiyun }
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun ret = device_bind_driver_to_node(dev, "rockchip_reset", "reset",
1706*4882a593Smuzhiyun dev_ofnode(dev), &sf_child);
1707*4882a593Smuzhiyun if (ret) {
1708*4882a593Smuzhiyun debug("Warning: No rockchip reset driver: ret=%d\n", ret);
1709*4882a593Smuzhiyun } else {
1710*4882a593Smuzhiyun sf_priv = malloc(sizeof(struct softreset_reg));
1711*4882a593Smuzhiyun sf_priv->sf_reset_offset = offsetof(struct px30_cru,
1712*4882a593Smuzhiyun softrst_con[0]);
1713*4882a593Smuzhiyun sf_priv->sf_reset_num = 12;
1714*4882a593Smuzhiyun sf_child->priv = sf_priv;
1715*4882a593Smuzhiyun }
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun return 0;
1718*4882a593Smuzhiyun }
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun static const struct udevice_id px30_clk_ids[] = {
1721*4882a593Smuzhiyun { .compatible = "rockchip,px30-cru" },
1722*4882a593Smuzhiyun { }
1723*4882a593Smuzhiyun };
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun U_BOOT_DRIVER(rockchip_px30_cru) = {
1726*4882a593Smuzhiyun .name = "rockchip_px30_cru",
1727*4882a593Smuzhiyun .id = UCLASS_CLK,
1728*4882a593Smuzhiyun .of_match = px30_clk_ids,
1729*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct px30_clk_priv),
1730*4882a593Smuzhiyun .ofdata_to_platdata = px30_clk_ofdata_to_platdata,
1731*4882a593Smuzhiyun .ops = &px30_clk_ops,
1732*4882a593Smuzhiyun .bind = px30_clk_bind,
1733*4882a593Smuzhiyun .probe = px30_clk_probe,
1734*4882a593Smuzhiyun };
1735*4882a593Smuzhiyun
px30_pclk_pmu_get_pmuclk(struct px30_pmuclk_priv * priv)1736*4882a593Smuzhiyun static ulong px30_pclk_pmu_get_pmuclk(struct px30_pmuclk_priv *priv)
1737*4882a593Smuzhiyun {
1738*4882a593Smuzhiyun struct px30_pmucru *pmucru = priv->pmucru;
1739*4882a593Smuzhiyun u32 div, con;
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun con = readl(&pmucru->pmu_clksel_con[0]);
1742*4882a593Smuzhiyun div = (con & CLK_PMU_PCLK_DIV_MASK) >> CLK_PMU_PCLK_DIV_SHIFT;
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun return DIV_TO_RATE(priv->gpll_hz, div);
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun
px30_pclk_pmu_set_pmuclk(struct px30_pmuclk_priv * priv,ulong hz)1747*4882a593Smuzhiyun static ulong px30_pclk_pmu_set_pmuclk(struct px30_pmuclk_priv *priv, ulong hz)
1748*4882a593Smuzhiyun {
1749*4882a593Smuzhiyun struct px30_pmucru *pmucru = priv->pmucru;
1750*4882a593Smuzhiyun int src_clk_div;
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun src_clk_div = DIV_ROUND_UP(priv->gpll_hz, hz);
1753*4882a593Smuzhiyun assert(src_clk_div - 1 <= 31);
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun rk_clrsetreg(&pmucru->pmu_clksel_con[0],
1756*4882a593Smuzhiyun CLK_PMU_PCLK_DIV_MASK,
1757*4882a593Smuzhiyun (src_clk_div - 1) << CLK_PMU_PCLK_DIV_SHIFT);
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun return px30_pclk_pmu_get_pmuclk(priv);
1760*4882a593Smuzhiyun }
1761*4882a593Smuzhiyun
px30_gpll_get_pmuclk(struct px30_pmuclk_priv * priv)1762*4882a593Smuzhiyun static ulong px30_gpll_get_pmuclk(struct px30_pmuclk_priv *priv)
1763*4882a593Smuzhiyun {
1764*4882a593Smuzhiyun struct px30_pmucru *pmucru = priv->pmucru;
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun return rkclk_pll_get_rate(&pmucru->pll, &pmucru->pmu_mode, GPLL);
1767*4882a593Smuzhiyun }
1768*4882a593Smuzhiyun
px30_gpll_set_pmuclk(struct px30_pmuclk_priv * priv,ulong hz)1769*4882a593Smuzhiyun static ulong px30_gpll_set_pmuclk(struct px30_pmuclk_priv *priv, ulong hz)
1770*4882a593Smuzhiyun {
1771*4882a593Smuzhiyun struct udevice *cru_dev;
1772*4882a593Smuzhiyun struct px30_clk_priv *cru_priv;
1773*4882a593Smuzhiyun struct px30_pmucru *pmucru = priv->pmucru;
1774*4882a593Smuzhiyun u32 div;
1775*4882a593Smuzhiyun ulong emmc_rate, sdmmc_rate, nandc_rate, sfc_rate;
1776*4882a593Smuzhiyun ulong aclk_bus_rate, hclk_bus_rate, pclk_bus_rate;
1777*4882a593Smuzhiyun ulong aclk_peri_rate, hclk_peri_rate, pclk_pmu_rate;
1778*4882a593Smuzhiyun int ret;
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun ret = uclass_get_device_by_name(UCLASS_CLK,
1781*4882a593Smuzhiyun "clock-controller@ff2b0000",
1782*4882a593Smuzhiyun &cru_dev);
1783*4882a593Smuzhiyun if (ret) {
1784*4882a593Smuzhiyun printf("%s failed to get cru device\n", __func__);
1785*4882a593Smuzhiyun return ret;
1786*4882a593Smuzhiyun }
1787*4882a593Smuzhiyun cru_priv = dev_get_priv(cru_dev);
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun if (priv->gpll_hz == hz)
1790*4882a593Smuzhiyun return priv->gpll_hz;
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun cru_priv->gpll_hz = priv->gpll_hz;
1793*4882a593Smuzhiyun div = DIV_ROUND_UP(hz, priv->gpll_hz);
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun /* save clock rate */
1796*4882a593Smuzhiyun aclk_bus_rate = px30_bus_get_clk(cru_priv, ACLK_BUS_PRE);
1797*4882a593Smuzhiyun hclk_bus_rate = px30_bus_get_clk(cru_priv, HCLK_BUS_PRE);
1798*4882a593Smuzhiyun pclk_bus_rate = px30_bus_get_clk(cru_priv, PCLK_BUS_PRE);
1799*4882a593Smuzhiyun aclk_peri_rate = px30_peri_get_clk(cru_priv, ACLK_PERI_PRE);
1800*4882a593Smuzhiyun hclk_peri_rate = px30_peri_get_clk(cru_priv, HCLK_PERI_PRE);
1801*4882a593Smuzhiyun pclk_pmu_rate = px30_pclk_pmu_get_pmuclk(priv);
1802*4882a593Smuzhiyun debug("%s aclk_bus=%lu, hclk_bus=%lu, pclk_bus=%lu\n", __func__,
1803*4882a593Smuzhiyun aclk_bus_rate, hclk_bus_rate, pclk_bus_rate);
1804*4882a593Smuzhiyun debug("%s aclk_peri=%lu, hclk_peri=%lu, pclk_pmu=%lu\n", __func__,
1805*4882a593Smuzhiyun aclk_peri_rate, hclk_peri_rate, pclk_pmu_rate);
1806*4882a593Smuzhiyun emmc_rate = px30_mmc_get_clk(cru_priv, SCLK_EMMC);
1807*4882a593Smuzhiyun sdmmc_rate = px30_mmc_get_clk(cru_priv, SCLK_SDMMC);
1808*4882a593Smuzhiyun nandc_rate = px30_nandc_get_clk(cru_priv);
1809*4882a593Smuzhiyun sfc_rate = px30_sfc_get_clk(cru_priv, SCLK_SFC);
1810*4882a593Smuzhiyun debug("%s emmc=%lu, sdmmc=%lu, nandc=%lu sfc=%lu\n", __func__,
1811*4882a593Smuzhiyun emmc_rate, sdmmc_rate, nandc_rate, sfc_rate);
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun /* avoid rate too large, reduce rate first */
1814*4882a593Smuzhiyun px30_bus_set_clk(cru_priv, ACLK_BUS_PRE, aclk_bus_rate / div);
1815*4882a593Smuzhiyun px30_bus_set_clk(cru_priv, HCLK_BUS_PRE, hclk_bus_rate / div);
1816*4882a593Smuzhiyun px30_bus_set_clk(cru_priv, PCLK_BUS_PRE, pclk_bus_rate / div);
1817*4882a593Smuzhiyun px30_peri_set_clk(cru_priv, ACLK_PERI_PRE, aclk_peri_rate / div);
1818*4882a593Smuzhiyun px30_peri_set_clk(cru_priv, HCLK_PERI_PRE, hclk_peri_rate / div);
1819*4882a593Smuzhiyun px30_pclk_pmu_set_pmuclk(priv, pclk_pmu_rate / div);
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun px30_mmc_set_clk(cru_priv, SCLK_EMMC, emmc_rate / div);
1822*4882a593Smuzhiyun px30_mmc_set_clk(cru_priv, SCLK_SDMMC, sdmmc_rate / div);
1823*4882a593Smuzhiyun px30_nandc_set_clk(cru_priv, nandc_rate / div);
1824*4882a593Smuzhiyun px30_sfc_set_clk(cru_priv, SCLK_SFC, sfc_rate / div);
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun /* change gpll rate */
1827*4882a593Smuzhiyun rkclk_set_pll(&pmucru->pll, &pmucru->pmu_mode, GPLL, hz);
1828*4882a593Smuzhiyun priv->gpll_hz = px30_gpll_get_pmuclk(priv);
1829*4882a593Smuzhiyun cru_priv->gpll_hz = priv->gpll_hz;
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun /* restore clock rate */
1832*4882a593Smuzhiyun px30_bus_set_clk(cru_priv, ACLK_BUS_PRE, aclk_bus_rate);
1833*4882a593Smuzhiyun px30_bus_set_clk(cru_priv, HCLK_BUS_PRE, hclk_bus_rate);
1834*4882a593Smuzhiyun px30_bus_set_clk(cru_priv, PCLK_BUS_PRE, pclk_bus_rate);
1835*4882a593Smuzhiyun px30_peri_set_clk(cru_priv, ACLK_PERI_PRE, aclk_peri_rate);
1836*4882a593Smuzhiyun px30_peri_set_clk(cru_priv, HCLK_PERI_PRE, hclk_peri_rate);
1837*4882a593Smuzhiyun px30_pclk_pmu_set_pmuclk(priv, pclk_pmu_rate);
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun px30_mmc_set_clk(cru_priv, SCLK_EMMC, emmc_rate);
1840*4882a593Smuzhiyun px30_mmc_set_clk(cru_priv, SCLK_SDMMC, sdmmc_rate);
1841*4882a593Smuzhiyun px30_nandc_set_clk(cru_priv, nandc_rate);
1842*4882a593Smuzhiyun px30_sfc_set_clk(cru_priv, SCLK_SFC, sfc_rate);
1843*4882a593Smuzhiyun
1844*4882a593Smuzhiyun return priv->gpll_hz;
1845*4882a593Smuzhiyun }
1846*4882a593Smuzhiyun
px30_pmuclk_get_rate(struct clk * clk)1847*4882a593Smuzhiyun static ulong px30_pmuclk_get_rate(struct clk *clk)
1848*4882a593Smuzhiyun {
1849*4882a593Smuzhiyun struct px30_pmuclk_priv *priv = dev_get_priv(clk->dev);
1850*4882a593Smuzhiyun ulong rate = 0;
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun debug("%s %ld\n", __func__, clk->id);
1853*4882a593Smuzhiyun switch (clk->id) {
1854*4882a593Smuzhiyun case PLL_GPLL:
1855*4882a593Smuzhiyun rate = px30_gpll_get_pmuclk(priv);
1856*4882a593Smuzhiyun break;
1857*4882a593Smuzhiyun case PCLK_PMU_PRE:
1858*4882a593Smuzhiyun rate = px30_pclk_pmu_get_pmuclk(priv);
1859*4882a593Smuzhiyun break;
1860*4882a593Smuzhiyun default:
1861*4882a593Smuzhiyun return -ENOENT;
1862*4882a593Smuzhiyun }
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun return rate;
1865*4882a593Smuzhiyun }
1866*4882a593Smuzhiyun
px30_pmuclk_set_rate(struct clk * clk,ulong rate)1867*4882a593Smuzhiyun static ulong px30_pmuclk_set_rate(struct clk *clk, ulong rate)
1868*4882a593Smuzhiyun {
1869*4882a593Smuzhiyun struct px30_pmuclk_priv *priv = dev_get_priv(clk->dev);
1870*4882a593Smuzhiyun ulong ret = 0;
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun debug("%s %ld %ld\n", __func__, clk->id, rate);
1873*4882a593Smuzhiyun switch (clk->id) {
1874*4882a593Smuzhiyun case PLL_GPLL:
1875*4882a593Smuzhiyun ret = px30_gpll_set_pmuclk(priv, rate);
1876*4882a593Smuzhiyun break;
1877*4882a593Smuzhiyun case PCLK_PMU_PRE:
1878*4882a593Smuzhiyun ret = px30_pclk_pmu_set_pmuclk(priv, rate);
1879*4882a593Smuzhiyun break;
1880*4882a593Smuzhiyun default:
1881*4882a593Smuzhiyun return -ENOENT;
1882*4882a593Smuzhiyun }
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun return ret;
1885*4882a593Smuzhiyun }
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun static struct clk_ops px30_pmuclk_ops = {
1888*4882a593Smuzhiyun .get_rate = px30_pmuclk_get_rate,
1889*4882a593Smuzhiyun .set_rate = px30_pmuclk_set_rate,
1890*4882a593Smuzhiyun };
1891*4882a593Smuzhiyun
px30_clk_init(struct px30_pmuclk_priv * priv)1892*4882a593Smuzhiyun static void px30_clk_init(struct px30_pmuclk_priv *priv)
1893*4882a593Smuzhiyun {
1894*4882a593Smuzhiyun struct udevice *cru_dev;
1895*4882a593Smuzhiyun struct px30_clk_priv *cru_priv;
1896*4882a593Smuzhiyun ulong npll_hz;
1897*4882a593Smuzhiyun int ret;
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun ret = uclass_get_device_by_name(UCLASS_CLK,
1900*4882a593Smuzhiyun "clock-controller@ff2b0000", &cru_dev);
1901*4882a593Smuzhiyun if (ret) {
1902*4882a593Smuzhiyun printf("%s failed to get cru device\n", __func__);
1903*4882a593Smuzhiyun return;
1904*4882a593Smuzhiyun }
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun cru_priv = dev_get_priv(cru_dev);
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun /* Source from xin_osc0_half before gpll rate. */
1909*4882a593Smuzhiyun px30_i2s1_mclk_set_clk(cru_priv, SCLK_I2S1_OUT, 12000000);
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun priv->gpll_hz = px30_gpll_get_pmuclk(priv);
1912*4882a593Smuzhiyun if (priv->gpll_hz != GPLL_HZ) {
1913*4882a593Smuzhiyun ret = px30_gpll_set_pmuclk(priv, GPLL_HZ);
1914*4882a593Smuzhiyun if (ret < 0)
1915*4882a593Smuzhiyun printf("%s failed to set gpll rate\n", __func__);
1916*4882a593Smuzhiyun }
1917*4882a593Smuzhiyun
1918*4882a593Smuzhiyun cru_priv->gpll_hz = priv->gpll_hz;
1919*4882a593Smuzhiyun
1920*4882a593Smuzhiyun npll_hz = px30_clk_get_pll_rate(cru_priv, NPLL);
1921*4882a593Smuzhiyun if (npll_hz != NPLL_HZ) {
1922*4882a593Smuzhiyun ret = px30_clk_set_pll_rate(cru_priv, NPLL, NPLL_HZ);
1923*4882a593Smuzhiyun if (ret < 0)
1924*4882a593Smuzhiyun printf("%s failed to set npll rate\n", __func__);
1925*4882a593Smuzhiyun }
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun px30_bus_set_clk(cru_priv, ACLK_BUS_PRE, ACLK_BUS_HZ);
1928*4882a593Smuzhiyun px30_bus_set_clk(cru_priv, HCLK_BUS_PRE, HCLK_BUS_HZ);
1929*4882a593Smuzhiyun px30_bus_set_clk(cru_priv, PCLK_BUS_PRE, PCLK_BUS_HZ);
1930*4882a593Smuzhiyun px30_peri_set_clk(cru_priv, ACLK_PERI_PRE, ACLK_PERI_HZ);
1931*4882a593Smuzhiyun px30_peri_set_clk(cru_priv, HCLK_PERI_PRE, HCLK_PERI_HZ);
1932*4882a593Smuzhiyun px30_pclk_pmu_set_pmuclk(priv, PCLK_PMU_HZ);
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun /* Source from gpll as default set. */
1935*4882a593Smuzhiyun px30_i2s1_mclk_set_clk(cru_priv, SCLK_I2S1_OUT, 11289600);
1936*4882a593Smuzhiyun }
1937*4882a593Smuzhiyun
px30_pmuclk_probe(struct udevice * dev)1938*4882a593Smuzhiyun static int px30_pmuclk_probe(struct udevice *dev)
1939*4882a593Smuzhiyun {
1940*4882a593Smuzhiyun struct px30_pmuclk_priv *priv = dev_get_priv(dev);
1941*4882a593Smuzhiyun int ret;
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun px30_clk_init(priv);
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun /* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */
1946*4882a593Smuzhiyun ret = clk_set_defaults(dev);
1947*4882a593Smuzhiyun if (ret)
1948*4882a593Smuzhiyun debug("%s clk_set_defaults failed %d\n", __func__, ret);
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun return 0;
1951*4882a593Smuzhiyun }
1952*4882a593Smuzhiyun
px30_pmuclk_ofdata_to_platdata(struct udevice * dev)1953*4882a593Smuzhiyun static int px30_pmuclk_ofdata_to_platdata(struct udevice *dev)
1954*4882a593Smuzhiyun {
1955*4882a593Smuzhiyun struct px30_pmuclk_priv *priv = dev_get_priv(dev);
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun priv->pmucru = dev_read_addr_ptr(dev);
1958*4882a593Smuzhiyun
1959*4882a593Smuzhiyun return 0;
1960*4882a593Smuzhiyun }
1961*4882a593Smuzhiyun
1962*4882a593Smuzhiyun static const struct udevice_id px30_pmuclk_ids[] = {
1963*4882a593Smuzhiyun { .compatible = "rockchip,px30-pmucru" },
1964*4882a593Smuzhiyun { }
1965*4882a593Smuzhiyun };
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun U_BOOT_DRIVER(rockchip_px30_pmucru) = {
1968*4882a593Smuzhiyun .name = "rockchip_px30_pmucru",
1969*4882a593Smuzhiyun .id = UCLASS_CLK,
1970*4882a593Smuzhiyun .of_match = px30_pmuclk_ids,
1971*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct px30_pmuclk_priv),
1972*4882a593Smuzhiyun .ofdata_to_platdata = px30_pmuclk_ofdata_to_platdata,
1973*4882a593Smuzhiyun .ops = &px30_pmuclk_ops,
1974*4882a593Smuzhiyun .probe = px30_pmuclk_probe,
1975*4882a593Smuzhiyun };
1976*4882a593Smuzhiyun
1977*4882a593Smuzhiyun /**
1978*4882a593Smuzhiyun * soc_clk_dump() - Print clock frequencies
1979*4882a593Smuzhiyun * Returns zero on success
1980*4882a593Smuzhiyun *
1981*4882a593Smuzhiyun * Implementation for the clk dump command.
1982*4882a593Smuzhiyun */
soc_clk_dump(void)1983*4882a593Smuzhiyun int soc_clk_dump(void)
1984*4882a593Smuzhiyun {
1985*4882a593Smuzhiyun struct udevice *cru_dev, *pmucru_dev;
1986*4882a593Smuzhiyun struct px30_clk_priv *priv;
1987*4882a593Smuzhiyun const struct px30_clk_info *clk_dump;
1988*4882a593Smuzhiyun struct clk clk;
1989*4882a593Smuzhiyun unsigned long clk_count = ARRAY_SIZE(clks_dump);
1990*4882a593Smuzhiyun unsigned long rate;
1991*4882a593Smuzhiyun int i, ret;
1992*4882a593Smuzhiyun
1993*4882a593Smuzhiyun ret = uclass_get_device_by_driver(UCLASS_CLK,
1994*4882a593Smuzhiyun DM_GET_DRIVER(rockchip_px30_cru),
1995*4882a593Smuzhiyun &cru_dev);
1996*4882a593Smuzhiyun if (ret) {
1997*4882a593Smuzhiyun printf("%s failed to get cru device\n", __func__);
1998*4882a593Smuzhiyun return ret;
1999*4882a593Smuzhiyun }
2000*4882a593Smuzhiyun
2001*4882a593Smuzhiyun ret = uclass_get_device_by_driver(UCLASS_CLK,
2002*4882a593Smuzhiyun DM_GET_DRIVER(rockchip_px30_pmucru),
2003*4882a593Smuzhiyun &pmucru_dev);
2004*4882a593Smuzhiyun if (ret) {
2005*4882a593Smuzhiyun printf("%s failed to get pmucru device\n", __func__);
2006*4882a593Smuzhiyun return ret;
2007*4882a593Smuzhiyun }
2008*4882a593Smuzhiyun
2009*4882a593Smuzhiyun priv = dev_get_priv(cru_dev);
2010*4882a593Smuzhiyun printf("CLK: (%s. arm: enter %lu KHz, init %lu KHz, kernel %lu%s)\n",
2011*4882a593Smuzhiyun priv->sync_kernel ? "sync kernel" : "uboot",
2012*4882a593Smuzhiyun priv->armclk_enter_hz / 1000,
2013*4882a593Smuzhiyun priv->armclk_init_hz / 1000,
2014*4882a593Smuzhiyun priv->set_armclk_rate ? priv->armclk_hz / 1000 : 0,
2015*4882a593Smuzhiyun priv->set_armclk_rate ? " KHz" : "N/A");
2016*4882a593Smuzhiyun for (i = 0; i < clk_count; i++) {
2017*4882a593Smuzhiyun clk_dump = &clks_dump[i];
2018*4882a593Smuzhiyun if (clk_dump->name) {
2019*4882a593Smuzhiyun clk.id = clk_dump->id;
2020*4882a593Smuzhiyun if (clk_dump->is_cru)
2021*4882a593Smuzhiyun ret = clk_request(cru_dev, &clk);
2022*4882a593Smuzhiyun else
2023*4882a593Smuzhiyun ret = clk_request(pmucru_dev, &clk);
2024*4882a593Smuzhiyun if (ret < 0)
2025*4882a593Smuzhiyun return ret;
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun rate = clk_get_rate(&clk);
2028*4882a593Smuzhiyun clk_free(&clk);
2029*4882a593Smuzhiyun if (i == 0) {
2030*4882a593Smuzhiyun if (rate < 0)
2031*4882a593Smuzhiyun printf(" %s %s\n", clk_dump->name,
2032*4882a593Smuzhiyun "unknown");
2033*4882a593Smuzhiyun else
2034*4882a593Smuzhiyun printf(" %s %lu KHz\n", clk_dump->name,
2035*4882a593Smuzhiyun rate / 1000);
2036*4882a593Smuzhiyun } else {
2037*4882a593Smuzhiyun if (rate < 0)
2038*4882a593Smuzhiyun printf(" %s %s\n", clk_dump->name,
2039*4882a593Smuzhiyun "unknown");
2040*4882a593Smuzhiyun else
2041*4882a593Smuzhiyun printf(" %s %lu KHz\n", clk_dump->name,
2042*4882a593Smuzhiyun rate / 1000);
2043*4882a593Smuzhiyun }
2044*4882a593Smuzhiyun }
2045*4882a593Smuzhiyun }
2046*4882a593Smuzhiyun
2047*4882a593Smuzhiyun return 0;
2048*4882a593Smuzhiyun }
2049