1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Renesas RCar Gen3 R8A7795/R8A7796 CPG MSSR driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2017 Marek Vasut <marek.vasut@gmail.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Based on the following driver from Linux kernel:
7*4882a593Smuzhiyun * r8a7796 Clock Pulse Generator / Module Standby and Software Reset
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Copyright (C) 2016 Glider bvba
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <common.h>
15*4882a593Smuzhiyun #include <clk-uclass.h>
16*4882a593Smuzhiyun #include <dm.h>
17*4882a593Smuzhiyun #include <errno.h>
18*4882a593Smuzhiyun #include <wait_bit.h>
19*4882a593Smuzhiyun #include <asm/io.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <dt-bindings/clock/r8a7795-cpg-mssr.h>
22*4882a593Smuzhiyun #include <dt-bindings/clock/r8a7796-cpg-mssr.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define CPG_RST_MODEMR 0x0060
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define CPG_PLL0CR 0x00d8
27*4882a593Smuzhiyun #define CPG_PLL2CR 0x002c
28*4882a593Smuzhiyun #define CPG_PLL4CR 0x01f4
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun * Module Standby and Software Reset register offets.
32*4882a593Smuzhiyun *
33*4882a593Smuzhiyun * If the registers exist, these are valid for SH-Mobile, R-Mobile,
34*4882a593Smuzhiyun * R-Car Gen2, R-Car Gen3, and RZ/G1.
35*4882a593Smuzhiyun * These are NOT valid for R-Car Gen1 and RZ/A1!
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun * Module Stop Status Register offsets
40*4882a593Smuzhiyun */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static const u16 mstpsr[] = {
43*4882a593Smuzhiyun 0x030, 0x038, 0x040, 0x048, 0x04C, 0x03C, 0x1C0, 0x1C4,
44*4882a593Smuzhiyun 0x9A0, 0x9A4, 0x9A8, 0x9AC,
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define MSTPSR(i) mstpsr[i]
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun * System Module Stop Control Register offsets
52*4882a593Smuzhiyun */
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun static const u16 smstpcr[] = {
55*4882a593Smuzhiyun 0x130, 0x134, 0x138, 0x13C, 0x140, 0x144, 0x148, 0x14C,
56*4882a593Smuzhiyun 0x990, 0x994, 0x998, 0x99C,
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define SMSTPCR(i) smstpcr[i]
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* Realtime Module Stop Control Register offsets */
63*4882a593Smuzhiyun #define RMSTPCR(i) (smstpcr[i] - 0x20)
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* Modem Module Stop Control Register offsets (r8a73a4) */
66*4882a593Smuzhiyun #define MMSTPCR(i) (smstpcr[i] + 0x20)
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* Software Reset Clearing Register offsets */
69*4882a593Smuzhiyun #define SRSTCLR(i) (0x940 + (i) * 4)
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun struct gen3_clk_priv {
72*4882a593Smuzhiyun void __iomem *base;
73*4882a593Smuzhiyun struct clk clk_extal;
74*4882a593Smuzhiyun struct clk clk_extalr;
75*4882a593Smuzhiyun const struct rcar_gen3_cpg_pll_config *cpg_pll_config;
76*4882a593Smuzhiyun const struct cpg_core_clk *core_clk;
77*4882a593Smuzhiyun u32 core_clk_size;
78*4882a593Smuzhiyun const struct mssr_mod_clk *mod_clk;
79*4882a593Smuzhiyun u32 mod_clk_size;
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun * Definitions of CPG Core Clocks
84*4882a593Smuzhiyun *
85*4882a593Smuzhiyun * These include:
86*4882a593Smuzhiyun * - Clock outputs exported to DT
87*4882a593Smuzhiyun * - External input clocks
88*4882a593Smuzhiyun * - Internal CPG clocks
89*4882a593Smuzhiyun */
90*4882a593Smuzhiyun struct cpg_core_clk {
91*4882a593Smuzhiyun /* Common */
92*4882a593Smuzhiyun const char *name;
93*4882a593Smuzhiyun unsigned int id;
94*4882a593Smuzhiyun unsigned int type;
95*4882a593Smuzhiyun /* Depending on type */
96*4882a593Smuzhiyun unsigned int parent; /* Core Clocks only */
97*4882a593Smuzhiyun unsigned int div;
98*4882a593Smuzhiyun unsigned int mult;
99*4882a593Smuzhiyun unsigned int offset;
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun enum clk_types {
103*4882a593Smuzhiyun /* Generic */
104*4882a593Smuzhiyun CLK_TYPE_IN, /* External Clock Input */
105*4882a593Smuzhiyun CLK_TYPE_FF, /* Fixed Factor Clock */
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* Custom definitions start here */
108*4882a593Smuzhiyun CLK_TYPE_CUSTOM,
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define DEF_TYPE(_name, _id, _type...) \
112*4882a593Smuzhiyun { .name = _name, .id = _id, .type = _type }
113*4882a593Smuzhiyun #define DEF_BASE(_name, _id, _type, _parent...) \
114*4882a593Smuzhiyun DEF_TYPE(_name, _id, _type, .parent = _parent)
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #define DEF_INPUT(_name, _id) \
117*4882a593Smuzhiyun DEF_TYPE(_name, _id, CLK_TYPE_IN)
118*4882a593Smuzhiyun #define DEF_FIXED(_name, _id, _parent, _div, _mult) \
119*4882a593Smuzhiyun DEF_BASE(_name, _id, CLK_TYPE_FF, _parent, .div = _div, .mult = _mult)
120*4882a593Smuzhiyun #define DEF_GEN3_SD(_name, _id, _parent, _offset) \
121*4882a593Smuzhiyun DEF_BASE(_name, _id, CLK_TYPE_GEN3_SD, _parent, .offset = _offset)
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun * Definitions of Module Clocks
125*4882a593Smuzhiyun */
126*4882a593Smuzhiyun struct mssr_mod_clk {
127*4882a593Smuzhiyun const char *name;
128*4882a593Smuzhiyun unsigned int id;
129*4882a593Smuzhiyun unsigned int parent; /* Add MOD_CLK_BASE for Module Clocks */
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* Convert from sparse base-100 to packed index space */
133*4882a593Smuzhiyun #define MOD_CLK_PACK(x) ((x) - ((x) / 100) * (100 - 32))
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #define MOD_CLK_ID(x) (MOD_CLK_BASE + MOD_CLK_PACK(x))
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun #define DEF_MOD(_name, _mod, _parent...) \
138*4882a593Smuzhiyun { .name = _name, .id = MOD_CLK_ID(_mod), .parent = _parent }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun enum rcar_gen3_clk_types {
141*4882a593Smuzhiyun CLK_TYPE_GEN3_MAIN = CLK_TYPE_CUSTOM,
142*4882a593Smuzhiyun CLK_TYPE_GEN3_PLL0,
143*4882a593Smuzhiyun CLK_TYPE_GEN3_PLL1,
144*4882a593Smuzhiyun CLK_TYPE_GEN3_PLL2,
145*4882a593Smuzhiyun CLK_TYPE_GEN3_PLL3,
146*4882a593Smuzhiyun CLK_TYPE_GEN3_PLL4,
147*4882a593Smuzhiyun CLK_TYPE_GEN3_SD,
148*4882a593Smuzhiyun CLK_TYPE_GEN3_R,
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun struct rcar_gen3_cpg_pll_config {
152*4882a593Smuzhiyun unsigned int extal_div;
153*4882a593Smuzhiyun unsigned int pll1_mult;
154*4882a593Smuzhiyun unsigned int pll3_mult;
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun enum clk_ids {
158*4882a593Smuzhiyun /* Core Clock Outputs exported to DT */
159*4882a593Smuzhiyun LAST_DT_CORE_CLK = R8A7796_CLK_OSC,
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* External Input Clocks */
162*4882a593Smuzhiyun CLK_EXTAL,
163*4882a593Smuzhiyun CLK_EXTALR,
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* Internal Core Clocks */
166*4882a593Smuzhiyun CLK_MAIN,
167*4882a593Smuzhiyun CLK_PLL0,
168*4882a593Smuzhiyun CLK_PLL1,
169*4882a593Smuzhiyun CLK_PLL2,
170*4882a593Smuzhiyun CLK_PLL3,
171*4882a593Smuzhiyun CLK_PLL4,
172*4882a593Smuzhiyun CLK_PLL1_DIV2,
173*4882a593Smuzhiyun CLK_PLL1_DIV4,
174*4882a593Smuzhiyun CLK_S0,
175*4882a593Smuzhiyun CLK_S1,
176*4882a593Smuzhiyun CLK_S2,
177*4882a593Smuzhiyun CLK_S3,
178*4882a593Smuzhiyun CLK_SDSRC,
179*4882a593Smuzhiyun CLK_SSPSRC,
180*4882a593Smuzhiyun CLK_RINT,
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* Module Clocks */
183*4882a593Smuzhiyun MOD_CLK_BASE
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun static const struct cpg_core_clk r8a7795_core_clks[] = {
187*4882a593Smuzhiyun /* External Clock Inputs */
188*4882a593Smuzhiyun DEF_INPUT("extal", CLK_EXTAL),
189*4882a593Smuzhiyun DEF_INPUT("extalr", CLK_EXTALR),
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* Internal Core Clocks */
192*4882a593Smuzhiyun DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
193*4882a593Smuzhiyun DEF_BASE(".pll0", CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN),
194*4882a593Smuzhiyun DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
195*4882a593Smuzhiyun DEF_BASE(".pll2", CLK_PLL2, CLK_TYPE_GEN3_PLL2, CLK_MAIN),
196*4882a593Smuzhiyun DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
197*4882a593Smuzhiyun DEF_BASE(".pll4", CLK_PLL4, CLK_TYPE_GEN3_PLL4, CLK_MAIN),
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1),
200*4882a593Smuzhiyun DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4, CLK_PLL1_DIV2, 2, 1),
201*4882a593Smuzhiyun DEF_FIXED(".s0", CLK_S0, CLK_PLL1_DIV2, 2, 1),
202*4882a593Smuzhiyun DEF_FIXED(".s1", CLK_S1, CLK_PLL1_DIV2, 3, 1),
203*4882a593Smuzhiyun DEF_FIXED(".s2", CLK_S2, CLK_PLL1_DIV2, 4, 1),
204*4882a593Smuzhiyun DEF_FIXED(".s3", CLK_S3, CLK_PLL1_DIV2, 6, 1),
205*4882a593Smuzhiyun DEF_FIXED(".sdsrc", CLK_SDSRC, CLK_PLL1_DIV2, 2, 1),
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* Core Clock Outputs */
208*4882a593Smuzhiyun DEF_FIXED("ztr", R8A7795_CLK_ZTR, CLK_PLL1_DIV2, 6, 1),
209*4882a593Smuzhiyun DEF_FIXED("ztrd2", R8A7795_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1),
210*4882a593Smuzhiyun DEF_FIXED("zt", R8A7795_CLK_ZT, CLK_PLL1_DIV2, 4, 1),
211*4882a593Smuzhiyun DEF_FIXED("zx", R8A7795_CLK_ZX, CLK_PLL1_DIV2, 2, 1),
212*4882a593Smuzhiyun DEF_FIXED("s0d1", R8A7795_CLK_S0D1, CLK_S0, 1, 1),
213*4882a593Smuzhiyun DEF_FIXED("s0d2", R8A7795_CLK_S0D2, CLK_S0, 2, 1),
214*4882a593Smuzhiyun DEF_FIXED("s0d3", R8A7795_CLK_S0D3, CLK_S0, 3, 1),
215*4882a593Smuzhiyun DEF_FIXED("s0d4", R8A7795_CLK_S0D4, CLK_S0, 4, 1),
216*4882a593Smuzhiyun DEF_FIXED("s0d6", R8A7795_CLK_S0D6, CLK_S0, 6, 1),
217*4882a593Smuzhiyun DEF_FIXED("s0d8", R8A7795_CLK_S0D8, CLK_S0, 8, 1),
218*4882a593Smuzhiyun DEF_FIXED("s0d12", R8A7795_CLK_S0D12, CLK_S0, 12, 1),
219*4882a593Smuzhiyun DEF_FIXED("s1d1", R8A7795_CLK_S1D1, CLK_S1, 1, 1),
220*4882a593Smuzhiyun DEF_FIXED("s1d2", R8A7795_CLK_S1D2, CLK_S1, 2, 1),
221*4882a593Smuzhiyun DEF_FIXED("s1d4", R8A7795_CLK_S1D4, CLK_S1, 4, 1),
222*4882a593Smuzhiyun DEF_FIXED("s2d1", R8A7795_CLK_S2D1, CLK_S2, 1, 1),
223*4882a593Smuzhiyun DEF_FIXED("s2d2", R8A7795_CLK_S2D2, CLK_S2, 2, 1),
224*4882a593Smuzhiyun DEF_FIXED("s2d4", R8A7795_CLK_S2D4, CLK_S2, 4, 1),
225*4882a593Smuzhiyun DEF_FIXED("s3d1", R8A7795_CLK_S3D1, CLK_S3, 1, 1),
226*4882a593Smuzhiyun DEF_FIXED("s3d2", R8A7795_CLK_S3D2, CLK_S3, 2, 1),
227*4882a593Smuzhiyun DEF_FIXED("s3d4", R8A7795_CLK_S3D4, CLK_S3, 4, 1),
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun DEF_GEN3_SD("sd0", R8A7795_CLK_SD0, CLK_SDSRC, 0x074),
230*4882a593Smuzhiyun DEF_GEN3_SD("sd1", R8A7795_CLK_SD1, CLK_SDSRC, 0x078),
231*4882a593Smuzhiyun DEF_GEN3_SD("sd2", R8A7795_CLK_SD2, CLK_SDSRC, 0x268),
232*4882a593Smuzhiyun DEF_GEN3_SD("sd3", R8A7795_CLK_SD3, CLK_SDSRC, 0x26c),
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun DEF_FIXED("cl", R8A7795_CLK_CL, CLK_PLL1_DIV2, 48, 1),
235*4882a593Smuzhiyun DEF_FIXED("cp", R8A7795_CLK_CP, CLK_EXTAL, 2, 1),
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* NOTE: HDMI, CSI, CAN etc. clock are missing */
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun DEF_BASE("r", R8A7795_CLK_R, CLK_TYPE_GEN3_R, CLK_RINT),
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun static const struct mssr_mod_clk r8a7795_mod_clks[] = {
243*4882a593Smuzhiyun DEF_MOD("fdp1-2", 117, R8A7795_CLK_S2D1), /* ES1.x */
244*4882a593Smuzhiyun DEF_MOD("fdp1-1", 118, R8A7795_CLK_S0D1),
245*4882a593Smuzhiyun DEF_MOD("fdp1-0", 119, R8A7795_CLK_S0D1),
246*4882a593Smuzhiyun DEF_MOD("scif5", 202, R8A7795_CLK_S3D4),
247*4882a593Smuzhiyun DEF_MOD("scif4", 203, R8A7795_CLK_S3D4),
248*4882a593Smuzhiyun DEF_MOD("scif3", 204, R8A7795_CLK_S3D4),
249*4882a593Smuzhiyun DEF_MOD("scif1", 206, R8A7795_CLK_S3D4),
250*4882a593Smuzhiyun DEF_MOD("scif0", 207, R8A7795_CLK_S3D4),
251*4882a593Smuzhiyun DEF_MOD("msiof3", 208, R8A7795_CLK_MSO),
252*4882a593Smuzhiyun DEF_MOD("msiof2", 209, R8A7795_CLK_MSO),
253*4882a593Smuzhiyun DEF_MOD("msiof1", 210, R8A7795_CLK_MSO),
254*4882a593Smuzhiyun DEF_MOD("msiof0", 211, R8A7795_CLK_MSO),
255*4882a593Smuzhiyun DEF_MOD("sys-dmac2", 217, R8A7795_CLK_S0D3),
256*4882a593Smuzhiyun DEF_MOD("sys-dmac1", 218, R8A7795_CLK_S0D3),
257*4882a593Smuzhiyun DEF_MOD("sys-dmac0", 219, R8A7795_CLK_S0D3),
258*4882a593Smuzhiyun DEF_MOD("cmt3", 300, R8A7795_CLK_R),
259*4882a593Smuzhiyun DEF_MOD("cmt2", 301, R8A7795_CLK_R),
260*4882a593Smuzhiyun DEF_MOD("cmt1", 302, R8A7795_CLK_R),
261*4882a593Smuzhiyun DEF_MOD("cmt0", 303, R8A7795_CLK_R),
262*4882a593Smuzhiyun DEF_MOD("scif2", 310, R8A7795_CLK_S3D4),
263*4882a593Smuzhiyun DEF_MOD("sdif3", 311, R8A7795_CLK_SD3),
264*4882a593Smuzhiyun DEF_MOD("sdif2", 312, R8A7795_CLK_SD2),
265*4882a593Smuzhiyun DEF_MOD("sdif1", 313, R8A7795_CLK_SD1),
266*4882a593Smuzhiyun DEF_MOD("sdif0", 314, R8A7795_CLK_SD0),
267*4882a593Smuzhiyun DEF_MOD("pcie1", 318, R8A7795_CLK_S3D1),
268*4882a593Smuzhiyun DEF_MOD("pcie0", 319, R8A7795_CLK_S3D1),
269*4882a593Smuzhiyun DEF_MOD("usb-dmac30", 326, R8A7795_CLK_S3D1),
270*4882a593Smuzhiyun DEF_MOD("usb3-if1", 327, R8A7795_CLK_S3D1), /* ES1.x */
271*4882a593Smuzhiyun DEF_MOD("usb3-if0", 328, R8A7795_CLK_S3D1),
272*4882a593Smuzhiyun DEF_MOD("usb-dmac31", 329, R8A7795_CLK_S3D1),
273*4882a593Smuzhiyun DEF_MOD("usb-dmac0", 330, R8A7795_CLK_S3D1),
274*4882a593Smuzhiyun DEF_MOD("usb-dmac1", 331, R8A7795_CLK_S3D1),
275*4882a593Smuzhiyun DEF_MOD("rwdt", 402, R8A7795_CLK_R),
276*4882a593Smuzhiyun DEF_MOD("intc-ex", 407, R8A7795_CLK_CP),
277*4882a593Smuzhiyun DEF_MOD("intc-ap", 408, R8A7795_CLK_S3D1),
278*4882a593Smuzhiyun DEF_MOD("audmac1", 501, R8A7795_CLK_S0D3),
279*4882a593Smuzhiyun DEF_MOD("audmac0", 502, R8A7795_CLK_S0D3),
280*4882a593Smuzhiyun DEF_MOD("drif7", 508, R8A7795_CLK_S3D2),
281*4882a593Smuzhiyun DEF_MOD("drif6", 509, R8A7795_CLK_S3D2),
282*4882a593Smuzhiyun DEF_MOD("drif5", 510, R8A7795_CLK_S3D2),
283*4882a593Smuzhiyun DEF_MOD("drif4", 511, R8A7795_CLK_S3D2),
284*4882a593Smuzhiyun DEF_MOD("drif3", 512, R8A7795_CLK_S3D2),
285*4882a593Smuzhiyun DEF_MOD("drif2", 513, R8A7795_CLK_S3D2),
286*4882a593Smuzhiyun DEF_MOD("drif1", 514, R8A7795_CLK_S3D2),
287*4882a593Smuzhiyun DEF_MOD("drif0", 515, R8A7795_CLK_S3D2),
288*4882a593Smuzhiyun DEF_MOD("hscif4", 516, R8A7795_CLK_S3D1),
289*4882a593Smuzhiyun DEF_MOD("hscif3", 517, R8A7795_CLK_S3D1),
290*4882a593Smuzhiyun DEF_MOD("hscif2", 518, R8A7795_CLK_S3D1),
291*4882a593Smuzhiyun DEF_MOD("hscif1", 519, R8A7795_CLK_S3D1),
292*4882a593Smuzhiyun DEF_MOD("hscif0", 520, R8A7795_CLK_S3D1),
293*4882a593Smuzhiyun DEF_MOD("thermal", 522, R8A7795_CLK_CP),
294*4882a593Smuzhiyun DEF_MOD("pwm", 523, R8A7795_CLK_S0D12),
295*4882a593Smuzhiyun DEF_MOD("fcpvd3", 600, R8A7795_CLK_S2D1), /* ES1.x */
296*4882a593Smuzhiyun DEF_MOD("fcpvd2", 601, R8A7795_CLK_S0D2),
297*4882a593Smuzhiyun DEF_MOD("fcpvd1", 602, R8A7795_CLK_S0D2),
298*4882a593Smuzhiyun DEF_MOD("fcpvd0", 603, R8A7795_CLK_S0D2),
299*4882a593Smuzhiyun DEF_MOD("fcpvb1", 606, R8A7795_CLK_S0D1),
300*4882a593Smuzhiyun DEF_MOD("fcpvb0", 607, R8A7795_CLK_S0D1),
301*4882a593Smuzhiyun DEF_MOD("fcpvi2", 609, R8A7795_CLK_S2D1), /* ES1.x */
302*4882a593Smuzhiyun DEF_MOD("fcpvi1", 610, R8A7795_CLK_S0D1),
303*4882a593Smuzhiyun DEF_MOD("fcpvi0", 611, R8A7795_CLK_S0D1),
304*4882a593Smuzhiyun DEF_MOD("fcpf2", 613, R8A7795_CLK_S2D1), /* ES1.x */
305*4882a593Smuzhiyun DEF_MOD("fcpf1", 614, R8A7795_CLK_S0D1),
306*4882a593Smuzhiyun DEF_MOD("fcpf0", 615, R8A7795_CLK_S0D1),
307*4882a593Smuzhiyun DEF_MOD("fcpci1", 616, R8A7795_CLK_S2D1), /* ES1.x */
308*4882a593Smuzhiyun DEF_MOD("fcpci0", 617, R8A7795_CLK_S2D1), /* ES1.x */
309*4882a593Smuzhiyun DEF_MOD("fcpcs", 619, R8A7795_CLK_S0D1),
310*4882a593Smuzhiyun DEF_MOD("vspd3", 620, R8A7795_CLK_S2D1), /* ES1.x */
311*4882a593Smuzhiyun DEF_MOD("vspd2", 621, R8A7795_CLK_S0D2),
312*4882a593Smuzhiyun DEF_MOD("vspd1", 622, R8A7795_CLK_S0D2),
313*4882a593Smuzhiyun DEF_MOD("vspd0", 623, R8A7795_CLK_S0D2),
314*4882a593Smuzhiyun DEF_MOD("vspbc", 624, R8A7795_CLK_S0D1),
315*4882a593Smuzhiyun DEF_MOD("vspbd", 626, R8A7795_CLK_S0D1),
316*4882a593Smuzhiyun DEF_MOD("vspi2", 629, R8A7795_CLK_S2D1), /* ES1.x */
317*4882a593Smuzhiyun DEF_MOD("vspi1", 630, R8A7795_CLK_S0D1),
318*4882a593Smuzhiyun DEF_MOD("vspi0", 631, R8A7795_CLK_S0D1),
319*4882a593Smuzhiyun DEF_MOD("ehci3", 700, R8A7795_CLK_S3D4),
320*4882a593Smuzhiyun DEF_MOD("ehci2", 701, R8A7795_CLK_S3D4),
321*4882a593Smuzhiyun DEF_MOD("ehci1", 702, R8A7795_CLK_S3D4),
322*4882a593Smuzhiyun DEF_MOD("ehci0", 703, R8A7795_CLK_S3D4),
323*4882a593Smuzhiyun DEF_MOD("hsusb", 704, R8A7795_CLK_S3D4),
324*4882a593Smuzhiyun DEF_MOD("hsusb3", 705, R8A7795_CLK_S3D4),
325*4882a593Smuzhiyun DEF_MOD("csi21", 713, R8A7795_CLK_CSI0), /* ES1.x */
326*4882a593Smuzhiyun DEF_MOD("csi20", 714, R8A7795_CLK_CSI0),
327*4882a593Smuzhiyun DEF_MOD("csi41", 715, R8A7795_CLK_CSI0),
328*4882a593Smuzhiyun DEF_MOD("csi40", 716, R8A7795_CLK_CSI0),
329*4882a593Smuzhiyun DEF_MOD("du3", 721, R8A7795_CLK_S2D1),
330*4882a593Smuzhiyun DEF_MOD("du2", 722, R8A7795_CLK_S2D1),
331*4882a593Smuzhiyun DEF_MOD("du1", 723, R8A7795_CLK_S2D1),
332*4882a593Smuzhiyun DEF_MOD("du0", 724, R8A7795_CLK_S2D1),
333*4882a593Smuzhiyun DEF_MOD("lvds", 727, R8A7795_CLK_S0D4),
334*4882a593Smuzhiyun DEF_MOD("hdmi1", 728, R8A7795_CLK_HDMI),
335*4882a593Smuzhiyun DEF_MOD("hdmi0", 729, R8A7795_CLK_HDMI),
336*4882a593Smuzhiyun DEF_MOD("vin7", 804, R8A7795_CLK_S0D2),
337*4882a593Smuzhiyun DEF_MOD("vin6", 805, R8A7795_CLK_S0D2),
338*4882a593Smuzhiyun DEF_MOD("vin5", 806, R8A7795_CLK_S0D2),
339*4882a593Smuzhiyun DEF_MOD("vin4", 807, R8A7795_CLK_S0D2),
340*4882a593Smuzhiyun DEF_MOD("vin3", 808, R8A7795_CLK_S0D2),
341*4882a593Smuzhiyun DEF_MOD("vin2", 809, R8A7795_CLK_S0D2),
342*4882a593Smuzhiyun DEF_MOD("vin1", 810, R8A7795_CLK_S0D2),
343*4882a593Smuzhiyun DEF_MOD("vin0", 811, R8A7795_CLK_S0D2),
344*4882a593Smuzhiyun DEF_MOD("etheravb", 812, R8A7795_CLK_S0D6),
345*4882a593Smuzhiyun DEF_MOD("sata0", 815, R8A7795_CLK_S3D2),
346*4882a593Smuzhiyun DEF_MOD("imr3", 820, R8A7795_CLK_S0D2),
347*4882a593Smuzhiyun DEF_MOD("imr2", 821, R8A7795_CLK_S0D2),
348*4882a593Smuzhiyun DEF_MOD("imr1", 822, R8A7795_CLK_S0D2),
349*4882a593Smuzhiyun DEF_MOD("imr0", 823, R8A7795_CLK_S0D2),
350*4882a593Smuzhiyun DEF_MOD("gpio7", 905, R8A7795_CLK_S3D4),
351*4882a593Smuzhiyun DEF_MOD("gpio6", 906, R8A7795_CLK_S3D4),
352*4882a593Smuzhiyun DEF_MOD("gpio5", 907, R8A7795_CLK_S3D4),
353*4882a593Smuzhiyun DEF_MOD("gpio4", 908, R8A7795_CLK_S3D4),
354*4882a593Smuzhiyun DEF_MOD("gpio3", 909, R8A7795_CLK_S3D4),
355*4882a593Smuzhiyun DEF_MOD("gpio2", 910, R8A7795_CLK_S3D4),
356*4882a593Smuzhiyun DEF_MOD("gpio1", 911, R8A7795_CLK_S3D4),
357*4882a593Smuzhiyun DEF_MOD("gpio0", 912, R8A7795_CLK_S3D4),
358*4882a593Smuzhiyun DEF_MOD("can-fd", 914, R8A7795_CLK_S3D2),
359*4882a593Smuzhiyun DEF_MOD("can-if1", 915, R8A7795_CLK_S3D4),
360*4882a593Smuzhiyun DEF_MOD("can-if0", 916, R8A7795_CLK_S3D4),
361*4882a593Smuzhiyun DEF_MOD("i2c6", 918, R8A7795_CLK_S0D6),
362*4882a593Smuzhiyun DEF_MOD("i2c5", 919, R8A7795_CLK_S0D6),
363*4882a593Smuzhiyun DEF_MOD("i2c-dvfs", 926, R8A7795_CLK_CP),
364*4882a593Smuzhiyun DEF_MOD("i2c4", 927, R8A7795_CLK_S0D6),
365*4882a593Smuzhiyun DEF_MOD("i2c3", 928, R8A7795_CLK_S0D6),
366*4882a593Smuzhiyun DEF_MOD("i2c2", 929, R8A7795_CLK_S3D2),
367*4882a593Smuzhiyun DEF_MOD("i2c1", 930, R8A7795_CLK_S3D2),
368*4882a593Smuzhiyun DEF_MOD("i2c0", 931, R8A7795_CLK_S3D2),
369*4882a593Smuzhiyun DEF_MOD("ssi-all", 1005, R8A7795_CLK_S3D4),
370*4882a593Smuzhiyun DEF_MOD("ssi9", 1006, MOD_CLK_ID(1005)),
371*4882a593Smuzhiyun DEF_MOD("ssi8", 1007, MOD_CLK_ID(1005)),
372*4882a593Smuzhiyun DEF_MOD("ssi7", 1008, MOD_CLK_ID(1005)),
373*4882a593Smuzhiyun DEF_MOD("ssi6", 1009, MOD_CLK_ID(1005)),
374*4882a593Smuzhiyun DEF_MOD("ssi5", 1010, MOD_CLK_ID(1005)),
375*4882a593Smuzhiyun DEF_MOD("ssi4", 1011, MOD_CLK_ID(1005)),
376*4882a593Smuzhiyun DEF_MOD("ssi3", 1012, MOD_CLK_ID(1005)),
377*4882a593Smuzhiyun DEF_MOD("ssi2", 1013, MOD_CLK_ID(1005)),
378*4882a593Smuzhiyun DEF_MOD("ssi1", 1014, MOD_CLK_ID(1005)),
379*4882a593Smuzhiyun DEF_MOD("ssi0", 1015, MOD_CLK_ID(1005)),
380*4882a593Smuzhiyun DEF_MOD("scu-all", 1017, R8A7795_CLK_S3D4),
381*4882a593Smuzhiyun DEF_MOD("scu-dvc1", 1018, MOD_CLK_ID(1017)),
382*4882a593Smuzhiyun DEF_MOD("scu-dvc0", 1019, MOD_CLK_ID(1017)),
383*4882a593Smuzhiyun DEF_MOD("scu-ctu1-mix1", 1020, MOD_CLK_ID(1017)),
384*4882a593Smuzhiyun DEF_MOD("scu-ctu0-mix0", 1021, MOD_CLK_ID(1017)),
385*4882a593Smuzhiyun DEF_MOD("scu-src9", 1022, MOD_CLK_ID(1017)),
386*4882a593Smuzhiyun DEF_MOD("scu-src8", 1023, MOD_CLK_ID(1017)),
387*4882a593Smuzhiyun DEF_MOD("scu-src7", 1024, MOD_CLK_ID(1017)),
388*4882a593Smuzhiyun DEF_MOD("scu-src6", 1025, MOD_CLK_ID(1017)),
389*4882a593Smuzhiyun DEF_MOD("scu-src5", 1026, MOD_CLK_ID(1017)),
390*4882a593Smuzhiyun DEF_MOD("scu-src4", 1027, MOD_CLK_ID(1017)),
391*4882a593Smuzhiyun DEF_MOD("scu-src3", 1028, MOD_CLK_ID(1017)),
392*4882a593Smuzhiyun DEF_MOD("scu-src2", 1029, MOD_CLK_ID(1017)),
393*4882a593Smuzhiyun DEF_MOD("scu-src1", 1030, MOD_CLK_ID(1017)),
394*4882a593Smuzhiyun DEF_MOD("scu-src0", 1031, MOD_CLK_ID(1017)),
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun static const struct cpg_core_clk r8a7796_core_clks[] = {
398*4882a593Smuzhiyun /* External Clock Inputs */
399*4882a593Smuzhiyun DEF_INPUT("extal", CLK_EXTAL),
400*4882a593Smuzhiyun DEF_INPUT("extalr", CLK_EXTALR),
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /* Internal Core Clocks */
403*4882a593Smuzhiyun DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
404*4882a593Smuzhiyun DEF_BASE(".pll0", CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN),
405*4882a593Smuzhiyun DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
406*4882a593Smuzhiyun DEF_BASE(".pll2", CLK_PLL2, CLK_TYPE_GEN3_PLL2, CLK_MAIN),
407*4882a593Smuzhiyun DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
408*4882a593Smuzhiyun DEF_BASE(".pll4", CLK_PLL4, CLK_TYPE_GEN3_PLL4, CLK_MAIN),
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1),
411*4882a593Smuzhiyun DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4, CLK_PLL1_DIV2, 2, 1),
412*4882a593Smuzhiyun DEF_FIXED(".s0", CLK_S0, CLK_PLL1_DIV2, 2, 1),
413*4882a593Smuzhiyun DEF_FIXED(".s1", CLK_S1, CLK_PLL1_DIV2, 3, 1),
414*4882a593Smuzhiyun DEF_FIXED(".s2", CLK_S2, CLK_PLL1_DIV2, 4, 1),
415*4882a593Smuzhiyun DEF_FIXED(".s3", CLK_S3, CLK_PLL1_DIV2, 6, 1),
416*4882a593Smuzhiyun DEF_FIXED(".sdsrc", CLK_SDSRC, CLK_PLL1_DIV2, 2, 1),
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* Core Clock Outputs */
419*4882a593Smuzhiyun DEF_FIXED("ztr", R8A7796_CLK_ZTR, CLK_PLL1_DIV2, 6, 1),
420*4882a593Smuzhiyun DEF_FIXED("ztrd2", R8A7796_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1),
421*4882a593Smuzhiyun DEF_FIXED("zt", R8A7796_CLK_ZT, CLK_PLL1_DIV2, 4, 1),
422*4882a593Smuzhiyun DEF_FIXED("zx", R8A7796_CLK_ZX, CLK_PLL1_DIV2, 2, 1),
423*4882a593Smuzhiyun DEF_FIXED("s0d1", R8A7796_CLK_S0D1, CLK_S0, 1, 1),
424*4882a593Smuzhiyun DEF_FIXED("s0d2", R8A7796_CLK_S0D2, CLK_S0, 2, 1),
425*4882a593Smuzhiyun DEF_FIXED("s0d3", R8A7796_CLK_S0D3, CLK_S0, 3, 1),
426*4882a593Smuzhiyun DEF_FIXED("s0d4", R8A7796_CLK_S0D4, CLK_S0, 4, 1),
427*4882a593Smuzhiyun DEF_FIXED("s0d6", R8A7796_CLK_S0D6, CLK_S0, 6, 1),
428*4882a593Smuzhiyun DEF_FIXED("s0d8", R8A7796_CLK_S0D8, CLK_S0, 8, 1),
429*4882a593Smuzhiyun DEF_FIXED("s0d12", R8A7796_CLK_S0D12, CLK_S0, 12, 1),
430*4882a593Smuzhiyun DEF_FIXED("s1d1", R8A7796_CLK_S1D1, CLK_S1, 1, 1),
431*4882a593Smuzhiyun DEF_FIXED("s1d2", R8A7796_CLK_S1D2, CLK_S1, 2, 1),
432*4882a593Smuzhiyun DEF_FIXED("s1d4", R8A7796_CLK_S1D4, CLK_S1, 4, 1),
433*4882a593Smuzhiyun DEF_FIXED("s2d1", R8A7796_CLK_S2D1, CLK_S2, 1, 1),
434*4882a593Smuzhiyun DEF_FIXED("s2d2", R8A7796_CLK_S2D2, CLK_S2, 2, 1),
435*4882a593Smuzhiyun DEF_FIXED("s2d4", R8A7796_CLK_S2D4, CLK_S2, 4, 1),
436*4882a593Smuzhiyun DEF_FIXED("s3d1", R8A7796_CLK_S3D1, CLK_S3, 1, 1),
437*4882a593Smuzhiyun DEF_FIXED("s3d2", R8A7796_CLK_S3D2, CLK_S3, 2, 1),
438*4882a593Smuzhiyun DEF_FIXED("s3d4", R8A7796_CLK_S3D4, CLK_S3, 4, 1),
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun DEF_GEN3_SD("sd0", R8A7796_CLK_SD0, CLK_SDSRC, 0x074),
441*4882a593Smuzhiyun DEF_GEN3_SD("sd1", R8A7796_CLK_SD1, CLK_SDSRC, 0x078),
442*4882a593Smuzhiyun DEF_GEN3_SD("sd2", R8A7796_CLK_SD2, CLK_SDSRC, 0x268),
443*4882a593Smuzhiyun DEF_GEN3_SD("sd3", R8A7796_CLK_SD3, CLK_SDSRC, 0x26c),
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun DEF_FIXED("cl", R8A7796_CLK_CL, CLK_PLL1_DIV2, 48, 1),
446*4882a593Smuzhiyun DEF_FIXED("cp", R8A7796_CLK_CP, CLK_EXTAL, 2, 1),
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /* NOTE: HDMI, CSI, CAN etc. clock are missing */
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun DEF_BASE("r", R8A7796_CLK_R, CLK_TYPE_GEN3_R, CLK_RINT),
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun static const struct mssr_mod_clk r8a7796_mod_clks[] = {
454*4882a593Smuzhiyun DEF_MOD("scif5", 202, R8A7796_CLK_S3D4),
455*4882a593Smuzhiyun DEF_MOD("scif4", 203, R8A7796_CLK_S3D4),
456*4882a593Smuzhiyun DEF_MOD("scif3", 204, R8A7796_CLK_S3D4),
457*4882a593Smuzhiyun DEF_MOD("scif1", 206, R8A7796_CLK_S3D4),
458*4882a593Smuzhiyun DEF_MOD("scif0", 207, R8A7796_CLK_S3D4),
459*4882a593Smuzhiyun DEF_MOD("msiof3", 208, R8A7796_CLK_MSO),
460*4882a593Smuzhiyun DEF_MOD("msiof2", 209, R8A7796_CLK_MSO),
461*4882a593Smuzhiyun DEF_MOD("msiof1", 210, R8A7796_CLK_MSO),
462*4882a593Smuzhiyun DEF_MOD("msiof0", 211, R8A7796_CLK_MSO),
463*4882a593Smuzhiyun DEF_MOD("sys-dmac2", 217, R8A7796_CLK_S0D3),
464*4882a593Smuzhiyun DEF_MOD("sys-dmac1", 218, R8A7796_CLK_S0D3),
465*4882a593Smuzhiyun DEF_MOD("sys-dmac0", 219, R8A7796_CLK_S0D3),
466*4882a593Smuzhiyun DEF_MOD("cmt3", 300, R8A7796_CLK_R),
467*4882a593Smuzhiyun DEF_MOD("cmt2", 301, R8A7796_CLK_R),
468*4882a593Smuzhiyun DEF_MOD("cmt1", 302, R8A7796_CLK_R),
469*4882a593Smuzhiyun DEF_MOD("cmt0", 303, R8A7796_CLK_R),
470*4882a593Smuzhiyun DEF_MOD("scif2", 310, R8A7796_CLK_S3D4),
471*4882a593Smuzhiyun DEF_MOD("sdif3", 311, R8A7796_CLK_SD3),
472*4882a593Smuzhiyun DEF_MOD("sdif2", 312, R8A7796_CLK_SD2),
473*4882a593Smuzhiyun DEF_MOD("sdif1", 313, R8A7796_CLK_SD1),
474*4882a593Smuzhiyun DEF_MOD("sdif0", 314, R8A7796_CLK_SD0),
475*4882a593Smuzhiyun DEF_MOD("pcie1", 318, R8A7796_CLK_S3D1),
476*4882a593Smuzhiyun DEF_MOD("pcie0", 319, R8A7796_CLK_S3D1),
477*4882a593Smuzhiyun DEF_MOD("usb-dmac0", 330, R8A7796_CLK_S3D1),
478*4882a593Smuzhiyun DEF_MOD("usb-dmac1", 331, R8A7796_CLK_S3D1),
479*4882a593Smuzhiyun DEF_MOD("rwdt", 402, R8A7796_CLK_R),
480*4882a593Smuzhiyun DEF_MOD("intc-ex", 407, R8A7796_CLK_CP),
481*4882a593Smuzhiyun DEF_MOD("intc-ap", 408, R8A7796_CLK_S3D1),
482*4882a593Smuzhiyun DEF_MOD("audmac1", 501, R8A7796_CLK_S0D3),
483*4882a593Smuzhiyun DEF_MOD("audmac0", 502, R8A7796_CLK_S0D3),
484*4882a593Smuzhiyun DEF_MOD("drif7", 508, R8A7796_CLK_S3D2),
485*4882a593Smuzhiyun DEF_MOD("drif6", 509, R8A7796_CLK_S3D2),
486*4882a593Smuzhiyun DEF_MOD("drif5", 510, R8A7796_CLK_S3D2),
487*4882a593Smuzhiyun DEF_MOD("drif4", 511, R8A7796_CLK_S3D2),
488*4882a593Smuzhiyun DEF_MOD("drif3", 512, R8A7796_CLK_S3D2),
489*4882a593Smuzhiyun DEF_MOD("drif2", 513, R8A7796_CLK_S3D2),
490*4882a593Smuzhiyun DEF_MOD("drif1", 514, R8A7796_CLK_S3D2),
491*4882a593Smuzhiyun DEF_MOD("drif0", 515, R8A7796_CLK_S3D2),
492*4882a593Smuzhiyun DEF_MOD("hscif4", 516, R8A7796_CLK_S3D1),
493*4882a593Smuzhiyun DEF_MOD("hscif3", 517, R8A7796_CLK_S3D1),
494*4882a593Smuzhiyun DEF_MOD("hscif2", 518, R8A7796_CLK_S3D1),
495*4882a593Smuzhiyun DEF_MOD("hscif1", 519, R8A7796_CLK_S3D1),
496*4882a593Smuzhiyun DEF_MOD("hscif0", 520, R8A7796_CLK_S3D1),
497*4882a593Smuzhiyun DEF_MOD("thermal", 522, R8A7796_CLK_CP),
498*4882a593Smuzhiyun DEF_MOD("pwm", 523, R8A7796_CLK_S0D12),
499*4882a593Smuzhiyun DEF_MOD("fcpvd2", 601, R8A7796_CLK_S0D2),
500*4882a593Smuzhiyun DEF_MOD("fcpvd1", 602, R8A7796_CLK_S0D2),
501*4882a593Smuzhiyun DEF_MOD("fcpvd0", 603, R8A7796_CLK_S0D2),
502*4882a593Smuzhiyun DEF_MOD("fcpvb0", 607, R8A7796_CLK_S0D1),
503*4882a593Smuzhiyun DEF_MOD("fcpvi0", 611, R8A7796_CLK_S0D1),
504*4882a593Smuzhiyun DEF_MOD("fcpf0", 615, R8A7796_CLK_S0D1),
505*4882a593Smuzhiyun DEF_MOD("fcpci0", 617, R8A7796_CLK_S0D2),
506*4882a593Smuzhiyun DEF_MOD("fcpcs", 619, R8A7796_CLK_S0D2),
507*4882a593Smuzhiyun DEF_MOD("vspd2", 621, R8A7796_CLK_S0D2),
508*4882a593Smuzhiyun DEF_MOD("vspd1", 622, R8A7796_CLK_S0D2),
509*4882a593Smuzhiyun DEF_MOD("vspd0", 623, R8A7796_CLK_S0D2),
510*4882a593Smuzhiyun DEF_MOD("vspb", 626, R8A7796_CLK_S0D1),
511*4882a593Smuzhiyun DEF_MOD("vspi0", 631, R8A7796_CLK_S0D1),
512*4882a593Smuzhiyun DEF_MOD("ehci1", 702, R8A7796_CLK_S3D4),
513*4882a593Smuzhiyun DEF_MOD("ehci0", 703, R8A7796_CLK_S3D4),
514*4882a593Smuzhiyun DEF_MOD("hsusb", 704, R8A7796_CLK_S3D4),
515*4882a593Smuzhiyun DEF_MOD("csi20", 714, R8A7796_CLK_CSI0),
516*4882a593Smuzhiyun DEF_MOD("csi40", 716, R8A7796_CLK_CSI0),
517*4882a593Smuzhiyun DEF_MOD("du2", 722, R8A7796_CLK_S2D1),
518*4882a593Smuzhiyun DEF_MOD("du1", 723, R8A7796_CLK_S2D1),
519*4882a593Smuzhiyun DEF_MOD("du0", 724, R8A7796_CLK_S2D1),
520*4882a593Smuzhiyun DEF_MOD("lvds", 727, R8A7796_CLK_S2D1),
521*4882a593Smuzhiyun DEF_MOD("hdmi0", 729, R8A7796_CLK_HDMI),
522*4882a593Smuzhiyun DEF_MOD("vin7", 804, R8A7796_CLK_S0D2),
523*4882a593Smuzhiyun DEF_MOD("vin6", 805, R8A7796_CLK_S0D2),
524*4882a593Smuzhiyun DEF_MOD("vin5", 806, R8A7796_CLK_S0D2),
525*4882a593Smuzhiyun DEF_MOD("vin4", 807, R8A7796_CLK_S0D2),
526*4882a593Smuzhiyun DEF_MOD("vin3", 808, R8A7796_CLK_S0D2),
527*4882a593Smuzhiyun DEF_MOD("vin2", 809, R8A7796_CLK_S0D2),
528*4882a593Smuzhiyun DEF_MOD("vin1", 810, R8A7796_CLK_S0D2),
529*4882a593Smuzhiyun DEF_MOD("vin0", 811, R8A7796_CLK_S0D2),
530*4882a593Smuzhiyun DEF_MOD("etheravb", 812, R8A7796_CLK_S0D6),
531*4882a593Smuzhiyun DEF_MOD("imr1", 822, R8A7796_CLK_S0D2),
532*4882a593Smuzhiyun DEF_MOD("imr0", 823, R8A7796_CLK_S0D2),
533*4882a593Smuzhiyun DEF_MOD("gpio7", 905, R8A7796_CLK_S3D4),
534*4882a593Smuzhiyun DEF_MOD("gpio6", 906, R8A7796_CLK_S3D4),
535*4882a593Smuzhiyun DEF_MOD("gpio5", 907, R8A7796_CLK_S3D4),
536*4882a593Smuzhiyun DEF_MOD("gpio4", 908, R8A7796_CLK_S3D4),
537*4882a593Smuzhiyun DEF_MOD("gpio3", 909, R8A7796_CLK_S3D4),
538*4882a593Smuzhiyun DEF_MOD("gpio2", 910, R8A7796_CLK_S3D4),
539*4882a593Smuzhiyun DEF_MOD("gpio1", 911, R8A7796_CLK_S3D4),
540*4882a593Smuzhiyun DEF_MOD("gpio0", 912, R8A7796_CLK_S3D4),
541*4882a593Smuzhiyun DEF_MOD("can-fd", 914, R8A7796_CLK_S3D2),
542*4882a593Smuzhiyun DEF_MOD("can-if1", 915, R8A7796_CLK_S3D4),
543*4882a593Smuzhiyun DEF_MOD("can-if0", 916, R8A7796_CLK_S3D4),
544*4882a593Smuzhiyun DEF_MOD("i2c6", 918, R8A7796_CLK_S0D6),
545*4882a593Smuzhiyun DEF_MOD("i2c5", 919, R8A7796_CLK_S0D6),
546*4882a593Smuzhiyun DEF_MOD("i2c-dvfs", 926, R8A7796_CLK_CP),
547*4882a593Smuzhiyun DEF_MOD("i2c4", 927, R8A7796_CLK_S0D6),
548*4882a593Smuzhiyun DEF_MOD("i2c3", 928, R8A7796_CLK_S0D6),
549*4882a593Smuzhiyun DEF_MOD("i2c2", 929, R8A7796_CLK_S3D2),
550*4882a593Smuzhiyun DEF_MOD("i2c1", 930, R8A7796_CLK_S3D2),
551*4882a593Smuzhiyun DEF_MOD("i2c0", 931, R8A7796_CLK_S3D2),
552*4882a593Smuzhiyun DEF_MOD("ssi-all", 1005, R8A7796_CLK_S3D4),
553*4882a593Smuzhiyun DEF_MOD("ssi9", 1006, MOD_CLK_ID(1005)),
554*4882a593Smuzhiyun DEF_MOD("ssi8", 1007, MOD_CLK_ID(1005)),
555*4882a593Smuzhiyun DEF_MOD("ssi7", 1008, MOD_CLK_ID(1005)),
556*4882a593Smuzhiyun DEF_MOD("ssi6", 1009, MOD_CLK_ID(1005)),
557*4882a593Smuzhiyun DEF_MOD("ssi5", 1010, MOD_CLK_ID(1005)),
558*4882a593Smuzhiyun DEF_MOD("ssi4", 1011, MOD_CLK_ID(1005)),
559*4882a593Smuzhiyun DEF_MOD("ssi3", 1012, MOD_CLK_ID(1005)),
560*4882a593Smuzhiyun DEF_MOD("ssi2", 1013, MOD_CLK_ID(1005)),
561*4882a593Smuzhiyun DEF_MOD("ssi1", 1014, MOD_CLK_ID(1005)),
562*4882a593Smuzhiyun DEF_MOD("ssi0", 1015, MOD_CLK_ID(1005)),
563*4882a593Smuzhiyun DEF_MOD("scu-all", 1017, R8A7796_CLK_S3D4),
564*4882a593Smuzhiyun DEF_MOD("scu-dvc1", 1018, MOD_CLK_ID(1017)),
565*4882a593Smuzhiyun DEF_MOD("scu-dvc0", 1019, MOD_CLK_ID(1017)),
566*4882a593Smuzhiyun DEF_MOD("scu-ctu1-mix1", 1020, MOD_CLK_ID(1017)),
567*4882a593Smuzhiyun DEF_MOD("scu-ctu0-mix0", 1021, MOD_CLK_ID(1017)),
568*4882a593Smuzhiyun DEF_MOD("scu-src9", 1022, MOD_CLK_ID(1017)),
569*4882a593Smuzhiyun DEF_MOD("scu-src8", 1023, MOD_CLK_ID(1017)),
570*4882a593Smuzhiyun DEF_MOD("scu-src7", 1024, MOD_CLK_ID(1017)),
571*4882a593Smuzhiyun DEF_MOD("scu-src6", 1025, MOD_CLK_ID(1017)),
572*4882a593Smuzhiyun DEF_MOD("scu-src5", 1026, MOD_CLK_ID(1017)),
573*4882a593Smuzhiyun DEF_MOD("scu-src4", 1027, MOD_CLK_ID(1017)),
574*4882a593Smuzhiyun DEF_MOD("scu-src3", 1028, MOD_CLK_ID(1017)),
575*4882a593Smuzhiyun DEF_MOD("scu-src2", 1029, MOD_CLK_ID(1017)),
576*4882a593Smuzhiyun DEF_MOD("scu-src1", 1030, MOD_CLK_ID(1017)),
577*4882a593Smuzhiyun DEF_MOD("scu-src0", 1031, MOD_CLK_ID(1017)),
578*4882a593Smuzhiyun };
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun /*
581*4882a593Smuzhiyun * CPG Clock Data
582*4882a593Smuzhiyun */
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun /*
585*4882a593Smuzhiyun * MD EXTAL PLL0 PLL1 PLL2 PLL3 PLL4
586*4882a593Smuzhiyun * 14 13 19 17 (MHz)
587*4882a593Smuzhiyun *-------------------------------------------------------------------
588*4882a593Smuzhiyun * 0 0 0 0 16.66 x 1 x180 x192 x144 x192 x144
589*4882a593Smuzhiyun * 0 0 0 1 16.66 x 1 x180 x192 x144 x128 x144
590*4882a593Smuzhiyun * 0 0 1 0 Prohibited setting
591*4882a593Smuzhiyun * 0 0 1 1 16.66 x 1 x180 x192 x144 x192 x144
592*4882a593Smuzhiyun * 0 1 0 0 20 x 1 x150 x160 x120 x160 x120
593*4882a593Smuzhiyun * 0 1 0 1 20 x 1 x150 x160 x120 x106 x120
594*4882a593Smuzhiyun * 0 1 1 0 Prohibited setting
595*4882a593Smuzhiyun * 0 1 1 1 20 x 1 x150 x160 x120 x160 x120
596*4882a593Smuzhiyun * 1 0 0 0 25 x 1 x120 x128 x96 x128 x96
597*4882a593Smuzhiyun * 1 0 0 1 25 x 1 x120 x128 x96 x84 x96
598*4882a593Smuzhiyun * 1 0 1 0 Prohibited setting
599*4882a593Smuzhiyun * 1 0 1 1 25 x 1 x120 x128 x96 x128 x96
600*4882a593Smuzhiyun * 1 1 0 0 33.33 / 2 x180 x192 x144 x192 x144
601*4882a593Smuzhiyun * 1 1 0 1 33.33 / 2 x180 x192 x144 x128 x144
602*4882a593Smuzhiyun * 1 1 1 0 Prohibited setting
603*4882a593Smuzhiyun * 1 1 1 1 33.33 / 2 x180 x192 x144 x192 x144
604*4882a593Smuzhiyun */
605*4882a593Smuzhiyun #define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 11) | \
606*4882a593Smuzhiyun (((md) & BIT(13)) >> 11) | \
607*4882a593Smuzhiyun (((md) & BIT(19)) >> 18) | \
608*4882a593Smuzhiyun (((md) & BIT(17)) >> 17))
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[16] = {
611*4882a593Smuzhiyun /* EXTAL div PLL1 mult PLL3 mult */
612*4882a593Smuzhiyun { 1, 192, 192, },
613*4882a593Smuzhiyun { 1, 192, 128, },
614*4882a593Smuzhiyun { 0, /* Prohibited setting */ },
615*4882a593Smuzhiyun { 1, 192, 192, },
616*4882a593Smuzhiyun { 1, 160, 160, },
617*4882a593Smuzhiyun { 1, 160, 106, },
618*4882a593Smuzhiyun { 0, /* Prohibited setting */ },
619*4882a593Smuzhiyun { 1, 160, 160, },
620*4882a593Smuzhiyun { 1, 128, 128, },
621*4882a593Smuzhiyun { 1, 128, 84, },
622*4882a593Smuzhiyun { 0, /* Prohibited setting */ },
623*4882a593Smuzhiyun { 1, 128, 128, },
624*4882a593Smuzhiyun { 2, 192, 192, },
625*4882a593Smuzhiyun { 2, 192, 128, },
626*4882a593Smuzhiyun { 0, /* Prohibited setting */ },
627*4882a593Smuzhiyun { 2, 192, 192, },
628*4882a593Smuzhiyun };
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun /*
631*4882a593Smuzhiyun * SDn Clock
632*4882a593Smuzhiyun */
633*4882a593Smuzhiyun #define CPG_SD_STP_HCK BIT(9)
634*4882a593Smuzhiyun #define CPG_SD_STP_CK BIT(8)
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun #define CPG_SD_STP_MASK (CPG_SD_STP_HCK | CPG_SD_STP_CK)
637*4882a593Smuzhiyun #define CPG_SD_FC_MASK (0x7 << 2 | 0x3 << 0)
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun #define CPG_SD_DIV_TABLE_DATA(stp_hck, stp_ck, sd_srcfc, sd_fc, sd_div) \
640*4882a593Smuzhiyun { \
641*4882a593Smuzhiyun .val = ((stp_hck) ? CPG_SD_STP_HCK : 0) | \
642*4882a593Smuzhiyun ((stp_ck) ? CPG_SD_STP_CK : 0) | \
643*4882a593Smuzhiyun ((sd_srcfc) << 2) | \
644*4882a593Smuzhiyun ((sd_fc) << 0), \
645*4882a593Smuzhiyun .div = (sd_div), \
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun struct sd_div_table {
649*4882a593Smuzhiyun u32 val;
650*4882a593Smuzhiyun unsigned int div;
651*4882a593Smuzhiyun };
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /* SDn divider
654*4882a593Smuzhiyun * sd_srcfc sd_fc div
655*4882a593Smuzhiyun * stp_hck stp_ck (div) (div) = sd_srcfc x sd_fc
656*4882a593Smuzhiyun *-------------------------------------------------------------------
657*4882a593Smuzhiyun * 0 0 0 (1) 1 (4) 4
658*4882a593Smuzhiyun * 0 0 1 (2) 1 (4) 8
659*4882a593Smuzhiyun * 1 0 2 (4) 1 (4) 16
660*4882a593Smuzhiyun * 1 0 3 (8) 1 (4) 32
661*4882a593Smuzhiyun * 1 0 4 (16) 1 (4) 64
662*4882a593Smuzhiyun * 0 0 0 (1) 0 (2) 2
663*4882a593Smuzhiyun * 0 0 1 (2) 0 (2) 4
664*4882a593Smuzhiyun * 1 0 2 (4) 0 (2) 8
665*4882a593Smuzhiyun * 1 0 3 (8) 0 (2) 16
666*4882a593Smuzhiyun * 1 0 4 (16) 0 (2) 32
667*4882a593Smuzhiyun */
668*4882a593Smuzhiyun static const struct sd_div_table cpg_sd_div_table[] = {
669*4882a593Smuzhiyun /* CPG_SD_DIV_TABLE_DATA(stp_hck, stp_ck, sd_srcfc, sd_fc, sd_div) */
670*4882a593Smuzhiyun CPG_SD_DIV_TABLE_DATA(0, 0, 0, 1, 4),
671*4882a593Smuzhiyun CPG_SD_DIV_TABLE_DATA(0, 0, 1, 1, 8),
672*4882a593Smuzhiyun CPG_SD_DIV_TABLE_DATA(1, 0, 2, 1, 16),
673*4882a593Smuzhiyun CPG_SD_DIV_TABLE_DATA(1, 0, 3, 1, 32),
674*4882a593Smuzhiyun CPG_SD_DIV_TABLE_DATA(1, 0, 4, 1, 64),
675*4882a593Smuzhiyun CPG_SD_DIV_TABLE_DATA(0, 0, 0, 0, 2),
676*4882a593Smuzhiyun CPG_SD_DIV_TABLE_DATA(0, 0, 1, 0, 4),
677*4882a593Smuzhiyun CPG_SD_DIV_TABLE_DATA(1, 0, 2, 0, 8),
678*4882a593Smuzhiyun CPG_SD_DIV_TABLE_DATA(1, 0, 3, 0, 16),
679*4882a593Smuzhiyun CPG_SD_DIV_TABLE_DATA(1, 0, 4, 0, 32),
680*4882a593Smuzhiyun };
681*4882a593Smuzhiyun
gen3_clk_is_mod(struct clk * clk)682*4882a593Smuzhiyun static bool gen3_clk_is_mod(struct clk *clk)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun return (clk->id >> 16) == CPG_MOD;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
gen3_clk_get_mod(struct clk * clk,const struct mssr_mod_clk ** mssr)687*4882a593Smuzhiyun static int gen3_clk_get_mod(struct clk *clk, const struct mssr_mod_clk **mssr)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
690*4882a593Smuzhiyun const unsigned long clkid = clk->id & 0xffff;
691*4882a593Smuzhiyun int i;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun if (!gen3_clk_is_mod(clk))
694*4882a593Smuzhiyun return -EINVAL;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun for (i = 0; i < priv->mod_clk_size; i++) {
697*4882a593Smuzhiyun if (priv->mod_clk[i].id != MOD_CLK_ID(clkid))
698*4882a593Smuzhiyun continue;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun *mssr = &priv->mod_clk[i];
701*4882a593Smuzhiyun return 0;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun return -ENODEV;
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun
gen3_clk_get_core(struct clk * clk,const struct cpg_core_clk ** core)707*4882a593Smuzhiyun static int gen3_clk_get_core(struct clk *clk, const struct cpg_core_clk **core)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
710*4882a593Smuzhiyun const unsigned long clkid = clk->id & 0xffff;
711*4882a593Smuzhiyun int i;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun if (gen3_clk_is_mod(clk))
714*4882a593Smuzhiyun return -EINVAL;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun for (i = 0; i < priv->core_clk_size; i++) {
717*4882a593Smuzhiyun if (priv->core_clk[i].id != clkid)
718*4882a593Smuzhiyun continue;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun *core = &priv->core_clk[i];
721*4882a593Smuzhiyun return 0;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun return -ENODEV;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
gen3_clk_get_parent(struct clk * clk,struct clk * parent)727*4882a593Smuzhiyun static int gen3_clk_get_parent(struct clk *clk, struct clk *parent)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun const struct cpg_core_clk *core;
730*4882a593Smuzhiyun const struct mssr_mod_clk *mssr;
731*4882a593Smuzhiyun int ret;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun if (gen3_clk_is_mod(clk)) {
734*4882a593Smuzhiyun ret = gen3_clk_get_mod(clk, &mssr);
735*4882a593Smuzhiyun if (ret)
736*4882a593Smuzhiyun return ret;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun parent->id = mssr->parent;
739*4882a593Smuzhiyun } else {
740*4882a593Smuzhiyun ret = gen3_clk_get_core(clk, &core);
741*4882a593Smuzhiyun if (ret)
742*4882a593Smuzhiyun return ret;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun if (core->type == CLK_TYPE_IN)
745*4882a593Smuzhiyun parent->id = ~0; /* Top-level clock */
746*4882a593Smuzhiyun else
747*4882a593Smuzhiyun parent->id = core->parent;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun parent->dev = clk->dev;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun return 0;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
gen3_clk_endisable(struct clk * clk,bool enable)755*4882a593Smuzhiyun static int gen3_clk_endisable(struct clk *clk, bool enable)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
758*4882a593Smuzhiyun const unsigned long clkid = clk->id & 0xffff;
759*4882a593Smuzhiyun const unsigned int reg = clkid / 100;
760*4882a593Smuzhiyun const unsigned int bit = clkid % 100;
761*4882a593Smuzhiyun const u32 bitmask = BIT(bit);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun if (!gen3_clk_is_mod(clk))
764*4882a593Smuzhiyun return -EINVAL;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun debug("%s[%i] MSTP %lu=%02u/%02u %s\n", __func__, __LINE__,
767*4882a593Smuzhiyun clkid, reg, bit, enable ? "ON" : "OFF");
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun if (enable) {
770*4882a593Smuzhiyun clrbits_le32(priv->base + SMSTPCR(reg), bitmask);
771*4882a593Smuzhiyun return wait_for_bit_le32(priv->base + MSTPSR(reg),
772*4882a593Smuzhiyun bitmask, 0, 100, 0);
773*4882a593Smuzhiyun } else {
774*4882a593Smuzhiyun setbits_le32(priv->base + SMSTPCR(reg), bitmask);
775*4882a593Smuzhiyun return 0;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
gen3_clk_enable(struct clk * clk)779*4882a593Smuzhiyun static int gen3_clk_enable(struct clk *clk)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun return gen3_clk_endisable(clk, true);
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
gen3_clk_disable(struct clk * clk)784*4882a593Smuzhiyun static int gen3_clk_disable(struct clk *clk)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun return gen3_clk_endisable(clk, false);
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
gen3_clk_get_rate(struct clk * clk)789*4882a593Smuzhiyun static ulong gen3_clk_get_rate(struct clk *clk)
790*4882a593Smuzhiyun {
791*4882a593Smuzhiyun struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
792*4882a593Smuzhiyun struct clk parent;
793*4882a593Smuzhiyun const struct cpg_core_clk *core;
794*4882a593Smuzhiyun const struct rcar_gen3_cpg_pll_config *pll_config =
795*4882a593Smuzhiyun priv->cpg_pll_config;
796*4882a593Smuzhiyun u32 value, mult, rate = 0;
797*4882a593Smuzhiyun int i, ret;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun debug("%s[%i] Clock: id=%lu\n", __func__, __LINE__, clk->id);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun ret = gen3_clk_get_parent(clk, &parent);
802*4882a593Smuzhiyun if (ret) {
803*4882a593Smuzhiyun printf("%s[%i] parent fail, ret=%i\n", __func__, __LINE__, ret);
804*4882a593Smuzhiyun return ret;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun if (gen3_clk_is_mod(clk)) {
808*4882a593Smuzhiyun rate = gen3_clk_get_rate(&parent);
809*4882a593Smuzhiyun debug("%s[%i] MOD clk: parent=%lu => rate=%u\n",
810*4882a593Smuzhiyun __func__, __LINE__, parent.id, rate);
811*4882a593Smuzhiyun return rate;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun ret = gen3_clk_get_core(clk, &core);
815*4882a593Smuzhiyun if (ret)
816*4882a593Smuzhiyun return ret;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun switch (core->type) {
819*4882a593Smuzhiyun case CLK_TYPE_IN:
820*4882a593Smuzhiyun if (core->id == CLK_EXTAL) {
821*4882a593Smuzhiyun rate = clk_get_rate(&priv->clk_extal);
822*4882a593Smuzhiyun debug("%s[%i] EXTAL clk: rate=%u\n",
823*4882a593Smuzhiyun __func__, __LINE__, rate);
824*4882a593Smuzhiyun return rate;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun if (core->id == CLK_EXTALR) {
828*4882a593Smuzhiyun rate = clk_get_rate(&priv->clk_extalr);
829*4882a593Smuzhiyun debug("%s[%i] EXTALR clk: rate=%u\n",
830*4882a593Smuzhiyun __func__, __LINE__, rate);
831*4882a593Smuzhiyun return rate;
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun return -EINVAL;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun case CLK_TYPE_GEN3_MAIN:
837*4882a593Smuzhiyun rate = gen3_clk_get_rate(&parent) / pll_config->extal_div;
838*4882a593Smuzhiyun debug("%s[%i] MAIN clk: parent=%i extal_div=%i => rate=%u\n",
839*4882a593Smuzhiyun __func__, __LINE__,
840*4882a593Smuzhiyun core->parent, pll_config->extal_div, rate);
841*4882a593Smuzhiyun return rate;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun case CLK_TYPE_GEN3_PLL0:
844*4882a593Smuzhiyun value = readl(priv->base + CPG_PLL0CR);
845*4882a593Smuzhiyun mult = (((value >> 24) & 0x7f) + 1) * 2;
846*4882a593Smuzhiyun rate = gen3_clk_get_rate(&parent) * mult;
847*4882a593Smuzhiyun debug("%s[%i] PLL0 clk: parent=%i mult=%u => rate=%u\n",
848*4882a593Smuzhiyun __func__, __LINE__, core->parent, mult, rate);
849*4882a593Smuzhiyun return rate;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun case CLK_TYPE_GEN3_PLL1:
852*4882a593Smuzhiyun rate = gen3_clk_get_rate(&parent) * pll_config->pll1_mult;
853*4882a593Smuzhiyun debug("%s[%i] PLL1 clk: parent=%i mul=%i => rate=%u\n",
854*4882a593Smuzhiyun __func__, __LINE__,
855*4882a593Smuzhiyun core->parent, pll_config->pll1_mult, rate);
856*4882a593Smuzhiyun return rate;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun case CLK_TYPE_GEN3_PLL2:
859*4882a593Smuzhiyun value = readl(priv->base + CPG_PLL2CR);
860*4882a593Smuzhiyun mult = (((value >> 24) & 0x7f) + 1) * 2;
861*4882a593Smuzhiyun rate = gen3_clk_get_rate(&parent) * mult;
862*4882a593Smuzhiyun debug("%s[%i] PLL2 clk: parent=%i mult=%u => rate=%u\n",
863*4882a593Smuzhiyun __func__, __LINE__, core->parent, mult, rate);
864*4882a593Smuzhiyun return rate;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun case CLK_TYPE_GEN3_PLL3:
867*4882a593Smuzhiyun rate = gen3_clk_get_rate(&parent) * pll_config->pll3_mult;
868*4882a593Smuzhiyun debug("%s[%i] PLL3 clk: parent=%i mul=%i => rate=%u\n",
869*4882a593Smuzhiyun __func__, __LINE__,
870*4882a593Smuzhiyun core->parent, pll_config->pll3_mult, rate);
871*4882a593Smuzhiyun return rate;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun case CLK_TYPE_GEN3_PLL4:
874*4882a593Smuzhiyun value = readl(priv->base + CPG_PLL4CR);
875*4882a593Smuzhiyun mult = (((value >> 24) & 0x7f) + 1) * 2;
876*4882a593Smuzhiyun rate = gen3_clk_get_rate(&parent) * mult;
877*4882a593Smuzhiyun debug("%s[%i] PLL4 clk: parent=%i mult=%u => rate=%u\n",
878*4882a593Smuzhiyun __func__, __LINE__, core->parent, mult, rate);
879*4882a593Smuzhiyun return rate;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun case CLK_TYPE_FF:
882*4882a593Smuzhiyun rate = (gen3_clk_get_rate(&parent) * core->mult) / core->div;
883*4882a593Smuzhiyun debug("%s[%i] FIXED clk: parent=%i div=%i mul=%i => rate=%u\n",
884*4882a593Smuzhiyun __func__, __LINE__,
885*4882a593Smuzhiyun core->parent, core->mult, core->div, rate);
886*4882a593Smuzhiyun return rate;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun case CLK_TYPE_GEN3_SD: /* FIXME */
889*4882a593Smuzhiyun value = readl(priv->base + core->offset);
890*4882a593Smuzhiyun value &= CPG_SD_STP_MASK | CPG_SD_FC_MASK;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cpg_sd_div_table); i++) {
893*4882a593Smuzhiyun if (cpg_sd_div_table[i].val != value)
894*4882a593Smuzhiyun continue;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun rate = gen3_clk_get_rate(&parent) /
897*4882a593Smuzhiyun cpg_sd_div_table[i].div;
898*4882a593Smuzhiyun debug("%s[%i] SD clk: parent=%i div=%i => rate=%u\n",
899*4882a593Smuzhiyun __func__, __LINE__,
900*4882a593Smuzhiyun core->parent, cpg_sd_div_table[i].div, rate);
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun return rate;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun return -EINVAL;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun printf("%s[%i] unknown fail\n", __func__, __LINE__);
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun return -ENOENT;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun
gen3_clk_set_rate(struct clk * clk,ulong rate)913*4882a593Smuzhiyun static ulong gen3_clk_set_rate(struct clk *clk, ulong rate)
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun return gen3_clk_get_rate(clk);
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
gen3_clk_of_xlate(struct clk * clk,struct ofnode_phandle_args * args)918*4882a593Smuzhiyun static int gen3_clk_of_xlate(struct clk *clk, struct ofnode_phandle_args *args)
919*4882a593Smuzhiyun {
920*4882a593Smuzhiyun if (args->args_count != 2) {
921*4882a593Smuzhiyun debug("Invaild args_count: %d\n", args->args_count);
922*4882a593Smuzhiyun return -EINVAL;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun clk->id = (args->args[0] << 16) | args->args[1];
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun return 0;
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun static const struct clk_ops gen3_clk_ops = {
931*4882a593Smuzhiyun .enable = gen3_clk_enable,
932*4882a593Smuzhiyun .disable = gen3_clk_disable,
933*4882a593Smuzhiyun .get_rate = gen3_clk_get_rate,
934*4882a593Smuzhiyun .set_rate = gen3_clk_set_rate,
935*4882a593Smuzhiyun .of_xlate = gen3_clk_of_xlate,
936*4882a593Smuzhiyun };
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun enum gen3_clk_model {
939*4882a593Smuzhiyun CLK_R8A7795,
940*4882a593Smuzhiyun CLK_R8A7796,
941*4882a593Smuzhiyun };
942*4882a593Smuzhiyun
gen3_clk_probe(struct udevice * dev)943*4882a593Smuzhiyun static int gen3_clk_probe(struct udevice *dev)
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun struct gen3_clk_priv *priv = dev_get_priv(dev);
946*4882a593Smuzhiyun enum gen3_clk_model model = dev_get_driver_data(dev);
947*4882a593Smuzhiyun fdt_addr_t rst_base;
948*4882a593Smuzhiyun u32 cpg_mode;
949*4882a593Smuzhiyun int ret;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun priv->base = (struct gen3_base *)devfdt_get_addr(dev);
952*4882a593Smuzhiyun if (!priv->base)
953*4882a593Smuzhiyun return -EINVAL;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun switch (model) {
956*4882a593Smuzhiyun case CLK_R8A7795:
957*4882a593Smuzhiyun priv->core_clk = r8a7795_core_clks;
958*4882a593Smuzhiyun priv->core_clk_size = ARRAY_SIZE(r8a7795_core_clks);
959*4882a593Smuzhiyun priv->mod_clk = r8a7795_mod_clks;
960*4882a593Smuzhiyun priv->mod_clk_size = ARRAY_SIZE(r8a7795_mod_clks);
961*4882a593Smuzhiyun ret = fdt_node_offset_by_compatible(gd->fdt_blob, -1,
962*4882a593Smuzhiyun "renesas,r8a7795-rst");
963*4882a593Smuzhiyun if (ret < 0)
964*4882a593Smuzhiyun return ret;
965*4882a593Smuzhiyun break;
966*4882a593Smuzhiyun case CLK_R8A7796:
967*4882a593Smuzhiyun priv->core_clk = r8a7796_core_clks;
968*4882a593Smuzhiyun priv->core_clk_size = ARRAY_SIZE(r8a7796_core_clks);
969*4882a593Smuzhiyun priv->mod_clk = r8a7796_mod_clks;
970*4882a593Smuzhiyun priv->mod_clk_size = ARRAY_SIZE(r8a7796_mod_clks);
971*4882a593Smuzhiyun ret = fdt_node_offset_by_compatible(gd->fdt_blob, -1,
972*4882a593Smuzhiyun "renesas,r8a7796-rst");
973*4882a593Smuzhiyun if (ret < 0)
974*4882a593Smuzhiyun return ret;
975*4882a593Smuzhiyun break;
976*4882a593Smuzhiyun default:
977*4882a593Smuzhiyun return -EINVAL;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun rst_base = fdtdec_get_addr(gd->fdt_blob, ret, "reg");
981*4882a593Smuzhiyun if (rst_base == FDT_ADDR_T_NONE)
982*4882a593Smuzhiyun return -EINVAL;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun cpg_mode = readl(rst_base + CPG_RST_MODEMR);
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun priv->cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
987*4882a593Smuzhiyun if (!priv->cpg_pll_config->extal_div)
988*4882a593Smuzhiyun return -EINVAL;
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun ret = clk_get_by_name(dev, "extal", &priv->clk_extal);
991*4882a593Smuzhiyun if (ret < 0)
992*4882a593Smuzhiyun return ret;
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun ret = clk_get_by_name(dev, "extalr", &priv->clk_extalr);
995*4882a593Smuzhiyun if (ret < 0)
996*4882a593Smuzhiyun return ret;
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun return 0;
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun static const struct udevice_id gen3_clk_ids[] = {
1002*4882a593Smuzhiyun { .compatible = "renesas,r8a7795-cpg-mssr", .data = CLK_R8A7795 },
1003*4882a593Smuzhiyun { .compatible = "renesas,r8a7796-cpg-mssr", .data = CLK_R8A7796 },
1004*4882a593Smuzhiyun { }
1005*4882a593Smuzhiyun };
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun U_BOOT_DRIVER(clk_gen3) = {
1008*4882a593Smuzhiyun .name = "clk_gen3",
1009*4882a593Smuzhiyun .id = UCLASS_CLK,
1010*4882a593Smuzhiyun .of_match = gen3_clk_ids,
1011*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct gen3_clk_priv),
1012*4882a593Smuzhiyun .ops = &gen3_clk_ops,
1013*4882a593Smuzhiyun .probe = gen3_clk_probe,
1014*4882a593Smuzhiyun };
1015