1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * ZynqMP clock driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2016 Xilinx, Inc.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <linux/bitops.h>
11*4882a593Smuzhiyun #include <clk-uclass.h>
12*4882a593Smuzhiyun #include <clk.h>
13*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
14*4882a593Smuzhiyun #include <dm.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun static const resource_size_t zynqmp_crf_apb_clkc_base = 0xfd1a0020;
19*4882a593Smuzhiyun static const resource_size_t zynqmp_crl_apb_clkc_base = 0xff5e0020;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* Full power domain clocks */
22*4882a593Smuzhiyun #define CRF_APB_APLL_CTRL (zynqmp_crf_apb_clkc_base + 0x00)
23*4882a593Smuzhiyun #define CRF_APB_DPLL_CTRL (zynqmp_crf_apb_clkc_base + 0x0c)
24*4882a593Smuzhiyun #define CRF_APB_VPLL_CTRL (zynqmp_crf_apb_clkc_base + 0x18)
25*4882a593Smuzhiyun #define CRF_APB_PLL_STATUS (zynqmp_crf_apb_clkc_base + 0x24)
26*4882a593Smuzhiyun #define CRF_APB_APLL_TO_LPD_CTRL (zynqmp_crf_apb_clkc_base + 0x28)
27*4882a593Smuzhiyun #define CRF_APB_DPLL_TO_LPD_CTRL (zynqmp_crf_apb_clkc_base + 0x2c)
28*4882a593Smuzhiyun #define CRF_APB_VPLL_TO_LPD_CTRL (zynqmp_crf_apb_clkc_base + 0x30)
29*4882a593Smuzhiyun /* Peripheral clocks */
30*4882a593Smuzhiyun #define CRF_APB_ACPU_CTRL (zynqmp_crf_apb_clkc_base + 0x40)
31*4882a593Smuzhiyun #define CRF_APB_DBG_TRACE_CTRL (zynqmp_crf_apb_clkc_base + 0x44)
32*4882a593Smuzhiyun #define CRF_APB_DBG_FPD_CTRL (zynqmp_crf_apb_clkc_base + 0x48)
33*4882a593Smuzhiyun #define CRF_APB_DP_VIDEO_REF_CTRL (zynqmp_crf_apb_clkc_base + 0x50)
34*4882a593Smuzhiyun #define CRF_APB_DP_AUDIO_REF_CTRL (zynqmp_crf_apb_clkc_base + 0x54)
35*4882a593Smuzhiyun #define CRF_APB_DP_STC_REF_CTRL (zynqmp_crf_apb_clkc_base + 0x5c)
36*4882a593Smuzhiyun #define CRF_APB_DDR_CTRL (zynqmp_crf_apb_clkc_base + 0x60)
37*4882a593Smuzhiyun #define CRF_APB_GPU_REF_CTRL (zynqmp_crf_apb_clkc_base + 0x64)
38*4882a593Smuzhiyun #define CRF_APB_SATA_REF_CTRL (zynqmp_crf_apb_clkc_base + 0x80)
39*4882a593Smuzhiyun #define CRF_APB_PCIE_REF_CTRL (zynqmp_crf_apb_clkc_base + 0x94)
40*4882a593Smuzhiyun #define CRF_APB_GDMA_REF_CTRL (zynqmp_crf_apb_clkc_base + 0x98)
41*4882a593Smuzhiyun #define CRF_APB_DPDMA_REF_CTRL (zynqmp_crf_apb_clkc_base + 0x9c)
42*4882a593Smuzhiyun #define CRF_APB_TOPSW_MAIN_CTRL (zynqmp_crf_apb_clkc_base + 0xa0)
43*4882a593Smuzhiyun #define CRF_APB_TOPSW_LSBUS_CTRL (zynqmp_crf_apb_clkc_base + 0xa4)
44*4882a593Smuzhiyun #define CRF_APB_GTGREF0_REF_CTRL (zynqmp_crf_apb_clkc_base + 0xa8)
45*4882a593Smuzhiyun #define CRF_APB_DBG_TSTMP_CTRL (zynqmp_crf_apb_clkc_base + 0xd8)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Low power domain clocks */
48*4882a593Smuzhiyun #define CRL_APB_IOPLL_CTRL (zynqmp_crl_apb_clkc_base + 0x00)
49*4882a593Smuzhiyun #define CRL_APB_RPLL_CTRL (zynqmp_crl_apb_clkc_base + 0x10)
50*4882a593Smuzhiyun #define CRL_APB_PLL_STATUS (zynqmp_crl_apb_clkc_base + 0x20)
51*4882a593Smuzhiyun #define CRL_APB_IOPLL_TO_FPD_CTRL (zynqmp_crl_apb_clkc_base + 0x24)
52*4882a593Smuzhiyun #define CRL_APB_RPLL_TO_FPD_CTRL (zynqmp_crl_apb_clkc_base + 0x28)
53*4882a593Smuzhiyun /* Peripheral clocks */
54*4882a593Smuzhiyun #define CRL_APB_USB3_DUAL_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x2c)
55*4882a593Smuzhiyun #define CRL_APB_GEM0_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x30)
56*4882a593Smuzhiyun #define CRL_APB_GEM1_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x34)
57*4882a593Smuzhiyun #define CRL_APB_GEM2_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x38)
58*4882a593Smuzhiyun #define CRL_APB_GEM3_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x3c)
59*4882a593Smuzhiyun #define CRL_APB_USB0_BUS_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x40)
60*4882a593Smuzhiyun #define CRL_APB_USB1_BUS_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x44)
61*4882a593Smuzhiyun #define CRL_APB_QSPI_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x48)
62*4882a593Smuzhiyun #define CRL_APB_SDIO0_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x4c)
63*4882a593Smuzhiyun #define CRL_APB_SDIO1_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x50)
64*4882a593Smuzhiyun #define CRL_APB_UART0_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x54)
65*4882a593Smuzhiyun #define CRL_APB_UART1_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x58)
66*4882a593Smuzhiyun #define CRL_APB_SPI0_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x5c)
67*4882a593Smuzhiyun #define CRL_APB_SPI1_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x60)
68*4882a593Smuzhiyun #define CRL_APB_CAN0_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x64)
69*4882a593Smuzhiyun #define CRL_APB_CAN1_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x68)
70*4882a593Smuzhiyun #define CRL_APB_CPU_R5_CTRL (zynqmp_crl_apb_clkc_base + 0x70)
71*4882a593Smuzhiyun #define CRL_APB_IOU_SWITCH_CTRL (zynqmp_crl_apb_clkc_base + 0x7c)
72*4882a593Smuzhiyun #define CRL_APB_CSU_PLL_CTRL (zynqmp_crl_apb_clkc_base + 0x80)
73*4882a593Smuzhiyun #define CRL_APB_PCAP_CTRL (zynqmp_crl_apb_clkc_base + 0x84)
74*4882a593Smuzhiyun #define CRL_APB_LPD_SWITCH_CTRL (zynqmp_crl_apb_clkc_base + 0x88)
75*4882a593Smuzhiyun #define CRL_APB_LPD_LSBUS_CTRL (zynqmp_crl_apb_clkc_base + 0x8c)
76*4882a593Smuzhiyun #define CRL_APB_DBG_LPD_CTRL (zynqmp_crl_apb_clkc_base + 0x90)
77*4882a593Smuzhiyun #define CRL_APB_NAND_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x94)
78*4882a593Smuzhiyun #define CRL_APB_ADMA_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x98)
79*4882a593Smuzhiyun #define CRL_APB_PL0_REF_CTRL (zynqmp_crl_apb_clkc_base + 0xa0)
80*4882a593Smuzhiyun #define CRL_APB_PL1_REF_CTRL (zynqmp_crl_apb_clkc_base + 0xa4)
81*4882a593Smuzhiyun #define CRL_APB_PL2_REF_CTRL (zynqmp_crl_apb_clkc_base + 0xa8)
82*4882a593Smuzhiyun #define CRL_APB_PL3_REF_CTRL (zynqmp_crl_apb_clkc_base + 0xac)
83*4882a593Smuzhiyun #define CRL_APB_PL0_THR_CNT (zynqmp_crl_apb_clkc_base + 0xb4)
84*4882a593Smuzhiyun #define CRL_APB_PL1_THR_CNT (zynqmp_crl_apb_clkc_base + 0xbc)
85*4882a593Smuzhiyun #define CRL_APB_PL2_THR_CNT (zynqmp_crl_apb_clkc_base + 0xc4)
86*4882a593Smuzhiyun #define CRL_APB_PL3_THR_CNT (zynqmp_crl_apb_clkc_base + 0xdc)
87*4882a593Smuzhiyun #define CRL_APB_GEM_TSU_REF_CTRL (zynqmp_crl_apb_clkc_base + 0xe0)
88*4882a593Smuzhiyun #define CRL_APB_DLL_REF_CTRL (zynqmp_crl_apb_clkc_base + 0xe4)
89*4882a593Smuzhiyun #define CRL_APB_AMS_REF_CTRL (zynqmp_crl_apb_clkc_base + 0xe8)
90*4882a593Smuzhiyun #define CRL_APB_I2C0_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x100)
91*4882a593Smuzhiyun #define CRL_APB_I2C1_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x104)
92*4882a593Smuzhiyun #define CRL_APB_TIMESTAMP_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x108)
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define ZYNQ_CLK_MAXDIV 0x3f
95*4882a593Smuzhiyun #define CLK_CTRL_DIV1_SHIFT 16
96*4882a593Smuzhiyun #define CLK_CTRL_DIV1_MASK (ZYNQ_CLK_MAXDIV << CLK_CTRL_DIV1_SHIFT)
97*4882a593Smuzhiyun #define CLK_CTRL_DIV0_SHIFT 8
98*4882a593Smuzhiyun #define CLK_CTRL_DIV0_MASK (ZYNQ_CLK_MAXDIV << CLK_CTRL_DIV0_SHIFT)
99*4882a593Smuzhiyun #define CLK_CTRL_SRCSEL_SHIFT 0
100*4882a593Smuzhiyun #define CLK_CTRL_SRCSEL_MASK (0x3 << CLK_CTRL_SRCSEL_SHIFT)
101*4882a593Smuzhiyun #define PLLCTRL_FBDIV_MASK 0x7f00
102*4882a593Smuzhiyun #define PLLCTRL_FBDIV_SHIFT 8
103*4882a593Smuzhiyun #define PLLCTRL_RESET_MASK 1
104*4882a593Smuzhiyun #define PLLCTRL_RESET_SHIFT 0
105*4882a593Smuzhiyun #define PLLCTRL_BYPASS_MASK 0x8
106*4882a593Smuzhiyun #define PLLCTRL_BYPASS_SHFT 3
107*4882a593Smuzhiyun #define PLLCTRL_POST_SRC_SHFT 24
108*4882a593Smuzhiyun #define PLLCTRL_POST_SRC_MASK (0x7 << PLLCTRL_POST_SRC_SHFT)
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define NUM_MIO_PINS 77
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun enum zynqmp_clk {
114*4882a593Smuzhiyun iopll, rpll,
115*4882a593Smuzhiyun apll, dpll, vpll,
116*4882a593Smuzhiyun iopll_to_fpd, rpll_to_fpd, apll_to_lpd, dpll_to_lpd, vpll_to_lpd,
117*4882a593Smuzhiyun acpu, acpu_half,
118*4882a593Smuzhiyun dbg_fpd, dbg_lpd, dbg_trace, dbg_tstmp,
119*4882a593Smuzhiyun dp_video_ref, dp_audio_ref,
120*4882a593Smuzhiyun dp_stc_ref, gdma_ref, dpdma_ref,
121*4882a593Smuzhiyun ddr_ref, sata_ref, pcie_ref,
122*4882a593Smuzhiyun gpu_ref, gpu_pp0_ref, gpu_pp1_ref,
123*4882a593Smuzhiyun topsw_main, topsw_lsbus,
124*4882a593Smuzhiyun gtgref0_ref,
125*4882a593Smuzhiyun lpd_switch, lpd_lsbus,
126*4882a593Smuzhiyun usb0_bus_ref, usb1_bus_ref, usb3_dual_ref, usb0, usb1,
127*4882a593Smuzhiyun cpu_r5, cpu_r5_core,
128*4882a593Smuzhiyun csu_spb, csu_pll, pcap,
129*4882a593Smuzhiyun iou_switch,
130*4882a593Smuzhiyun gem_tsu_ref, gem_tsu,
131*4882a593Smuzhiyun gem0_ref, gem1_ref, gem2_ref, gem3_ref,
132*4882a593Smuzhiyun gem0_rx, gem1_rx, gem2_rx, gem3_rx,
133*4882a593Smuzhiyun qspi_ref,
134*4882a593Smuzhiyun sdio0_ref, sdio1_ref,
135*4882a593Smuzhiyun uart0_ref, uart1_ref,
136*4882a593Smuzhiyun spi0_ref, spi1_ref,
137*4882a593Smuzhiyun nand_ref,
138*4882a593Smuzhiyun i2c0_ref, i2c1_ref, can0_ref, can1_ref, can0, can1,
139*4882a593Smuzhiyun dll_ref,
140*4882a593Smuzhiyun adma_ref,
141*4882a593Smuzhiyun timestamp_ref,
142*4882a593Smuzhiyun ams_ref,
143*4882a593Smuzhiyun pl0, pl1, pl2, pl3,
144*4882a593Smuzhiyun wdt,
145*4882a593Smuzhiyun clk_max,
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun static const char * const clk_names[clk_max] = {
149*4882a593Smuzhiyun "iopll", "rpll", "apll", "dpll",
150*4882a593Smuzhiyun "vpll", "iopll_to_fpd", "rpll_to_fpd",
151*4882a593Smuzhiyun "apll_to_lpd", "dpll_to_lpd", "vpll_to_lpd",
152*4882a593Smuzhiyun "acpu", "acpu_half", "dbf_fpd", "dbf_lpd",
153*4882a593Smuzhiyun "dbg_trace", "dbg_tstmp", "dp_video_ref",
154*4882a593Smuzhiyun "dp_audio_ref", "dp_stc_ref", "gdma_ref",
155*4882a593Smuzhiyun "dpdma_ref", "ddr_ref", "sata_ref", "pcie_ref",
156*4882a593Smuzhiyun "gpu_ref", "gpu_pp0_ref", "gpu_pp1_ref",
157*4882a593Smuzhiyun "topsw_main", "topsw_lsbus", "gtgref0_ref",
158*4882a593Smuzhiyun "lpd_switch", "lpd_lsbus", "usb0_bus_ref",
159*4882a593Smuzhiyun "usb1_bus_ref", "usb3_dual_ref", "usb0",
160*4882a593Smuzhiyun "usb1", "cpu_r5", "cpu_r5_core", "csu_spb",
161*4882a593Smuzhiyun "csu_pll", "pcap", "iou_switch", "gem_tsu_ref",
162*4882a593Smuzhiyun "gem_tsu", "gem0_ref", "gem1_ref", "gem2_ref",
163*4882a593Smuzhiyun "gem3_ref", "gem0_tx", "gem1_tx", "gem2_tx",
164*4882a593Smuzhiyun "gem3_tx", "qspi_ref", "sdio0_ref", "sdio1_ref",
165*4882a593Smuzhiyun "uart0_ref", "uart1_ref", "spi0_ref",
166*4882a593Smuzhiyun "spi1_ref", "nand_ref", "i2c0_ref", "i2c1_ref",
167*4882a593Smuzhiyun "can0_ref", "can1_ref", "can0", "can1",
168*4882a593Smuzhiyun "dll_ref", "adma_ref", "timestamp_ref",
169*4882a593Smuzhiyun "ams_ref", "pl0", "pl1", "pl2", "pl3", "wdt"
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun struct zynqmp_clk_priv {
173*4882a593Smuzhiyun unsigned long ps_clk_freq;
174*4882a593Smuzhiyun unsigned long video_clk;
175*4882a593Smuzhiyun unsigned long pss_alt_ref_clk;
176*4882a593Smuzhiyun unsigned long gt_crx_ref_clk;
177*4882a593Smuzhiyun unsigned long aux_ref_clk;
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
zynqmp_clk_get_register(enum zynqmp_clk id)180*4882a593Smuzhiyun static u32 zynqmp_clk_get_register(enum zynqmp_clk id)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun switch (id) {
183*4882a593Smuzhiyun case iopll:
184*4882a593Smuzhiyun return CRL_APB_IOPLL_CTRL;
185*4882a593Smuzhiyun case rpll:
186*4882a593Smuzhiyun return CRL_APB_RPLL_CTRL;
187*4882a593Smuzhiyun case apll:
188*4882a593Smuzhiyun return CRF_APB_APLL_CTRL;
189*4882a593Smuzhiyun case dpll:
190*4882a593Smuzhiyun return CRF_APB_DPLL_CTRL;
191*4882a593Smuzhiyun case vpll:
192*4882a593Smuzhiyun return CRF_APB_VPLL_CTRL;
193*4882a593Smuzhiyun case acpu:
194*4882a593Smuzhiyun return CRF_APB_ACPU_CTRL;
195*4882a593Smuzhiyun case ddr_ref:
196*4882a593Smuzhiyun return CRF_APB_DDR_CTRL;
197*4882a593Smuzhiyun case qspi_ref:
198*4882a593Smuzhiyun return CRL_APB_QSPI_REF_CTRL;
199*4882a593Smuzhiyun case gem0_ref:
200*4882a593Smuzhiyun return CRL_APB_GEM0_REF_CTRL;
201*4882a593Smuzhiyun case gem1_ref:
202*4882a593Smuzhiyun return CRL_APB_GEM1_REF_CTRL;
203*4882a593Smuzhiyun case gem2_ref:
204*4882a593Smuzhiyun return CRL_APB_GEM2_REF_CTRL;
205*4882a593Smuzhiyun case gem3_ref:
206*4882a593Smuzhiyun return CRL_APB_GEM3_REF_CTRL;
207*4882a593Smuzhiyun case uart0_ref:
208*4882a593Smuzhiyun return CRL_APB_UART0_REF_CTRL;
209*4882a593Smuzhiyun case uart1_ref:
210*4882a593Smuzhiyun return CRL_APB_UART1_REF_CTRL;
211*4882a593Smuzhiyun case sdio0_ref:
212*4882a593Smuzhiyun return CRL_APB_SDIO0_REF_CTRL;
213*4882a593Smuzhiyun case sdio1_ref:
214*4882a593Smuzhiyun return CRL_APB_SDIO1_REF_CTRL;
215*4882a593Smuzhiyun case spi0_ref:
216*4882a593Smuzhiyun return CRL_APB_SPI0_REF_CTRL;
217*4882a593Smuzhiyun case spi1_ref:
218*4882a593Smuzhiyun return CRL_APB_SPI1_REF_CTRL;
219*4882a593Smuzhiyun case nand_ref:
220*4882a593Smuzhiyun return CRL_APB_NAND_REF_CTRL;
221*4882a593Smuzhiyun case i2c0_ref:
222*4882a593Smuzhiyun return CRL_APB_I2C0_REF_CTRL;
223*4882a593Smuzhiyun case i2c1_ref:
224*4882a593Smuzhiyun return CRL_APB_I2C1_REF_CTRL;
225*4882a593Smuzhiyun case can0_ref:
226*4882a593Smuzhiyun return CRL_APB_CAN0_REF_CTRL;
227*4882a593Smuzhiyun case can1_ref:
228*4882a593Smuzhiyun return CRL_APB_CAN1_REF_CTRL;
229*4882a593Smuzhiyun default:
230*4882a593Smuzhiyun debug("Invalid clk id%d\n", id);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun return 0;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
zynqmp_clk_get_cpu_pll(u32 clk_ctrl)235*4882a593Smuzhiyun static enum zynqmp_clk zynqmp_clk_get_cpu_pll(u32 clk_ctrl)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun u32 srcsel = (clk_ctrl & CLK_CTRL_SRCSEL_MASK) >>
238*4882a593Smuzhiyun CLK_CTRL_SRCSEL_SHIFT;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun switch (srcsel) {
241*4882a593Smuzhiyun case 2:
242*4882a593Smuzhiyun return dpll;
243*4882a593Smuzhiyun case 3:
244*4882a593Smuzhiyun return vpll;
245*4882a593Smuzhiyun case 0 ... 1:
246*4882a593Smuzhiyun default:
247*4882a593Smuzhiyun return apll;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
zynqmp_clk_get_ddr_pll(u32 clk_ctrl)251*4882a593Smuzhiyun static enum zynqmp_clk zynqmp_clk_get_ddr_pll(u32 clk_ctrl)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun u32 srcsel = (clk_ctrl & CLK_CTRL_SRCSEL_MASK) >>
254*4882a593Smuzhiyun CLK_CTRL_SRCSEL_SHIFT;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun switch (srcsel) {
257*4882a593Smuzhiyun case 1:
258*4882a593Smuzhiyun return vpll;
259*4882a593Smuzhiyun case 0:
260*4882a593Smuzhiyun default:
261*4882a593Smuzhiyun return dpll;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
zynqmp_clk_get_peripheral_pll(u32 clk_ctrl)265*4882a593Smuzhiyun static enum zynqmp_clk zynqmp_clk_get_peripheral_pll(u32 clk_ctrl)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun u32 srcsel = (clk_ctrl & CLK_CTRL_SRCSEL_MASK) >>
268*4882a593Smuzhiyun CLK_CTRL_SRCSEL_SHIFT;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun switch (srcsel) {
271*4882a593Smuzhiyun case 2:
272*4882a593Smuzhiyun return rpll;
273*4882a593Smuzhiyun case 3:
274*4882a593Smuzhiyun return dpll;
275*4882a593Smuzhiyun case 0 ... 1:
276*4882a593Smuzhiyun default:
277*4882a593Smuzhiyun return iopll;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
zynqmp_clk_get_pll_src(ulong clk_ctrl,struct zynqmp_clk_priv * priv,bool is_pre_src)281*4882a593Smuzhiyun static ulong zynqmp_clk_get_pll_src(ulong clk_ctrl,
282*4882a593Smuzhiyun struct zynqmp_clk_priv *priv,
283*4882a593Smuzhiyun bool is_pre_src)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun u32 src_sel;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun if (is_pre_src)
288*4882a593Smuzhiyun src_sel = (clk_ctrl & PLLCTRL_POST_SRC_MASK) >>
289*4882a593Smuzhiyun PLLCTRL_POST_SRC_SHFT;
290*4882a593Smuzhiyun else
291*4882a593Smuzhiyun src_sel = (clk_ctrl & PLLCTRL_POST_SRC_MASK) >>
292*4882a593Smuzhiyun PLLCTRL_POST_SRC_SHFT;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun switch (src_sel) {
295*4882a593Smuzhiyun case 4:
296*4882a593Smuzhiyun return priv->video_clk;
297*4882a593Smuzhiyun case 5:
298*4882a593Smuzhiyun return priv->pss_alt_ref_clk;
299*4882a593Smuzhiyun case 6:
300*4882a593Smuzhiyun return priv->aux_ref_clk;
301*4882a593Smuzhiyun case 7:
302*4882a593Smuzhiyun return priv->gt_crx_ref_clk;
303*4882a593Smuzhiyun case 0 ... 3:
304*4882a593Smuzhiyun default:
305*4882a593Smuzhiyun return priv->ps_clk_freq;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
zynqmp_clk_get_pll_rate(struct zynqmp_clk_priv * priv,enum zynqmp_clk id)309*4882a593Smuzhiyun static ulong zynqmp_clk_get_pll_rate(struct zynqmp_clk_priv *priv,
310*4882a593Smuzhiyun enum zynqmp_clk id)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun u32 clk_ctrl, reset, mul;
313*4882a593Smuzhiyun ulong freq;
314*4882a593Smuzhiyun int ret;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun ret = zynqmp_mmio_read(zynqmp_clk_get_register(id), &clk_ctrl);
317*4882a593Smuzhiyun if (ret) {
318*4882a593Smuzhiyun printf("%s mio read fail\n", __func__);
319*4882a593Smuzhiyun return -EIO;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun if (clk_ctrl & PLLCTRL_BYPASS_MASK)
323*4882a593Smuzhiyun freq = zynqmp_clk_get_pll_src(clk_ctrl, priv, 0);
324*4882a593Smuzhiyun else
325*4882a593Smuzhiyun freq = zynqmp_clk_get_pll_src(clk_ctrl, priv, 1);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun reset = (clk_ctrl & PLLCTRL_RESET_MASK) >> PLLCTRL_RESET_SHIFT;
328*4882a593Smuzhiyun if (reset && !(clk_ctrl & PLLCTRL_BYPASS_MASK))
329*4882a593Smuzhiyun return 0;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun mul = (clk_ctrl & PLLCTRL_FBDIV_MASK) >> PLLCTRL_FBDIV_SHIFT;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun freq *= mul;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun if (clk_ctrl & (1 << 16))
336*4882a593Smuzhiyun freq /= 2;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun return freq;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
zynqmp_clk_get_cpu_rate(struct zynqmp_clk_priv * priv,enum zynqmp_clk id)341*4882a593Smuzhiyun static ulong zynqmp_clk_get_cpu_rate(struct zynqmp_clk_priv *priv,
342*4882a593Smuzhiyun enum zynqmp_clk id)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun u32 clk_ctrl, div;
345*4882a593Smuzhiyun enum zynqmp_clk pll;
346*4882a593Smuzhiyun int ret;
347*4882a593Smuzhiyun unsigned long pllrate;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun ret = zynqmp_mmio_read(CRF_APB_ACPU_CTRL, &clk_ctrl);
350*4882a593Smuzhiyun if (ret) {
351*4882a593Smuzhiyun printf("%s mio read fail\n", __func__);
352*4882a593Smuzhiyun return -EIO;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun div = (clk_ctrl & CLK_CTRL_DIV0_MASK) >> CLK_CTRL_DIV0_SHIFT;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun pll = zynqmp_clk_get_cpu_pll(clk_ctrl);
358*4882a593Smuzhiyun pllrate = zynqmp_clk_get_pll_rate(priv, pll);
359*4882a593Smuzhiyun if (IS_ERR_VALUE(pllrate))
360*4882a593Smuzhiyun return pllrate;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun return DIV_ROUND_CLOSEST(pllrate, div);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
zynqmp_clk_get_ddr_rate(struct zynqmp_clk_priv * priv)365*4882a593Smuzhiyun static ulong zynqmp_clk_get_ddr_rate(struct zynqmp_clk_priv *priv)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun u32 clk_ctrl, div;
368*4882a593Smuzhiyun enum zynqmp_clk pll;
369*4882a593Smuzhiyun int ret;
370*4882a593Smuzhiyun ulong pllrate;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun ret = zynqmp_mmio_read(CRF_APB_DDR_CTRL, &clk_ctrl);
373*4882a593Smuzhiyun if (ret) {
374*4882a593Smuzhiyun printf("%s mio read fail\n", __func__);
375*4882a593Smuzhiyun return -EIO;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun div = (clk_ctrl & CLK_CTRL_DIV0_MASK) >> CLK_CTRL_DIV0_SHIFT;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun pll = zynqmp_clk_get_ddr_pll(clk_ctrl);
381*4882a593Smuzhiyun pllrate = zynqmp_clk_get_pll_rate(priv, pll);
382*4882a593Smuzhiyun if (IS_ERR_VALUE(pllrate))
383*4882a593Smuzhiyun return pllrate;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun return DIV_ROUND_CLOSEST(pllrate, div);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
zynqmp_clk_get_peripheral_rate(struct zynqmp_clk_priv * priv,enum zynqmp_clk id,bool two_divs)388*4882a593Smuzhiyun static ulong zynqmp_clk_get_peripheral_rate(struct zynqmp_clk_priv *priv,
389*4882a593Smuzhiyun enum zynqmp_clk id, bool two_divs)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun enum zynqmp_clk pll;
392*4882a593Smuzhiyun u32 clk_ctrl, div0;
393*4882a593Smuzhiyun u32 div1 = 1;
394*4882a593Smuzhiyun int ret;
395*4882a593Smuzhiyun ulong pllrate;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun ret = zynqmp_mmio_read(zynqmp_clk_get_register(id), &clk_ctrl);
398*4882a593Smuzhiyun if (ret) {
399*4882a593Smuzhiyun printf("%s mio read fail\n", __func__);
400*4882a593Smuzhiyun return -EIO;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun div0 = (clk_ctrl & CLK_CTRL_DIV0_MASK) >> CLK_CTRL_DIV0_SHIFT;
404*4882a593Smuzhiyun if (!div0)
405*4882a593Smuzhiyun div0 = 1;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun if (two_divs) {
408*4882a593Smuzhiyun div1 = (clk_ctrl & CLK_CTRL_DIV1_MASK) >> CLK_CTRL_DIV1_SHIFT;
409*4882a593Smuzhiyun if (!div1)
410*4882a593Smuzhiyun div1 = 1;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun pll = zynqmp_clk_get_peripheral_pll(clk_ctrl);
414*4882a593Smuzhiyun pllrate = zynqmp_clk_get_pll_rate(priv, pll);
415*4882a593Smuzhiyun if (IS_ERR_VALUE(pllrate))
416*4882a593Smuzhiyun return pllrate;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun return
419*4882a593Smuzhiyun DIV_ROUND_CLOSEST(
420*4882a593Smuzhiyun DIV_ROUND_CLOSEST(pllrate, div0), div1);
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
zynqmp_clk_calc_peripheral_two_divs(ulong rate,ulong pll_rate,u32 * div0,u32 * div1)423*4882a593Smuzhiyun static unsigned long zynqmp_clk_calc_peripheral_two_divs(ulong rate,
424*4882a593Smuzhiyun ulong pll_rate,
425*4882a593Smuzhiyun u32 *div0, u32 *div1)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun long new_err, best_err = (long)(~0UL >> 1);
428*4882a593Smuzhiyun ulong new_rate, best_rate = 0;
429*4882a593Smuzhiyun u32 d0, d1;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun for (d0 = 1; d0 <= ZYNQ_CLK_MAXDIV; d0++) {
432*4882a593Smuzhiyun for (d1 = 1; d1 <= ZYNQ_CLK_MAXDIV >> 1; d1++) {
433*4882a593Smuzhiyun new_rate = DIV_ROUND_CLOSEST(
434*4882a593Smuzhiyun DIV_ROUND_CLOSEST(pll_rate, d0), d1);
435*4882a593Smuzhiyun new_err = abs(new_rate - rate);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun if (new_err < best_err) {
438*4882a593Smuzhiyun *div0 = d0;
439*4882a593Smuzhiyun *div1 = d1;
440*4882a593Smuzhiyun best_err = new_err;
441*4882a593Smuzhiyun best_rate = new_rate;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun return best_rate;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
zynqmp_clk_set_peripheral_rate(struct zynqmp_clk_priv * priv,enum zynqmp_clk id,ulong rate,bool two_divs)449*4882a593Smuzhiyun static ulong zynqmp_clk_set_peripheral_rate(struct zynqmp_clk_priv *priv,
450*4882a593Smuzhiyun enum zynqmp_clk id, ulong rate,
451*4882a593Smuzhiyun bool two_divs)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun enum zynqmp_clk pll;
454*4882a593Smuzhiyun u32 clk_ctrl, div0 = 0, div1 = 0;
455*4882a593Smuzhiyun ulong pll_rate, new_rate;
456*4882a593Smuzhiyun u32 reg;
457*4882a593Smuzhiyun int ret;
458*4882a593Smuzhiyun u32 mask;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun reg = zynqmp_clk_get_register(id);
461*4882a593Smuzhiyun ret = zynqmp_mmio_read(reg, &clk_ctrl);
462*4882a593Smuzhiyun if (ret) {
463*4882a593Smuzhiyun printf("%s mio read fail\n", __func__);
464*4882a593Smuzhiyun return -EIO;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun pll = zynqmp_clk_get_peripheral_pll(clk_ctrl);
468*4882a593Smuzhiyun pll_rate = zynqmp_clk_get_pll_rate(priv, pll);
469*4882a593Smuzhiyun if (IS_ERR_VALUE(pll_rate))
470*4882a593Smuzhiyun return pll_rate;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun clk_ctrl &= ~CLK_CTRL_DIV0_MASK;
473*4882a593Smuzhiyun if (two_divs) {
474*4882a593Smuzhiyun clk_ctrl &= ~CLK_CTRL_DIV1_MASK;
475*4882a593Smuzhiyun new_rate = zynqmp_clk_calc_peripheral_two_divs(rate, pll_rate,
476*4882a593Smuzhiyun &div0, &div1);
477*4882a593Smuzhiyun clk_ctrl |= div1 << CLK_CTRL_DIV1_SHIFT;
478*4882a593Smuzhiyun } else {
479*4882a593Smuzhiyun div0 = DIV_ROUND_CLOSEST(pll_rate, rate);
480*4882a593Smuzhiyun if (div0 > ZYNQ_CLK_MAXDIV)
481*4882a593Smuzhiyun div0 = ZYNQ_CLK_MAXDIV;
482*4882a593Smuzhiyun new_rate = DIV_ROUND_CLOSEST(rate, div0);
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun clk_ctrl |= div0 << CLK_CTRL_DIV0_SHIFT;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun mask = (ZYNQ_CLK_MAXDIV << CLK_CTRL_DIV0_SHIFT) |
487*4882a593Smuzhiyun (ZYNQ_CLK_MAXDIV << CLK_CTRL_DIV1_SHIFT);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun ret = zynqmp_mmio_write(reg, mask, clk_ctrl);
490*4882a593Smuzhiyun if (ret) {
491*4882a593Smuzhiyun printf("%s mio write fail\n", __func__);
492*4882a593Smuzhiyun return -EIO;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun return new_rate;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
zynqmp_clk_get_rate(struct clk * clk)498*4882a593Smuzhiyun static ulong zynqmp_clk_get_rate(struct clk *clk)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun struct zynqmp_clk_priv *priv = dev_get_priv(clk->dev);
501*4882a593Smuzhiyun enum zynqmp_clk id = clk->id;
502*4882a593Smuzhiyun bool two_divs = false;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun switch (id) {
505*4882a593Smuzhiyun case iopll ... vpll:
506*4882a593Smuzhiyun return zynqmp_clk_get_pll_rate(priv, id);
507*4882a593Smuzhiyun case acpu:
508*4882a593Smuzhiyun return zynqmp_clk_get_cpu_rate(priv, id);
509*4882a593Smuzhiyun case ddr_ref:
510*4882a593Smuzhiyun return zynqmp_clk_get_ddr_rate(priv);
511*4882a593Smuzhiyun case gem0_ref ... gem3_ref:
512*4882a593Smuzhiyun case qspi_ref ... can1_ref:
513*4882a593Smuzhiyun two_divs = true;
514*4882a593Smuzhiyun return zynqmp_clk_get_peripheral_rate(priv, id, two_divs);
515*4882a593Smuzhiyun default:
516*4882a593Smuzhiyun return -ENXIO;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
zynqmp_clk_set_rate(struct clk * clk,ulong rate)520*4882a593Smuzhiyun static ulong zynqmp_clk_set_rate(struct clk *clk, ulong rate)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun struct zynqmp_clk_priv *priv = dev_get_priv(clk->dev);
523*4882a593Smuzhiyun enum zynqmp_clk id = clk->id;
524*4882a593Smuzhiyun bool two_divs = true;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun switch (id) {
527*4882a593Smuzhiyun case gem0_ref ... gem3_ref:
528*4882a593Smuzhiyun case qspi_ref ... can1_ref:
529*4882a593Smuzhiyun return zynqmp_clk_set_peripheral_rate(priv, id,
530*4882a593Smuzhiyun rate, two_divs);
531*4882a593Smuzhiyun default:
532*4882a593Smuzhiyun return -ENXIO;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
soc_clk_dump(void)536*4882a593Smuzhiyun int soc_clk_dump(void)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun struct udevice *dev;
539*4882a593Smuzhiyun int i, ret;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun ret = uclass_get_device_by_driver(UCLASS_CLK,
542*4882a593Smuzhiyun DM_GET_DRIVER(zynqmp_clk), &dev);
543*4882a593Smuzhiyun if (ret)
544*4882a593Smuzhiyun return ret;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun printf("clk\t\tfrequency\n");
547*4882a593Smuzhiyun for (i = 0; i < clk_max; i++) {
548*4882a593Smuzhiyun const char *name = clk_names[i];
549*4882a593Smuzhiyun if (name) {
550*4882a593Smuzhiyun struct clk clk;
551*4882a593Smuzhiyun unsigned long rate;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun clk.id = i;
554*4882a593Smuzhiyun ret = clk_request(dev, &clk);
555*4882a593Smuzhiyun if (ret < 0)
556*4882a593Smuzhiyun return ret;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun rate = clk_get_rate(&clk);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun clk_free(&clk);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun if ((rate == (unsigned long)-ENOSYS) ||
563*4882a593Smuzhiyun (rate == (unsigned long)-ENXIO) ||
564*4882a593Smuzhiyun (rate == (unsigned long)-EIO))
565*4882a593Smuzhiyun printf("%10s%20s\n", name, "unknown");
566*4882a593Smuzhiyun else
567*4882a593Smuzhiyun printf("%10s%20lu\n", name, rate);
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun return 0;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
zynqmp_get_freq_by_name(char * name,struct udevice * dev,ulong * freq)574*4882a593Smuzhiyun static int zynqmp_get_freq_by_name(char *name, struct udevice *dev, ulong *freq)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun struct clk clk;
577*4882a593Smuzhiyun int ret;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun ret = clk_get_by_name(dev, name, &clk);
580*4882a593Smuzhiyun if (ret < 0) {
581*4882a593Smuzhiyun dev_err(dev, "failed to get %s\n", name);
582*4882a593Smuzhiyun return ret;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun *freq = clk_get_rate(&clk);
586*4882a593Smuzhiyun if (IS_ERR_VALUE(*freq)) {
587*4882a593Smuzhiyun dev_err(dev, "failed to get rate %s\n", name);
588*4882a593Smuzhiyun return -EINVAL;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun return 0;
592*4882a593Smuzhiyun }
zynqmp_clk_probe(struct udevice * dev)593*4882a593Smuzhiyun static int zynqmp_clk_probe(struct udevice *dev)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun int ret;
596*4882a593Smuzhiyun struct zynqmp_clk_priv *priv = dev_get_priv(dev);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun debug("%s\n", __func__);
599*4882a593Smuzhiyun ret = zynqmp_get_freq_by_name("pss_ref_clk", dev, &priv->ps_clk_freq);
600*4882a593Smuzhiyun if (ret < 0)
601*4882a593Smuzhiyun return -EINVAL;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun ret = zynqmp_get_freq_by_name("video_clk", dev, &priv->video_clk);
604*4882a593Smuzhiyun if (ret < 0)
605*4882a593Smuzhiyun return -EINVAL;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun ret = zynqmp_get_freq_by_name("pss_alt_ref_clk", dev,
608*4882a593Smuzhiyun &priv->pss_alt_ref_clk);
609*4882a593Smuzhiyun if (ret < 0)
610*4882a593Smuzhiyun return -EINVAL;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun ret = zynqmp_get_freq_by_name("aux_ref_clk", dev, &priv->aux_ref_clk);
613*4882a593Smuzhiyun if (ret < 0)
614*4882a593Smuzhiyun return -EINVAL;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun ret = zynqmp_get_freq_by_name("gt_crx_ref_clk", dev,
617*4882a593Smuzhiyun &priv->gt_crx_ref_clk);
618*4882a593Smuzhiyun if (ret < 0)
619*4882a593Smuzhiyun return -EINVAL;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun return 0;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun static struct clk_ops zynqmp_clk_ops = {
625*4882a593Smuzhiyun .set_rate = zynqmp_clk_set_rate,
626*4882a593Smuzhiyun .get_rate = zynqmp_clk_get_rate,
627*4882a593Smuzhiyun };
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun static const struct udevice_id zynqmp_clk_ids[] = {
630*4882a593Smuzhiyun { .compatible = "xlnx,zynqmp-clkc" },
631*4882a593Smuzhiyun { }
632*4882a593Smuzhiyun };
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun U_BOOT_DRIVER(zynqmp_clk) = {
635*4882a593Smuzhiyun .name = "zynqmp-clk",
636*4882a593Smuzhiyun .id = UCLASS_CLK,
637*4882a593Smuzhiyun .of_match = zynqmp_clk_ids,
638*4882a593Smuzhiyun .probe = zynqmp_clk_probe,
639*4882a593Smuzhiyun .ops = &zynqmp_clk_ops,
640*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct zynqmp_clk_priv),
641*4882a593Smuzhiyun };
642