xref: /OK3568_Linux_fs/u-boot/drivers/clk/at91/clk-system.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2016 Atmel Corporation
3*4882a593Smuzhiyun  *               Wenyou.Yang <wenyou.yang@atmel.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <clk-uclass.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <mach/at91_pmc.h>
13*4882a593Smuzhiyun #include "pmc.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define SYSTEM_MAX_ID		31
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /**
18*4882a593Smuzhiyun  * at91_system_clk_bind() - for the system clock driver
19*4882a593Smuzhiyun  * Recursively bind its children as clk devices.
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  * @return: 0 on success, or negative error code on failure
22*4882a593Smuzhiyun  */
at91_system_clk_bind(struct udevice * dev)23*4882a593Smuzhiyun static int at91_system_clk_bind(struct udevice *dev)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun 	return at91_clk_sub_device_bind(dev, "system-clk");
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun static const struct udevice_id at91_system_clk_match[] = {
29*4882a593Smuzhiyun 	{ .compatible = "atmel,at91rm9200-clk-system" },
30*4882a593Smuzhiyun 	{}
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun U_BOOT_DRIVER(at91_system_clk) = {
34*4882a593Smuzhiyun 	.name = "at91-system-clk",
35*4882a593Smuzhiyun 	.id = UCLASS_MISC,
36*4882a593Smuzhiyun 	.of_match = at91_system_clk_match,
37*4882a593Smuzhiyun 	.bind = at91_system_clk_bind,
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /*----------------------------------------------------------*/
41*4882a593Smuzhiyun 
is_pck(int id)42*4882a593Smuzhiyun static inline int is_pck(int id)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	return (id >= 8) && (id <= 15);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun 
system_clk_enable(struct clk * clk)47*4882a593Smuzhiyun static int system_clk_enable(struct clk *clk)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	struct pmc_platdata *plat = dev_get_platdata(clk->dev);
50*4882a593Smuzhiyun 	struct at91_pmc *pmc = plat->reg_base;
51*4882a593Smuzhiyun 	u32 mask;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	if (clk->id > SYSTEM_MAX_ID)
54*4882a593Smuzhiyun 		return -EINVAL;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	mask = BIT(clk->id);
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	writel(mask, &pmc->scer);
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	/**
61*4882a593Smuzhiyun 	 * For the programmable clocks the Ready status in the PMC
62*4882a593Smuzhiyun 	 * status register should be checked after enabling.
63*4882a593Smuzhiyun 	 * For other clocks this is unnecessary.
64*4882a593Smuzhiyun 	 */
65*4882a593Smuzhiyun 	if (!is_pck(clk->id))
66*4882a593Smuzhiyun 		return 0;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	while (!(readl(&pmc->sr) & mask))
69*4882a593Smuzhiyun 		;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	return 0;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun static struct clk_ops system_clk_ops = {
75*4882a593Smuzhiyun 	.of_xlate = at91_clk_of_xlate,
76*4882a593Smuzhiyun 	.enable = system_clk_enable,
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun U_BOOT_DRIVER(system_clk) = {
80*4882a593Smuzhiyun 	.name = "system-clk",
81*4882a593Smuzhiyun 	.id = UCLASS_CLK,
82*4882a593Smuzhiyun 	.probe = at91_clk_probe,
83*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct pmc_platdata),
84*4882a593Smuzhiyun 	.ops = &system_clk_ops,
85*4882a593Smuzhiyun };
86