1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2016 Atmel Corporation
3*4882a593Smuzhiyun * Wenyou.Yang <wenyou.yang@atmel.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <clk-uclass.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <mach/at91_pmc.h>
13*4882a593Smuzhiyun #include "pmc.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define GENERATED_SOURCE_MAX 6
18*4882a593Smuzhiyun #define GENERATED_MAX_DIV 255
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /**
21*4882a593Smuzhiyun * generated_clk_bind() - for the generated clock driver
22*4882a593Smuzhiyun * Recursively bind its children as clk devices.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * @return: 0 on success, or negative error code on failure
25*4882a593Smuzhiyun */
generated_clk_bind(struct udevice * dev)26*4882a593Smuzhiyun static int generated_clk_bind(struct udevice *dev)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun return at91_clk_sub_device_bind(dev, "generic-clk");
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static const struct udevice_id generated_clk_match[] = {
32*4882a593Smuzhiyun { .compatible = "atmel,sama5d2-clk-generated" },
33*4882a593Smuzhiyun {}
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun U_BOOT_DRIVER(generated_clk) = {
37*4882a593Smuzhiyun .name = "generated-clk",
38*4882a593Smuzhiyun .id = UCLASS_MISC,
39*4882a593Smuzhiyun .of_match = generated_clk_match,
40*4882a593Smuzhiyun .bind = generated_clk_bind,
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /*-------------------------------------------------------------*/
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun struct generic_clk_priv {
46*4882a593Smuzhiyun u32 num_parents;
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
generic_clk_get_rate(struct clk * clk)49*4882a593Smuzhiyun static ulong generic_clk_get_rate(struct clk *clk)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun struct pmc_platdata *plat = dev_get_platdata(clk->dev);
52*4882a593Smuzhiyun struct at91_pmc *pmc = plat->reg_base;
53*4882a593Smuzhiyun struct clk parent;
54*4882a593Smuzhiyun ulong clk_rate;
55*4882a593Smuzhiyun u32 tmp, gckdiv;
56*4882a593Smuzhiyun u8 parent_id;
57*4882a593Smuzhiyun int ret;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun writel(clk->id & AT91_PMC_PCR_PID_MASK, &pmc->pcr);
60*4882a593Smuzhiyun tmp = readl(&pmc->pcr);
61*4882a593Smuzhiyun parent_id = (tmp >> AT91_PMC_PCR_GCKCSS_OFFSET) &
62*4882a593Smuzhiyun AT91_PMC_PCR_GCKCSS_MASK;
63*4882a593Smuzhiyun gckdiv = (tmp >> AT91_PMC_PCR_GCKDIV_OFFSET) & AT91_PMC_PCR_GCKDIV_MASK;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun ret = clk_get_by_index(dev_get_parent(clk->dev), parent_id, &parent);
66*4882a593Smuzhiyun if (ret)
67*4882a593Smuzhiyun return 0;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun clk_rate = clk_get_rate(&parent) / (gckdiv + 1);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun clk_free(&parent);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun return clk_rate;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
generic_clk_set_rate(struct clk * clk,ulong rate)76*4882a593Smuzhiyun static ulong generic_clk_set_rate(struct clk *clk, ulong rate)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun struct pmc_platdata *plat = dev_get_platdata(clk->dev);
79*4882a593Smuzhiyun struct at91_pmc *pmc = plat->reg_base;
80*4882a593Smuzhiyun struct generic_clk_priv *priv = dev_get_priv(clk->dev);
81*4882a593Smuzhiyun struct clk parent, best_parent;
82*4882a593Smuzhiyun ulong tmp_rate, best_rate = rate, parent_rate;
83*4882a593Smuzhiyun int tmp_diff, best_diff = -1;
84*4882a593Smuzhiyun u32 div, best_div = 0;
85*4882a593Smuzhiyun u8 best_parent_id = 0;
86*4882a593Smuzhiyun u8 i;
87*4882a593Smuzhiyun u32 tmp;
88*4882a593Smuzhiyun int ret;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun for (i = 0; i < priv->num_parents; i++) {
91*4882a593Smuzhiyun ret = clk_get_by_index(dev_get_parent(clk->dev), i, &parent);
92*4882a593Smuzhiyun if (ret)
93*4882a593Smuzhiyun return ret;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun parent_rate = clk_get_rate(&parent);
96*4882a593Smuzhiyun if (IS_ERR_VALUE(parent_rate))
97*4882a593Smuzhiyun return parent_rate;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun for (div = 1; div < GENERATED_MAX_DIV + 2; div++) {
100*4882a593Smuzhiyun tmp_rate = DIV_ROUND_CLOSEST(parent_rate, div);
101*4882a593Smuzhiyun if (rate < tmp_rate)
102*4882a593Smuzhiyun continue;
103*4882a593Smuzhiyun tmp_diff = rate - tmp_rate;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun if (best_diff < 0 || best_diff > tmp_diff) {
106*4882a593Smuzhiyun best_rate = tmp_rate;
107*4882a593Smuzhiyun best_diff = tmp_diff;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun best_div = div - 1;
110*4882a593Smuzhiyun best_parent = parent;
111*4882a593Smuzhiyun best_parent_id = i;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun if (!best_diff || tmp_rate < rate)
115*4882a593Smuzhiyun break;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun if (!best_diff)
119*4882a593Smuzhiyun break;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun debug("GCK: best parent: %s, best_rate = %ld, best_div = %d\n",
123*4882a593Smuzhiyun best_parent.dev->name, best_rate, best_div);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun ret = clk_enable(&best_parent);
126*4882a593Smuzhiyun if (ret)
127*4882a593Smuzhiyun return ret;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun writel(clk->id & AT91_PMC_PCR_PID_MASK, &pmc->pcr);
130*4882a593Smuzhiyun tmp = readl(&pmc->pcr);
131*4882a593Smuzhiyun tmp &= ~(AT91_PMC_PCR_GCKDIV | AT91_PMC_PCR_GCKCSS);
132*4882a593Smuzhiyun tmp |= AT91_PMC_PCR_GCKCSS_(best_parent_id) |
133*4882a593Smuzhiyun AT91_PMC_PCR_CMD_WRITE |
134*4882a593Smuzhiyun AT91_PMC_PCR_GCKDIV_(best_div) |
135*4882a593Smuzhiyun AT91_PMC_PCR_GCKEN;
136*4882a593Smuzhiyun writel(tmp, &pmc->pcr);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun while (!(readl(&pmc->sr) & AT91_PMC_GCKRDY))
139*4882a593Smuzhiyun ;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return 0;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun static struct clk_ops generic_clk_ops = {
145*4882a593Smuzhiyun .of_xlate = at91_clk_of_xlate,
146*4882a593Smuzhiyun .get_rate = generic_clk_get_rate,
147*4882a593Smuzhiyun .set_rate = generic_clk_set_rate,
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun
generic_clk_ofdata_to_platdata(struct udevice * dev)150*4882a593Smuzhiyun static int generic_clk_ofdata_to_platdata(struct udevice *dev)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun struct generic_clk_priv *priv = dev_get_priv(dev);
153*4882a593Smuzhiyun u32 cells[GENERATED_SOURCE_MAX];
154*4882a593Smuzhiyun u32 num_parents;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun num_parents = fdtdec_get_int_array_count(gd->fdt_blob,
157*4882a593Smuzhiyun dev_of_offset(dev_get_parent(dev)), "clocks", cells,
158*4882a593Smuzhiyun GENERATED_SOURCE_MAX);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun if (!num_parents)
161*4882a593Smuzhiyun return -1;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun priv->num_parents = num_parents;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun return 0;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun U_BOOT_DRIVER(generic_clk) = {
169*4882a593Smuzhiyun .name = "generic-clk",
170*4882a593Smuzhiyun .id = UCLASS_CLK,
171*4882a593Smuzhiyun .probe = at91_clk_probe,
172*4882a593Smuzhiyun .ofdata_to_platdata = generic_clk_ofdata_to_platdata,
173*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct generic_clk_priv),
174*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct pmc_platdata),
175*4882a593Smuzhiyun .ops = &generic_clk_ops,
176*4882a593Smuzhiyun };
177