xref: /OK3568_Linux_fs/u-boot/drivers/ata/sata_sil.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2011 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  * Author: Tang Yuantian <b29983@freescale.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef SATA_SIL3132_H
9*4882a593Smuzhiyun #define SATA_SIL3132_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #define READ_CMD	0
12*4882a593Smuzhiyun #define WRITE_CMD	1
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /*
15*4882a593Smuzhiyun  * SATA device driver struct for each dev
16*4882a593Smuzhiyun  */
17*4882a593Smuzhiyun struct sil_sata {
18*4882a593Smuzhiyun 	char	name[12];
19*4882a593Smuzhiyun 	void	*port;	/* the port base address */
20*4882a593Smuzhiyun 	int		lba48;
21*4882a593Smuzhiyun 	u16		pio;
22*4882a593Smuzhiyun 	u16		mwdma;
23*4882a593Smuzhiyun 	u16		udma;
24*4882a593Smuzhiyun 	pci_dev_t devno;
25*4882a593Smuzhiyun 	int		wcache;
26*4882a593Smuzhiyun 	int		flush;
27*4882a593Smuzhiyun 	int		flush_ext;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* sata info for each controller */
31*4882a593Smuzhiyun struct sata_info {
32*4882a593Smuzhiyun 	ulong iobase[3];
33*4882a593Smuzhiyun 	pci_dev_t devno;
34*4882a593Smuzhiyun 	int portbase;
35*4882a593Smuzhiyun 	int maxport;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun  * Scatter gather entry (SGE),MUST 8 bytes aligned
40*4882a593Smuzhiyun  */
41*4882a593Smuzhiyun struct sil_sge {
42*4882a593Smuzhiyun 	__le64 addr;
43*4882a593Smuzhiyun 	__le32 cnt;
44*4882a593Smuzhiyun 	__le32 flags;
45*4882a593Smuzhiyun } __attribute__ ((aligned(8), packed));
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /*
48*4882a593Smuzhiyun  * Port request block, MUST 8 bytes aligned
49*4882a593Smuzhiyun  */
50*4882a593Smuzhiyun struct sil_prb {
51*4882a593Smuzhiyun 	__le16 ctrl;
52*4882a593Smuzhiyun 	__le16 prot;
53*4882a593Smuzhiyun 	__le32 rx_cnt;
54*4882a593Smuzhiyun 	struct sata_fis_h2d fis;
55*4882a593Smuzhiyun } __attribute__ ((aligned(8), packed));
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun struct sil_cmd_block {
58*4882a593Smuzhiyun 	struct sil_prb prb;
59*4882a593Smuzhiyun 	struct sil_sge sge;
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun enum {
63*4882a593Smuzhiyun 	HOST_SLOT_STAT		= 0x00, /* 32 bit slot stat * 4 */
64*4882a593Smuzhiyun 	HOST_CTRL		= 0x40,
65*4882a593Smuzhiyun 	HOST_IRQ_STAT		= 0x44,
66*4882a593Smuzhiyun 	HOST_PHY_CFG		= 0x48,
67*4882a593Smuzhiyun 	HOST_BIST_CTRL		= 0x50,
68*4882a593Smuzhiyun 	HOST_BIST_PTRN		= 0x54,
69*4882a593Smuzhiyun 	HOST_BIST_STAT		= 0x58,
70*4882a593Smuzhiyun 	HOST_MEM_BIST_STAT	= 0x5c,
71*4882a593Smuzhiyun 	HOST_FLASH_CMD		= 0x70,
72*4882a593Smuzhiyun 		/* 8 bit regs */
73*4882a593Smuzhiyun 	HOST_FLASH_DATA		= 0x74,
74*4882a593Smuzhiyun 	HOST_TRANSITION_DETECT	= 0x75,
75*4882a593Smuzhiyun 	HOST_GPIO_CTRL		= 0x76,
76*4882a593Smuzhiyun 	HOST_I2C_ADDR		= 0x78, /* 32 bit */
77*4882a593Smuzhiyun 	HOST_I2C_DATA		= 0x7c,
78*4882a593Smuzhiyun 	HOST_I2C_XFER_CNT	= 0x7e,
79*4882a593Smuzhiyun 	HOST_I2C_CTRL		= 0x7f,
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/* HOST_SLOT_STAT bits */
82*4882a593Smuzhiyun 	HOST_SSTAT_ATTN		= (1 << 31),
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/* HOST_CTRL bits */
85*4882a593Smuzhiyun 	HOST_CTRL_M66EN		= (1 << 16), /* M66EN PCI bus signal */
86*4882a593Smuzhiyun 	HOST_CTRL_TRDY		= (1 << 17), /* latched PCI TRDY */
87*4882a593Smuzhiyun 	HOST_CTRL_STOP		= (1 << 18), /* latched PCI STOP */
88*4882a593Smuzhiyun 	HOST_CTRL_DEVSEL	= (1 << 19), /* latched PCI DEVSEL */
89*4882a593Smuzhiyun 	HOST_CTRL_REQ64		= (1 << 20), /* latched PCI REQ64 */
90*4882a593Smuzhiyun 	HOST_CTRL_GLOBAL_RST	= (1 << 31), /* global reset */
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	/*
93*4882a593Smuzhiyun 	 * Port registers
94*4882a593Smuzhiyun 	 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
95*4882a593Smuzhiyun 	 */
96*4882a593Smuzhiyun 	PORT_REGS_SIZE		= 0x2000,
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	PORT_LRAM		= 0x0000, /* 31 LRAM slots and PMP regs */
99*4882a593Smuzhiyun 	PORT_LRAM_SLOT_SZ	= 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	PORT_PMP		= 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
102*4882a593Smuzhiyun 	PORT_PMP_STATUS		= 0x0000, /* port device status offset */
103*4882a593Smuzhiyun 	PORT_PMP_QACTIVE	= 0x0004, /* port device QActive offset */
104*4882a593Smuzhiyun 	PORT_PMP_SIZE		= 0x0008, /* 8 bytes per PMP */
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	/* 32 bit regs */
107*4882a593Smuzhiyun 	PORT_CTRL_STAT		= 0x1000, /* write: ctrl-set, read: stat */
108*4882a593Smuzhiyun 	PORT_CTRL_CLR		= 0x1004, /* write: ctrl-clear */
109*4882a593Smuzhiyun 	PORT_IRQ_STAT		= 0x1008, /* high: status, low: interrupt */
110*4882a593Smuzhiyun 	PORT_IRQ_ENABLE_SET	= 0x1010, /* write: enable-set */
111*4882a593Smuzhiyun 	PORT_IRQ_ENABLE_CLR	= 0x1014, /* write: enable-clear */
112*4882a593Smuzhiyun 	PORT_ACTIVATE_UPPER_ADDR = 0x101c,
113*4882a593Smuzhiyun 	PORT_EXEC_FIFO		= 0x1020, /* command execution fifo */
114*4882a593Smuzhiyun 	PORT_CMD_ERR		= 0x1024, /* command error number */
115*4882a593Smuzhiyun 	PORT_FIS_CFG		= 0x1028,
116*4882a593Smuzhiyun 	PORT_FIFO_THRES		= 0x102c,
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* 16 bit regs */
119*4882a593Smuzhiyun 	PORT_DECODE_ERR_CNT	= 0x1040,
120*4882a593Smuzhiyun 	PORT_DECODE_ERR_THRESH	= 0x1042,
121*4882a593Smuzhiyun 	PORT_CRC_ERR_CNT	= 0x1044,
122*4882a593Smuzhiyun 	PORT_CRC_ERR_THRESH	= 0x1046,
123*4882a593Smuzhiyun 	PORT_HSHK_ERR_CNT	= 0x1048,
124*4882a593Smuzhiyun 	PORT_HSHK_ERR_THRESH	= 0x104a,
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/* 32 bit regs */
127*4882a593Smuzhiyun 	PORT_PHY_CFG		= 0x1050,
128*4882a593Smuzhiyun 	PORT_SLOT_STAT		= 0x1800,
129*4882a593Smuzhiyun 	PORT_CMD_ACTIVATE	= 0x1c00, /* 64 bit cmd activate * 31 */
130*4882a593Smuzhiyun 	PORT_CONTEXT		= 0x1e04,
131*4882a593Smuzhiyun 	PORT_EXEC_DIAG		= 0x1e00, /* 32bit exec diag * 16 */
132*4882a593Smuzhiyun 	PORT_PSD_DIAG		= 0x1e40, /* 32bit psd diag * 16 */
133*4882a593Smuzhiyun 	PORT_SCONTROL		= 0x1f00,
134*4882a593Smuzhiyun 	PORT_SSTATUS		= 0x1f04,
135*4882a593Smuzhiyun 	PORT_SERROR		= 0x1f08,
136*4882a593Smuzhiyun 	PORT_SACTIVE		= 0x1f0c,
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/* PORT_CTRL_STAT bits */
139*4882a593Smuzhiyun 	PORT_CS_PORT_RST	= (1 << 0), /* port reset */
140*4882a593Smuzhiyun 	PORT_CS_DEV_RST		= (1 << 1), /* device reset */
141*4882a593Smuzhiyun 	PORT_CS_INIT		= (1 << 2), /* port initialize */
142*4882a593Smuzhiyun 	PORT_CS_IRQ_WOC		= (1 << 3), /* interrupt write one to clear */
143*4882a593Smuzhiyun 	PORT_CS_CDB16		= (1 << 5), /* 0=12b cdb, 1=16b cdb */
144*4882a593Smuzhiyun 	PORT_CS_PMP_RESUME	= (1 << 6), /* PMP resume */
145*4882a593Smuzhiyun 	PORT_CS_32BIT_ACTV	= (1 << 10), /* 32-bit activation */
146*4882a593Smuzhiyun 	PORT_CS_PMP_EN		= (1 << 13), /* port multiplier enable */
147*4882a593Smuzhiyun 	PORT_CS_RDY		= (1 << 31), /* port ready to accept commands */
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	/* PORT_IRQ_STAT/ENABLE_SET/CLR */
150*4882a593Smuzhiyun 	/* bits[11:0] are masked */
151*4882a593Smuzhiyun 	PORT_IRQ_COMPLETE	= (1 << 0), /* command(s) completed */
152*4882a593Smuzhiyun 	PORT_IRQ_ERROR		= (1 << 1), /* command execution error */
153*4882a593Smuzhiyun 	PORT_IRQ_PORTRDY_CHG	= (1 << 2), /* port ready change */
154*4882a593Smuzhiyun 	PORT_IRQ_PWR_CHG	= (1 << 3), /* power management change */
155*4882a593Smuzhiyun 	PORT_IRQ_PHYRDY_CHG	= (1 << 4), /* PHY ready change */
156*4882a593Smuzhiyun 	PORT_IRQ_COMWAKE	= (1 << 5), /* COMWAKE received */
157*4882a593Smuzhiyun 	PORT_IRQ_UNK_FIS	= (1 << 6), /* unknown FIS received */
158*4882a593Smuzhiyun 	PORT_IRQ_DEV_XCHG	= (1 << 7), /* device exchanged */
159*4882a593Smuzhiyun 	PORT_IRQ_8B10B		= (1 << 8), /* 8b/10b decode error threshold */
160*4882a593Smuzhiyun 	PORT_IRQ_CRC		= (1 << 9), /* CRC error threshold */
161*4882a593Smuzhiyun 	PORT_IRQ_HANDSHAKE	= (1 << 10), /* handshake error threshold */
162*4882a593Smuzhiyun 	PORT_IRQ_SDB_NOTIFY	= (1 << 11), /* SDB notify received */
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	DEF_PORT_IRQ		= PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
165*4882a593Smuzhiyun 				  PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
166*4882a593Smuzhiyun 				  PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	/* bits[27:16] are unmasked (raw) */
169*4882a593Smuzhiyun 	PORT_IRQ_RAW_SHIFT	= 16,
170*4882a593Smuzhiyun 	PORT_IRQ_MASKED_MASK	= 0x7ff,
171*4882a593Smuzhiyun 	PORT_IRQ_RAW_MASK	= (0x7ff << PORT_IRQ_RAW_SHIFT),
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	/* ENABLE_SET/CLR specific, intr steering - 2 bit field */
174*4882a593Smuzhiyun 	PORT_IRQ_STEER_SHIFT	= 30,
175*4882a593Smuzhiyun 	PORT_IRQ_STEER_MASK	= (3 << PORT_IRQ_STEER_SHIFT),
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/* PORT_CMD_ERR constants */
178*4882a593Smuzhiyun 	PORT_CERR_DEV		= 1, /* Error bit in D2H Register FIS */
179*4882a593Smuzhiyun 	PORT_CERR_SDB		= 2, /* Error bit in SDB FIS */
180*4882a593Smuzhiyun 	PORT_CERR_DATA		= 3, /* Error in data FIS not detected by dev */
181*4882a593Smuzhiyun 	PORT_CERR_SEND		= 4, /* Initial cmd FIS transmission failure */
182*4882a593Smuzhiyun 	PORT_CERR_INCONSISTENT	= 5, /* Protocol mismatch */
183*4882a593Smuzhiyun 	PORT_CERR_DIRECTION	= 6, /* Data direction mismatch */
184*4882a593Smuzhiyun 	PORT_CERR_UNDERRUN	= 7, /* Ran out of SGEs while writing */
185*4882a593Smuzhiyun 	PORT_CERR_OVERRUN	= 8, /* Ran out of SGEs while reading */
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	/* bits of PRB control field */
188*4882a593Smuzhiyun 	PRB_CTRL_PROTOCOL	= (1 << 0), /* override def. ATA protocol */
189*4882a593Smuzhiyun 	PRB_CTRL_PACKET_READ	= (1 << 4), /* PACKET cmd read */
190*4882a593Smuzhiyun 	PRB_CTRL_PACKET_WRITE	= (1 << 5), /* PACKET cmd write */
191*4882a593Smuzhiyun 	PRB_CTRL_NIEN		= (1 << 6), /* Mask completion irq */
192*4882a593Smuzhiyun 	PRB_CTRL_SRST		= (1 << 7), /* Soft reset request (ign BSY?) */
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/* PRB protocol field */
195*4882a593Smuzhiyun 	PRB_PROT_PACKET		= (1 << 0),
196*4882a593Smuzhiyun 	PRB_PROT_TCQ		= (1 << 1),
197*4882a593Smuzhiyun 	PRB_PROT_NCQ		= (1 << 2),
198*4882a593Smuzhiyun 	PRB_PROT_READ		= (1 << 3),
199*4882a593Smuzhiyun 	PRB_PROT_WRITE		= (1 << 4),
200*4882a593Smuzhiyun 	PRB_PROT_TRANSPARENT	= (1 << 5),
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	/*
203*4882a593Smuzhiyun 	 * Other constants
204*4882a593Smuzhiyun 	 */
205*4882a593Smuzhiyun 	SGE_TRM			= (1 << 31), /* Last SGE in chain */
206*4882a593Smuzhiyun 	SGE_LNK			= (1 << 30), /* linked list
207*4882a593Smuzhiyun 						Points to SGT, not SGE */
208*4882a593Smuzhiyun 	SGE_DRD			= (1 << 29), /* discard data read (/dev/null)
209*4882a593Smuzhiyun 						data address ignored */
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	CMD_ERR		= 0x21,
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #endif
215