1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2011 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun * Author: Tang Yuantian <b29983@freescale.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <pci.h>
10*4882a593Smuzhiyun #include <command.h>
11*4882a593Smuzhiyun #include <asm/byteorder.h>
12*4882a593Smuzhiyun #include <malloc.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <fis.h>
15*4882a593Smuzhiyun #include <sata.h>
16*4882a593Smuzhiyun #include <libata.h>
17*4882a593Smuzhiyun #include <sata.h>
18*4882a593Smuzhiyun #include "sata_sil.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* Convert sectorsize to wordsize */
21*4882a593Smuzhiyun #define ATA_SECTOR_WORDS (ATA_SECT_SIZE/2)
22*4882a593Smuzhiyun #define virt_to_bus(devno, v) pci_virt_to_mem(devno, (void *) (v))
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun static struct sata_info sata_info;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun static struct pci_device_id supported[] = {
27*4882a593Smuzhiyun {PCI_VENDOR_ID_SILICONIMAGE, PCI_DEVICE_ID_SIL3131},
28*4882a593Smuzhiyun {PCI_VENDOR_ID_SILICONIMAGE, PCI_DEVICE_ID_SIL3132},
29*4882a593Smuzhiyun {PCI_VENDOR_ID_SILICONIMAGE, PCI_DEVICE_ID_SIL3124},
30*4882a593Smuzhiyun {}
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
sil_sata_dump_fis(struct sata_fis_d2h * s)33*4882a593Smuzhiyun static void sil_sata_dump_fis(struct sata_fis_d2h *s)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun printf("Status FIS dump:\n");
36*4882a593Smuzhiyun printf("fis_type: %02x\n", s->fis_type);
37*4882a593Smuzhiyun printf("pm_port_i: %02x\n", s->pm_port_i);
38*4882a593Smuzhiyun printf("status: %02x\n", s->status);
39*4882a593Smuzhiyun printf("error: %02x\n", s->error);
40*4882a593Smuzhiyun printf("lba_low: %02x\n", s->lba_low);
41*4882a593Smuzhiyun printf("lba_mid: %02x\n", s->lba_mid);
42*4882a593Smuzhiyun printf("lba_high: %02x\n", s->lba_high);
43*4882a593Smuzhiyun printf("device: %02x\n", s->device);
44*4882a593Smuzhiyun printf("lba_low_exp: %02x\n", s->lba_low_exp);
45*4882a593Smuzhiyun printf("lba_mid_exp: %02x\n", s->lba_mid_exp);
46*4882a593Smuzhiyun printf("lba_high_exp: %02x\n", s->lba_high_exp);
47*4882a593Smuzhiyun printf("res1: %02x\n", s->res1);
48*4882a593Smuzhiyun printf("sector_count: %02x\n", s->sector_count);
49*4882a593Smuzhiyun printf("sector_count_exp: %02x\n", s->sector_count_exp);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
sata_spd_string(unsigned int speed)52*4882a593Smuzhiyun static const char *sata_spd_string(unsigned int speed)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun static const char * const spd_str[] = {
55*4882a593Smuzhiyun "1.5 Gbps",
56*4882a593Smuzhiyun "3.0 Gbps",
57*4882a593Smuzhiyun "6.0 Gbps",
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun if ((speed - 1) > 2)
61*4882a593Smuzhiyun return "<unknown>";
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun return spd_str[speed - 1];
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
ata_wait_register(void * reg,u32 mask,u32 val,int timeout_msec)66*4882a593Smuzhiyun static u32 ata_wait_register(void *reg, u32 mask,
67*4882a593Smuzhiyun u32 val, int timeout_msec)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun u32 tmp;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun tmp = readl(reg);
72*4882a593Smuzhiyun while ((tmp & mask) == val && timeout_msec > 0) {
73*4882a593Smuzhiyun mdelay(1);
74*4882a593Smuzhiyun timeout_msec--;
75*4882a593Smuzhiyun tmp = readl(reg);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun return tmp;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
sil_config_port(void * port)81*4882a593Smuzhiyun static void sil_config_port(void *port)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun /* configure IRQ WoC */
84*4882a593Smuzhiyun writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* zero error counters. */
87*4882a593Smuzhiyun writew(0x8000, port + PORT_DECODE_ERR_THRESH);
88*4882a593Smuzhiyun writew(0x8000, port + PORT_CRC_ERR_THRESH);
89*4882a593Smuzhiyun writew(0x8000, port + PORT_HSHK_ERR_THRESH);
90*4882a593Smuzhiyun writew(0x0000, port + PORT_DECODE_ERR_CNT);
91*4882a593Smuzhiyun writew(0x0000, port + PORT_CRC_ERR_CNT);
92*4882a593Smuzhiyun writew(0x0000, port + PORT_HSHK_ERR_CNT);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* always use 64bit activation */
95*4882a593Smuzhiyun writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* clear port multiplier enable and resume bits */
98*4882a593Smuzhiyun writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
sil_init_port(void * port)101*4882a593Smuzhiyun static int sil_init_port(void *port)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun u32 tmp;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
106*4882a593Smuzhiyun ata_wait_register(port + PORT_CTRL_STAT,
107*4882a593Smuzhiyun PORT_CS_INIT, PORT_CS_INIT, 100);
108*4882a593Smuzhiyun tmp = ata_wait_register(port + PORT_CTRL_STAT,
109*4882a593Smuzhiyun PORT_CS_RDY, 0, 100);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY)
112*4882a593Smuzhiyun return 1;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun return 0;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
sil_read_fis(int dev,int tag,struct sata_fis_d2h * fis)117*4882a593Smuzhiyun static void sil_read_fis(int dev, int tag, struct sata_fis_d2h *fis)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun struct sil_sata *sata = sata_dev_desc[dev].priv;
120*4882a593Smuzhiyun void *port = sata->port;
121*4882a593Smuzhiyun struct sil_prb *prb;
122*4882a593Smuzhiyun int i;
123*4882a593Smuzhiyun u32 *src, *dst;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun prb = port + PORT_LRAM + tag * PORT_LRAM_SLOT_SZ;
126*4882a593Smuzhiyun src = (u32 *)&prb->fis;
127*4882a593Smuzhiyun dst = (u32 *)fis;
128*4882a593Smuzhiyun for (i = 0; i < sizeof(struct sata_fis_h2d); i += 4)
129*4882a593Smuzhiyun *dst++ = readl(src++);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
sil_exec_cmd(int dev,struct sil_cmd_block * pcmd,int tag)132*4882a593Smuzhiyun static int sil_exec_cmd(int dev, struct sil_cmd_block *pcmd, int tag)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun struct sil_sata *sata = sata_dev_desc[dev].priv;
135*4882a593Smuzhiyun void *port = sata->port;
136*4882a593Smuzhiyun u64 paddr = virt_to_bus(sata->devno, pcmd);
137*4882a593Smuzhiyun u32 irq_mask, irq_stat;
138*4882a593Smuzhiyun int rc;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* better to add momery barrior here */
143*4882a593Smuzhiyun writel((u32)paddr, port + PORT_CMD_ACTIVATE + tag * 8);
144*4882a593Smuzhiyun writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + tag * 8 + 4);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
147*4882a593Smuzhiyun irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask,
148*4882a593Smuzhiyun 0, 10000);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* clear IRQs */
151*4882a593Smuzhiyun writel(irq_mask, port + PORT_IRQ_STAT);
152*4882a593Smuzhiyun irq_stat >>= PORT_IRQ_RAW_SHIFT;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun if (irq_stat & PORT_IRQ_COMPLETE)
155*4882a593Smuzhiyun rc = 0;
156*4882a593Smuzhiyun else {
157*4882a593Smuzhiyun /* force port into known state */
158*4882a593Smuzhiyun sil_init_port(port);
159*4882a593Smuzhiyun if (irq_stat & PORT_IRQ_ERROR)
160*4882a593Smuzhiyun rc = 1; /* error */
161*4882a593Smuzhiyun else
162*4882a593Smuzhiyun rc = 2; /* busy */
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun return rc;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
sil_cmd_set_feature(int dev)168*4882a593Smuzhiyun static int sil_cmd_set_feature(int dev)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun struct sil_sata *sata = sata_dev_desc[dev].priv;
171*4882a593Smuzhiyun struct sil_cmd_block cmdb, *pcmd = &cmdb;
172*4882a593Smuzhiyun struct sata_fis_d2h fis;
173*4882a593Smuzhiyun u8 udma_cap;
174*4882a593Smuzhiyun int ret;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun memset((void *)&cmdb, 0, sizeof(struct sil_cmd_block));
177*4882a593Smuzhiyun pcmd->prb.fis.fis_type = SATA_FIS_TYPE_REGISTER_H2D;
178*4882a593Smuzhiyun pcmd->prb.fis.pm_port_c = (1 << 7);
179*4882a593Smuzhiyun pcmd->prb.fis.command = ATA_CMD_SET_FEATURES;
180*4882a593Smuzhiyun pcmd->prb.fis.features = SETFEATURES_XFER;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* First check the device capablity */
183*4882a593Smuzhiyun udma_cap = (u8)(sata->udma & 0xff);
184*4882a593Smuzhiyun debug("udma_cap %02x\n", udma_cap);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (udma_cap == ATA_UDMA6)
187*4882a593Smuzhiyun pcmd->prb.fis.sector_count = XFER_UDMA_6;
188*4882a593Smuzhiyun if (udma_cap == ATA_UDMA5)
189*4882a593Smuzhiyun pcmd->prb.fis.sector_count = XFER_UDMA_5;
190*4882a593Smuzhiyun if (udma_cap == ATA_UDMA4)
191*4882a593Smuzhiyun pcmd->prb.fis.sector_count = XFER_UDMA_4;
192*4882a593Smuzhiyun if (udma_cap == ATA_UDMA3)
193*4882a593Smuzhiyun pcmd->prb.fis.sector_count = XFER_UDMA_3;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun ret = sil_exec_cmd(dev, pcmd, 0);
196*4882a593Smuzhiyun if (ret) {
197*4882a593Smuzhiyun sil_read_fis(dev, 0, &fis);
198*4882a593Smuzhiyun printf("Err: exe cmd(0x%x).\n",
199*4882a593Smuzhiyun readl(sata->port + PORT_SERROR));
200*4882a593Smuzhiyun sil_sata_dump_fis(&fis);
201*4882a593Smuzhiyun return 1;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
sil_cmd_identify_device(int dev,u16 * id)207*4882a593Smuzhiyun static int sil_cmd_identify_device(int dev, u16 *id)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun struct sil_sata *sata = sata_dev_desc[dev].priv;
210*4882a593Smuzhiyun struct sil_cmd_block cmdb, *pcmd = &cmdb;
211*4882a593Smuzhiyun struct sata_fis_d2h fis;
212*4882a593Smuzhiyun int ret;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun memset((void *)&cmdb, 0, sizeof(struct sil_cmd_block));
215*4882a593Smuzhiyun pcmd->prb.ctrl = cpu_to_le16(PRB_CTRL_PROTOCOL);
216*4882a593Smuzhiyun pcmd->prb.prot = cpu_to_le16(PRB_PROT_READ);
217*4882a593Smuzhiyun pcmd->prb.fis.fis_type = SATA_FIS_TYPE_REGISTER_H2D;
218*4882a593Smuzhiyun pcmd->prb.fis.pm_port_c = (1 << 7);
219*4882a593Smuzhiyun pcmd->prb.fis.command = ATA_CMD_ID_ATA;
220*4882a593Smuzhiyun pcmd->sge.addr = cpu_to_le64(virt_to_bus(sata->devno, id));
221*4882a593Smuzhiyun pcmd->sge.cnt = cpu_to_le32(sizeof(id[0]) * ATA_ID_WORDS);
222*4882a593Smuzhiyun pcmd->sge.flags = cpu_to_le32(SGE_TRM);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun ret = sil_exec_cmd(dev, pcmd, 0);
225*4882a593Smuzhiyun if (ret) {
226*4882a593Smuzhiyun sil_read_fis(dev, 0, &fis);
227*4882a593Smuzhiyun printf("Err: id cmd(0x%x).\n", readl(sata->port + PORT_SERROR));
228*4882a593Smuzhiyun sil_sata_dump_fis(&fis);
229*4882a593Smuzhiyun return 1;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun ata_swap_buf_le16(id, ATA_ID_WORDS);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun return 0;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
sil_cmd_soft_reset(int dev)236*4882a593Smuzhiyun static int sil_cmd_soft_reset(int dev)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun struct sil_cmd_block cmdb, *pcmd = &cmdb;
239*4882a593Smuzhiyun struct sil_sata *sata = sata_dev_desc[dev].priv;
240*4882a593Smuzhiyun struct sata_fis_d2h fis;
241*4882a593Smuzhiyun void *port = sata->port;
242*4882a593Smuzhiyun int ret;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* put the port into known state */
245*4882a593Smuzhiyun if (sil_init_port(port)) {
246*4882a593Smuzhiyun printf("SRST: port %d not ready\n", dev);
247*4882a593Smuzhiyun return 1;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun memset((void *)&cmdb, 0, sizeof(struct sil_cmd_block));
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun pcmd->prb.ctrl = cpu_to_le16(PRB_CTRL_SRST);
253*4882a593Smuzhiyun pcmd->prb.fis.fis_type = SATA_FIS_TYPE_REGISTER_H2D;
254*4882a593Smuzhiyun pcmd->prb.fis.pm_port_c = 0xf;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun ret = sil_exec_cmd(dev, &cmdb, 0);
257*4882a593Smuzhiyun if (ret) {
258*4882a593Smuzhiyun sil_read_fis(dev, 0, &fis);
259*4882a593Smuzhiyun printf("SRST cmd error.\n");
260*4882a593Smuzhiyun sil_sata_dump_fis(&fis);
261*4882a593Smuzhiyun return 1;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun return 0;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
sil_sata_rw_cmd(int dev,ulong start,ulong blkcnt,u8 * buffer,int is_write)267*4882a593Smuzhiyun static ulong sil_sata_rw_cmd(int dev, ulong start, ulong blkcnt,
268*4882a593Smuzhiyun u8 *buffer, int is_write)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun struct sil_sata *sata = sata_dev_desc[dev].priv;
271*4882a593Smuzhiyun struct sil_cmd_block cmdb, *pcmd = &cmdb;
272*4882a593Smuzhiyun struct sata_fis_d2h fis;
273*4882a593Smuzhiyun u64 block;
274*4882a593Smuzhiyun int ret;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun block = (u64)start;
277*4882a593Smuzhiyun memset(pcmd, 0, sizeof(struct sil_cmd_block));
278*4882a593Smuzhiyun pcmd->prb.ctrl = cpu_to_le16(PRB_CTRL_PROTOCOL);
279*4882a593Smuzhiyun pcmd->prb.fis.fis_type = SATA_FIS_TYPE_REGISTER_H2D;
280*4882a593Smuzhiyun pcmd->prb.fis.pm_port_c = (1 << 7);
281*4882a593Smuzhiyun if (is_write) {
282*4882a593Smuzhiyun pcmd->prb.fis.command = ATA_CMD_WRITE;
283*4882a593Smuzhiyun pcmd->prb.prot = cpu_to_le16(PRB_PROT_WRITE);
284*4882a593Smuzhiyun } else {
285*4882a593Smuzhiyun pcmd->prb.fis.command = ATA_CMD_READ;
286*4882a593Smuzhiyun pcmd->prb.prot = cpu_to_le16(PRB_PROT_READ);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun pcmd->prb.fis.device = ATA_LBA;
290*4882a593Smuzhiyun pcmd->prb.fis.device |= (block >> 24) & 0xf;
291*4882a593Smuzhiyun pcmd->prb.fis.lba_high = (block >> 16) & 0xff;
292*4882a593Smuzhiyun pcmd->prb.fis.lba_mid = (block >> 8) & 0xff;
293*4882a593Smuzhiyun pcmd->prb.fis.lba_low = block & 0xff;
294*4882a593Smuzhiyun pcmd->prb.fis.sector_count = (u8)blkcnt & 0xff;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun pcmd->sge.addr = cpu_to_le64(virt_to_bus(sata->devno, buffer));
297*4882a593Smuzhiyun pcmd->sge.cnt = cpu_to_le32(blkcnt * ATA_SECT_SIZE);
298*4882a593Smuzhiyun pcmd->sge.flags = cpu_to_le32(SGE_TRM);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun ret = sil_exec_cmd(dev, pcmd, 0);
301*4882a593Smuzhiyun if (ret) {
302*4882a593Smuzhiyun sil_read_fis(dev, 0, &fis);
303*4882a593Smuzhiyun printf("Err: rw cmd(0x%08x).\n",
304*4882a593Smuzhiyun readl(sata->port + PORT_SERROR));
305*4882a593Smuzhiyun sil_sata_dump_fis(&fis);
306*4882a593Smuzhiyun return 1;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun return blkcnt;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
sil_sata_rw_cmd_ext(int dev,ulong start,ulong blkcnt,u8 * buffer,int is_write)312*4882a593Smuzhiyun static ulong sil_sata_rw_cmd_ext(int dev, ulong start, ulong blkcnt,
313*4882a593Smuzhiyun u8 *buffer, int is_write)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun struct sil_sata *sata = sata_dev_desc[dev].priv;
316*4882a593Smuzhiyun struct sil_cmd_block cmdb, *pcmd = &cmdb;
317*4882a593Smuzhiyun struct sata_fis_d2h fis;
318*4882a593Smuzhiyun u64 block;
319*4882a593Smuzhiyun int ret;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun block = (u64)start;
322*4882a593Smuzhiyun memset(pcmd, 0, sizeof(struct sil_cmd_block));
323*4882a593Smuzhiyun pcmd->prb.ctrl = cpu_to_le16(PRB_CTRL_PROTOCOL);
324*4882a593Smuzhiyun pcmd->prb.fis.fis_type = SATA_FIS_TYPE_REGISTER_H2D;
325*4882a593Smuzhiyun pcmd->prb.fis.pm_port_c = (1 << 7);
326*4882a593Smuzhiyun if (is_write) {
327*4882a593Smuzhiyun pcmd->prb.fis.command = ATA_CMD_WRITE_EXT;
328*4882a593Smuzhiyun pcmd->prb.prot = cpu_to_le16(PRB_PROT_WRITE);
329*4882a593Smuzhiyun } else {
330*4882a593Smuzhiyun pcmd->prb.fis.command = ATA_CMD_READ_EXT;
331*4882a593Smuzhiyun pcmd->prb.prot = cpu_to_le16(PRB_PROT_READ);
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun pcmd->prb.fis.lba_high_exp = (block >> 40) & 0xff;
335*4882a593Smuzhiyun pcmd->prb.fis.lba_mid_exp = (block >> 32) & 0xff;
336*4882a593Smuzhiyun pcmd->prb.fis.lba_low_exp = (block >> 24) & 0xff;
337*4882a593Smuzhiyun pcmd->prb.fis.lba_high = (block >> 16) & 0xff;
338*4882a593Smuzhiyun pcmd->prb.fis.lba_mid = (block >> 8) & 0xff;
339*4882a593Smuzhiyun pcmd->prb.fis.lba_low = block & 0xff;
340*4882a593Smuzhiyun pcmd->prb.fis.device = ATA_LBA;
341*4882a593Smuzhiyun pcmd->prb.fis.sector_count_exp = (blkcnt >> 8) & 0xff;
342*4882a593Smuzhiyun pcmd->prb.fis.sector_count = blkcnt & 0xff;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun pcmd->sge.addr = cpu_to_le64(virt_to_bus(sata->devno, buffer));
345*4882a593Smuzhiyun pcmd->sge.cnt = cpu_to_le32(blkcnt * ATA_SECT_SIZE);
346*4882a593Smuzhiyun pcmd->sge.flags = cpu_to_le32(SGE_TRM);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun ret = sil_exec_cmd(dev, pcmd, 0);
349*4882a593Smuzhiyun if (ret) {
350*4882a593Smuzhiyun sil_read_fis(dev, 0, &fis);
351*4882a593Smuzhiyun printf("Err: rw ext cmd(0x%08x).\n",
352*4882a593Smuzhiyun readl(sata->port + PORT_SERROR));
353*4882a593Smuzhiyun sil_sata_dump_fis(&fis);
354*4882a593Smuzhiyun return 1;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun return blkcnt;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
sil_sata_rw_lba28(int dev,ulong blknr,lbaint_t blkcnt,const void * buffer,int is_write)360*4882a593Smuzhiyun static ulong sil_sata_rw_lba28(int dev, ulong blknr, lbaint_t blkcnt,
361*4882a593Smuzhiyun const void *buffer, int is_write)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun ulong start, blks, max_blks;
364*4882a593Smuzhiyun u8 *addr;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun start = blknr;
367*4882a593Smuzhiyun blks = blkcnt;
368*4882a593Smuzhiyun addr = (u8 *)buffer;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun max_blks = ATA_MAX_SECTORS;
371*4882a593Smuzhiyun do {
372*4882a593Smuzhiyun if (blks > max_blks) {
373*4882a593Smuzhiyun sil_sata_rw_cmd(dev, start, max_blks, addr, is_write);
374*4882a593Smuzhiyun start += max_blks;
375*4882a593Smuzhiyun blks -= max_blks;
376*4882a593Smuzhiyun addr += ATA_SECT_SIZE * max_blks;
377*4882a593Smuzhiyun } else {
378*4882a593Smuzhiyun sil_sata_rw_cmd(dev, start, blks, addr, is_write);
379*4882a593Smuzhiyun start += blks;
380*4882a593Smuzhiyun blks = 0;
381*4882a593Smuzhiyun addr += ATA_SECT_SIZE * blks;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun } while (blks != 0);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun return blkcnt;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
sil_sata_rw_lba48(int dev,ulong blknr,lbaint_t blkcnt,const void * buffer,int is_write)388*4882a593Smuzhiyun static ulong sil_sata_rw_lba48(int dev, ulong blknr, lbaint_t blkcnt,
389*4882a593Smuzhiyun const void *buffer, int is_write)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun ulong start, blks, max_blks;
392*4882a593Smuzhiyun u8 *addr;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun start = blknr;
395*4882a593Smuzhiyun blks = blkcnt;
396*4882a593Smuzhiyun addr = (u8 *)buffer;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun max_blks = ATA_MAX_SECTORS_LBA48;
399*4882a593Smuzhiyun do {
400*4882a593Smuzhiyun if (blks > max_blks) {
401*4882a593Smuzhiyun sil_sata_rw_cmd_ext(dev, start, max_blks,
402*4882a593Smuzhiyun addr, is_write);
403*4882a593Smuzhiyun start += max_blks;
404*4882a593Smuzhiyun blks -= max_blks;
405*4882a593Smuzhiyun addr += ATA_SECT_SIZE * max_blks;
406*4882a593Smuzhiyun } else {
407*4882a593Smuzhiyun sil_sata_rw_cmd_ext(dev, start, blks,
408*4882a593Smuzhiyun addr, is_write);
409*4882a593Smuzhiyun start += blks;
410*4882a593Smuzhiyun blks = 0;
411*4882a593Smuzhiyun addr += ATA_SECT_SIZE * blks;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun } while (blks != 0);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun return blkcnt;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
sil_sata_cmd_flush_cache(int dev)418*4882a593Smuzhiyun static void sil_sata_cmd_flush_cache(int dev)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun struct sil_cmd_block cmdb, *pcmd = &cmdb;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun memset((void *)pcmd, 0, sizeof(struct sil_cmd_block));
423*4882a593Smuzhiyun pcmd->prb.fis.fis_type = SATA_FIS_TYPE_REGISTER_H2D;
424*4882a593Smuzhiyun pcmd->prb.fis.pm_port_c = (1 << 7);
425*4882a593Smuzhiyun pcmd->prb.fis.command = ATA_CMD_FLUSH;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun sil_exec_cmd(dev, pcmd, 0);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
sil_sata_cmd_flush_cache_ext(int dev)430*4882a593Smuzhiyun static void sil_sata_cmd_flush_cache_ext(int dev)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun struct sil_cmd_block cmdb, *pcmd = &cmdb;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun memset((void *)pcmd, 0, sizeof(struct sil_cmd_block));
435*4882a593Smuzhiyun pcmd->prb.fis.fis_type = SATA_FIS_TYPE_REGISTER_H2D;
436*4882a593Smuzhiyun pcmd->prb.fis.pm_port_c = (1 << 7);
437*4882a593Smuzhiyun pcmd->prb.fis.command = ATA_CMD_FLUSH_EXT;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun sil_exec_cmd(dev, pcmd, 0);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
sil_sata_init_wcache(int dev,u16 * id)442*4882a593Smuzhiyun static void sil_sata_init_wcache(int dev, u16 *id)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun struct sil_sata *sata = sata_dev_desc[dev].priv;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun if (ata_id_has_wcache(id) && ata_id_wcache_enabled(id))
447*4882a593Smuzhiyun sata->wcache = 1;
448*4882a593Smuzhiyun if (ata_id_has_flush(id))
449*4882a593Smuzhiyun sata->flush = 1;
450*4882a593Smuzhiyun if (ata_id_has_flush_ext(id))
451*4882a593Smuzhiyun sata->flush_ext = 1;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
sil_sata_get_wcache(int dev)454*4882a593Smuzhiyun static int sil_sata_get_wcache(int dev)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun struct sil_sata *sata = sata_dev_desc[dev].priv;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun return sata->wcache;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
sil_sata_get_flush(int dev)461*4882a593Smuzhiyun static int sil_sata_get_flush(int dev)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun struct sil_sata *sata = sata_dev_desc[dev].priv;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun return sata->flush;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
sil_sata_get_flush_ext(int dev)468*4882a593Smuzhiyun static int sil_sata_get_flush_ext(int dev)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun struct sil_sata *sata = sata_dev_desc[dev].priv;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun return sata->flush_ext;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /*
476*4882a593Smuzhiyun * SATA interface between low level driver and command layer
477*4882a593Smuzhiyun */
sata_read(int dev,ulong blknr,lbaint_t blkcnt,void * buffer)478*4882a593Smuzhiyun ulong sata_read(int dev, ulong blknr, lbaint_t blkcnt, void *buffer)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun struct sil_sata *sata = sata_dev_desc[dev].priv;
481*4882a593Smuzhiyun ulong rc;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun if (sata->lba48)
484*4882a593Smuzhiyun rc = sil_sata_rw_lba48(dev, blknr, blkcnt, buffer, READ_CMD);
485*4882a593Smuzhiyun else
486*4882a593Smuzhiyun rc = sil_sata_rw_lba28(dev, blknr, blkcnt, buffer, READ_CMD);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun return rc;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun /*
492*4882a593Smuzhiyun * SATA interface between low level driver and command layer
493*4882a593Smuzhiyun */
sata_write(int dev,ulong blknr,lbaint_t blkcnt,const void * buffer)494*4882a593Smuzhiyun ulong sata_write(int dev, ulong blknr, lbaint_t blkcnt, const void *buffer)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun struct sil_sata *sata = sata_dev_desc[dev].priv;
497*4882a593Smuzhiyun ulong rc;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun if (sata->lba48) {
500*4882a593Smuzhiyun rc = sil_sata_rw_lba48(dev, blknr, blkcnt, buffer, WRITE_CMD);
501*4882a593Smuzhiyun if (sil_sata_get_wcache(dev) && sil_sata_get_flush_ext(dev))
502*4882a593Smuzhiyun sil_sata_cmd_flush_cache_ext(dev);
503*4882a593Smuzhiyun } else {
504*4882a593Smuzhiyun rc = sil_sata_rw_lba28(dev, blknr, blkcnt, buffer, WRITE_CMD);
505*4882a593Smuzhiyun if (sil_sata_get_wcache(dev) && sil_sata_get_flush(dev))
506*4882a593Smuzhiyun sil_sata_cmd_flush_cache(dev);
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun return rc;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun /*
513*4882a593Smuzhiyun * SATA interface between low level driver and command layer
514*4882a593Smuzhiyun */
init_sata(int dev)515*4882a593Smuzhiyun int init_sata(int dev)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun static int init_done, idx;
518*4882a593Smuzhiyun pci_dev_t devno;
519*4882a593Smuzhiyun u16 word;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun if (init_done == 1 && dev < sata_info.maxport)
522*4882a593Smuzhiyun return 0;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun init_done = 1;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun /* Find PCI device(s) */
527*4882a593Smuzhiyun devno = pci_find_devices(supported, idx++);
528*4882a593Smuzhiyun if (devno == -1)
529*4882a593Smuzhiyun return 1;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun pci_read_config_word(devno, PCI_DEVICE_ID, &word);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun /* get the port count */
534*4882a593Smuzhiyun word &= 0xf;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun sata_info.portbase = sata_info.maxport;
537*4882a593Smuzhiyun sata_info.maxport = sata_info.portbase + word;
538*4882a593Smuzhiyun sata_info.devno = devno;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /* Read out all BARs */
541*4882a593Smuzhiyun sata_info.iobase[0] = (ulong)pci_map_bar(devno,
542*4882a593Smuzhiyun PCI_BASE_ADDRESS_0, PCI_REGION_MEM);
543*4882a593Smuzhiyun sata_info.iobase[1] = (ulong)pci_map_bar(devno,
544*4882a593Smuzhiyun PCI_BASE_ADDRESS_2, PCI_REGION_MEM);
545*4882a593Smuzhiyun sata_info.iobase[2] = (ulong)pci_map_bar(devno,
546*4882a593Smuzhiyun PCI_BASE_ADDRESS_4, PCI_REGION_MEM);
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /* mask out the unused bits */
549*4882a593Smuzhiyun sata_info.iobase[0] &= 0xffffff80;
550*4882a593Smuzhiyun sata_info.iobase[1] &= 0xfffffc00;
551*4882a593Smuzhiyun sata_info.iobase[2] &= 0xffffff80;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /* Enable Bus Mastering and memory region */
554*4882a593Smuzhiyun pci_write_config_word(devno, PCI_COMMAND,
555*4882a593Smuzhiyun PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /* Check if mem accesses and Bus Mastering are enabled. */
558*4882a593Smuzhiyun pci_read_config_word(devno, PCI_COMMAND, &word);
559*4882a593Smuzhiyun if (!(word & PCI_COMMAND_MEMORY) ||
560*4882a593Smuzhiyun (!(word & PCI_COMMAND_MASTER))) {
561*4882a593Smuzhiyun printf("Error: Can not enable MEM access or Bus Mastering.\n");
562*4882a593Smuzhiyun debug("PCI command: %04x\n", word);
563*4882a593Smuzhiyun return 1;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun /* GPIO off */
567*4882a593Smuzhiyun writel(0, (void *)(sata_info.iobase[0] + HOST_FLASH_CMD));
568*4882a593Smuzhiyun /* clear global reset & mask interrupts during initialization */
569*4882a593Smuzhiyun writel(0, (void *)(sata_info.iobase[0] + HOST_CTRL));
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun return 0;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
reset_sata(int dev)574*4882a593Smuzhiyun int reset_sata(int dev)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun return 0;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun /*
580*4882a593Smuzhiyun * SATA interface between low level driver and command layer
581*4882a593Smuzhiyun */
scan_sata(int dev)582*4882a593Smuzhiyun int scan_sata(int dev)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun unsigned char serial[ATA_ID_SERNO_LEN + 1];
585*4882a593Smuzhiyun unsigned char firmware[ATA_ID_FW_REV_LEN + 1];
586*4882a593Smuzhiyun unsigned char product[ATA_ID_PROD_LEN + 1];
587*4882a593Smuzhiyun struct sil_sata *sata;
588*4882a593Smuzhiyun void *port;
589*4882a593Smuzhiyun int cnt;
590*4882a593Smuzhiyun u16 *id;
591*4882a593Smuzhiyun u32 tmp;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun if (dev >= sata_info.maxport) {
594*4882a593Smuzhiyun printf("SATA#%d is not present\n", dev);
595*4882a593Smuzhiyun return 1;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun printf("SATA#%d\n", dev);
599*4882a593Smuzhiyun port = (void *)sata_info.iobase[1] +
600*4882a593Smuzhiyun PORT_REGS_SIZE * (dev - sata_info.portbase);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun /* Initial PHY setting */
603*4882a593Smuzhiyun writel(0x20c, port + PORT_PHY_CFG);
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun /* clear port RST */
606*4882a593Smuzhiyun tmp = readl(port + PORT_CTRL_STAT);
607*4882a593Smuzhiyun if (tmp & PORT_CS_PORT_RST) {
608*4882a593Smuzhiyun writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
609*4882a593Smuzhiyun tmp = ata_wait_register(port + PORT_CTRL_STAT,
610*4882a593Smuzhiyun PORT_CS_PORT_RST, PORT_CS_PORT_RST, 100);
611*4882a593Smuzhiyun if (tmp & PORT_CS_PORT_RST)
612*4882a593Smuzhiyun printf("Err: Failed to clear port RST\n");
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun /* Check if device is present */
616*4882a593Smuzhiyun for (cnt = 0; cnt < 100; cnt++) {
617*4882a593Smuzhiyun tmp = readl(port + PORT_SSTATUS);
618*4882a593Smuzhiyun if ((tmp & 0xF) == 0x3)
619*4882a593Smuzhiyun break;
620*4882a593Smuzhiyun mdelay(1);
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun tmp = readl(port + PORT_SSTATUS);
624*4882a593Smuzhiyun if ((tmp & 0xf) != 0x3) {
625*4882a593Smuzhiyun printf(" (No RDY)\n");
626*4882a593Smuzhiyun return 1;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun /* Wait for port ready */
630*4882a593Smuzhiyun tmp = ata_wait_register(port + PORT_CTRL_STAT,
631*4882a593Smuzhiyun PORT_CS_RDY, PORT_CS_RDY, 100);
632*4882a593Smuzhiyun if ((tmp & PORT_CS_RDY) != PORT_CS_RDY) {
633*4882a593Smuzhiyun printf("%d port not ready.\n", dev);
634*4882a593Smuzhiyun return 1;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun /* configure port */
638*4882a593Smuzhiyun sil_config_port(port);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun /* Reset port */
641*4882a593Smuzhiyun writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
642*4882a593Smuzhiyun readl(port + PORT_CTRL_STAT);
643*4882a593Smuzhiyun tmp = ata_wait_register(port + PORT_CTRL_STAT, PORT_CS_DEV_RST,
644*4882a593Smuzhiyun PORT_CS_DEV_RST, 100);
645*4882a593Smuzhiyun if (tmp & PORT_CS_DEV_RST) {
646*4882a593Smuzhiyun printf("%d port reset failed.\n", dev);
647*4882a593Smuzhiyun return 1;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun sata = (struct sil_sata *)malloc(sizeof(struct sil_sata));
651*4882a593Smuzhiyun if (!sata) {
652*4882a593Smuzhiyun printf("%d no memory.\n", dev);
653*4882a593Smuzhiyun return 1;
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun memset((void *)sata, 0, sizeof(struct sil_sata));
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun /* turn on port interrupt */
658*4882a593Smuzhiyun tmp = readl((void *)(sata_info.iobase[0] + HOST_CTRL));
659*4882a593Smuzhiyun tmp |= (1 << (dev - sata_info.portbase));
660*4882a593Smuzhiyun writel(tmp, (void *)(sata_info.iobase[0] + HOST_CTRL));
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun /* Save the private struct to block device struct */
663*4882a593Smuzhiyun sata_dev_desc[dev].priv = (void *)sata;
664*4882a593Smuzhiyun sata->port = port;
665*4882a593Smuzhiyun sata->devno = sata_info.devno;
666*4882a593Smuzhiyun sprintf(sata->name, "SATA#%d", dev);
667*4882a593Smuzhiyun sil_cmd_soft_reset(dev);
668*4882a593Smuzhiyun tmp = readl(port + PORT_SSTATUS);
669*4882a593Smuzhiyun tmp = (tmp >> 4) & 0xf;
670*4882a593Smuzhiyun printf(" (%s)\n", sata_spd_string(tmp));
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun id = (u16 *)malloc(ATA_ID_WORDS * 2);
673*4882a593Smuzhiyun if (!id) {
674*4882a593Smuzhiyun printf("Id malloc failed\n");
675*4882a593Smuzhiyun free((void *)sata);
676*4882a593Smuzhiyun return 1;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun sil_cmd_identify_device(dev, id);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun #ifdef CONFIG_LBA48
681*4882a593Smuzhiyun /* Check if support LBA48 */
682*4882a593Smuzhiyun if (ata_id_has_lba48(id)) {
683*4882a593Smuzhiyun sata_dev_desc[dev].lba48 = 1;
684*4882a593Smuzhiyun sata->lba48 = 1;
685*4882a593Smuzhiyun debug("Device supports LBA48\n");
686*4882a593Smuzhiyun } else
687*4882a593Smuzhiyun debug("Device supports LBA28\n");
688*4882a593Smuzhiyun #endif
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /* Serial number */
691*4882a593Smuzhiyun ata_id_c_string(id, serial, ATA_ID_SERNO, sizeof(serial));
692*4882a593Smuzhiyun memcpy(sata_dev_desc[dev].product, serial, sizeof(serial));
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun /* Firmware version */
695*4882a593Smuzhiyun ata_id_c_string(id, firmware, ATA_ID_FW_REV, sizeof(firmware));
696*4882a593Smuzhiyun memcpy(sata_dev_desc[dev].revision, firmware, sizeof(firmware));
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /* Product model */
699*4882a593Smuzhiyun ata_id_c_string(id, product, ATA_ID_PROD, sizeof(product));
700*4882a593Smuzhiyun memcpy(sata_dev_desc[dev].vendor, product, sizeof(product));
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun /* Totoal sectors */
703*4882a593Smuzhiyun sata_dev_desc[dev].lba = ata_id_n_sectors(id);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun sil_sata_init_wcache(dev, id);
706*4882a593Smuzhiyun sil_cmd_set_feature(dev);
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun #ifdef DEBUG
709*4882a593Smuzhiyun sil_cmd_identify_device(dev, id);
710*4882a593Smuzhiyun ata_dump_id(id);
711*4882a593Smuzhiyun #endif
712*4882a593Smuzhiyun free((void *)id);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun return 0;
715*4882a593Smuzhiyun }
716