xref: /OK3568_Linux_fs/u-boot/drivers/ata/sata_mv.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) Excito Elektronik i Skåne AB, 2010.
3*4882a593Smuzhiyun  * Author: Tor Krill <tor@excito.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2015 Stefan Roese <sr@denx.de>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun  * This driver supports the SATA controller of some Mavell SoC's.
12*4882a593Smuzhiyun  * Here a (most likely incomplete) list of the supported SoC's:
13*4882a593Smuzhiyun  * - Kirkwood
14*4882a593Smuzhiyun  * - Armada 370
15*4882a593Smuzhiyun  * - Armada XP
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * This driver implementation is an alternative to the already available
18*4882a593Smuzhiyun  * driver via the "ide" commands interface (drivers/block/mvsata_ide.c).
19*4882a593Smuzhiyun  * But this driver only supports PIO mode and as this new driver also
20*4882a593Smuzhiyun  * supports transfer via DMA, its much faster.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Please note, that the newer SoC's (e.g. Armada 38x) are not supported
23*4882a593Smuzhiyun  * by this driver. As they have an AHCI compatible SATA controller
24*4882a593Smuzhiyun  * integrated.
25*4882a593Smuzhiyun  */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun  * TODO:
29*4882a593Smuzhiyun  * Better error recovery
30*4882a593Smuzhiyun  * No support for using PRDs (Thus max 64KB transfers)
31*4882a593Smuzhiyun  * No NCQ support
32*4882a593Smuzhiyun  * No port multiplier support
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include <common.h>
36*4882a593Smuzhiyun #include <fis.h>
37*4882a593Smuzhiyun #include <libata.h>
38*4882a593Smuzhiyun #include <malloc.h>
39*4882a593Smuzhiyun #include <sata.h>
40*4882a593Smuzhiyun #include <linux/errno.h>
41*4882a593Smuzhiyun #include <asm/io.h>
42*4882a593Smuzhiyun #include <linux/mbus.h>
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #if defined(CONFIG_KIRKWOOD)
45*4882a593Smuzhiyun #include <asm/arch/kirkwood.h>
46*4882a593Smuzhiyun #define SATAHC_BASE		KW_SATA_BASE
47*4882a593Smuzhiyun #else
48*4882a593Smuzhiyun #include <asm/arch/soc.h>
49*4882a593Smuzhiyun #define SATAHC_BASE		MVEBU_AXP_SATA_BASE
50*4882a593Smuzhiyun #endif
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define SATA0_BASE		(SATAHC_BASE + 0x2000)
53*4882a593Smuzhiyun #define SATA1_BASE		(SATAHC_BASE + 0x4000)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* EDMA registers */
56*4882a593Smuzhiyun #define EDMA_CFG		0x000
57*4882a593Smuzhiyun #define EDMA_CFG_NCQ		(1 << 5)
58*4882a593Smuzhiyun #define EDMA_CFG_EQUE		(1 << 9)
59*4882a593Smuzhiyun #define EDMA_TIMER		0x004
60*4882a593Smuzhiyun #define EDMA_IECR		0x008
61*4882a593Smuzhiyun #define EDMA_IEMR		0x00c
62*4882a593Smuzhiyun #define EDMA_RQBA_HI		0x010
63*4882a593Smuzhiyun #define EDMA_RQIPR		0x014
64*4882a593Smuzhiyun #define EDMA_RQIPR_IPMASK	(0x1f << 5)
65*4882a593Smuzhiyun #define EDMA_RQIPR_IPSHIFT	5
66*4882a593Smuzhiyun #define EDMA_RQOPR		0x018
67*4882a593Smuzhiyun #define EDMA_RQOPR_OPMASK	(0x1f << 5)
68*4882a593Smuzhiyun #define EDMA_RQOPR_OPSHIFT	5
69*4882a593Smuzhiyun #define EDMA_RSBA_HI		0x01c
70*4882a593Smuzhiyun #define EDMA_RSIPR		0x020
71*4882a593Smuzhiyun #define EDMA_RSIPR_IPMASK	(0x1f << 3)
72*4882a593Smuzhiyun #define EDMA_RSIPR_IPSHIFT	3
73*4882a593Smuzhiyun #define	EDMA_RSOPR		0x024
74*4882a593Smuzhiyun #define EDMA_RSOPR_OPMASK	(0x1f << 3)
75*4882a593Smuzhiyun #define EDMA_RSOPR_OPSHIFT	3
76*4882a593Smuzhiyun #define EDMA_CMD		0x028
77*4882a593Smuzhiyun #define EDMA_CMD_ENEDMA		(0x01 << 0)
78*4882a593Smuzhiyun #define EDMA_CMD_DISEDMA	(0x01 << 1)
79*4882a593Smuzhiyun #define EDMA_CMD_ATARST		(0x01 << 2)
80*4882a593Smuzhiyun #define EDMA_CMD_FREEZE		(0x01 << 4)
81*4882a593Smuzhiyun #define EDMA_TEST_CTL		0x02c
82*4882a593Smuzhiyun #define EDMA_STATUS		0x030
83*4882a593Smuzhiyun #define EDMA_IORTO		0x034
84*4882a593Smuzhiyun #define EDMA_CDTR		0x040
85*4882a593Smuzhiyun #define EDMA_HLTCND		0x060
86*4882a593Smuzhiyun #define EDMA_NTSR		0x094
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /* Basic DMA registers */
89*4882a593Smuzhiyun #define BDMA_CMD		0x224
90*4882a593Smuzhiyun #define BDMA_STATUS		0x228
91*4882a593Smuzhiyun #define BDMA_DTLB		0x22c
92*4882a593Smuzhiyun #define BDMA_DTHB		0x230
93*4882a593Smuzhiyun #define BDMA_DRL		0x234
94*4882a593Smuzhiyun #define BDMA_DRH		0x238
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /* SATA Interface registers */
97*4882a593Smuzhiyun #define SIR_ICFG		0x050
98*4882a593Smuzhiyun #define SIR_CFG_GEN2EN		(0x1 << 7)
99*4882a593Smuzhiyun #define SIR_PLL_CFG		0x054
100*4882a593Smuzhiyun #define SIR_SSTATUS		0x300
101*4882a593Smuzhiyun #define SSTATUS_DET_MASK	(0x0f << 0)
102*4882a593Smuzhiyun #define SIR_SERROR		0x304
103*4882a593Smuzhiyun #define SIR_SCONTROL		0x308
104*4882a593Smuzhiyun #define SIR_SCONTROL_DETEN	(0x01 << 0)
105*4882a593Smuzhiyun #define SIR_LTMODE		0x30c
106*4882a593Smuzhiyun #define SIR_LTMODE_NELBE	(0x01 << 7)
107*4882a593Smuzhiyun #define SIR_PHYMODE3		0x310
108*4882a593Smuzhiyun #define SIR_PHYMODE4		0x314
109*4882a593Smuzhiyun #define SIR_PHYMODE1		0x32c
110*4882a593Smuzhiyun #define SIR_PHYMODE2		0x330
111*4882a593Smuzhiyun #define SIR_BIST_CTRL		0x334
112*4882a593Smuzhiyun #define SIR_BIST_DW1		0x338
113*4882a593Smuzhiyun #define SIR_BIST_DW2		0x33c
114*4882a593Smuzhiyun #define SIR_SERR_IRQ_MASK	0x340
115*4882a593Smuzhiyun #define SIR_SATA_IFCTRL		0x344
116*4882a593Smuzhiyun #define SIR_SATA_TESTCTRL	0x348
117*4882a593Smuzhiyun #define SIR_SATA_IFSTATUS	0x34c
118*4882a593Smuzhiyun #define SIR_VEND_UNIQ		0x35c
119*4882a593Smuzhiyun #define SIR_FIS_CFG		0x360
120*4882a593Smuzhiyun #define SIR_FIS_IRQ_CAUSE	0x364
121*4882a593Smuzhiyun #define SIR_FIS_IRQ_MASK	0x368
122*4882a593Smuzhiyun #define SIR_FIS_DWORD0		0x370
123*4882a593Smuzhiyun #define SIR_FIS_DWORD1		0x374
124*4882a593Smuzhiyun #define SIR_FIS_DWORD2		0x378
125*4882a593Smuzhiyun #define SIR_FIS_DWORD3		0x37c
126*4882a593Smuzhiyun #define SIR_FIS_DWORD4		0x380
127*4882a593Smuzhiyun #define SIR_FIS_DWORD5		0x384
128*4882a593Smuzhiyun #define SIR_FIS_DWORD6		0x388
129*4882a593Smuzhiyun #define SIR_PHYM9_GEN2		0x398
130*4882a593Smuzhiyun #define SIR_PHYM9_GEN1		0x39c
131*4882a593Smuzhiyun #define SIR_PHY_CFG		0x3a0
132*4882a593Smuzhiyun #define SIR_PHYCTL		0x3a4
133*4882a593Smuzhiyun #define SIR_PHYM10		0x3a8
134*4882a593Smuzhiyun #define SIR_PHYM12		0x3b0
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /* Shadow registers */
137*4882a593Smuzhiyun #define	PIO_DATA		0x100
138*4882a593Smuzhiyun #define PIO_ERR_FEATURES	0x104
139*4882a593Smuzhiyun #define PIO_SECTOR_COUNT	0x108
140*4882a593Smuzhiyun #define PIO_LBA_LOW		0x10c
141*4882a593Smuzhiyun #define PIO_LBA_MID		0x110
142*4882a593Smuzhiyun #define PIO_LBA_HI		0x114
143*4882a593Smuzhiyun #define PIO_DEVICE		0x118
144*4882a593Smuzhiyun #define PIO_CMD_STATUS		0x11c
145*4882a593Smuzhiyun #define PIO_STATUS_ERR		(0x01 << 0)
146*4882a593Smuzhiyun #define PIO_STATUS_DRQ		(0x01 << 3)
147*4882a593Smuzhiyun #define PIO_STATUS_DF		(0x01 << 5)
148*4882a593Smuzhiyun #define PIO_STATUS_DRDY		(0x01 << 6)
149*4882a593Smuzhiyun #define PIO_STATUS_BSY		(0x01 << 7)
150*4882a593Smuzhiyun #define PIO_CTRL_ALTSTAT	0x120
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /* SATAHC arbiter registers */
153*4882a593Smuzhiyun #define SATAHC_CFG		0x000
154*4882a593Smuzhiyun #define SATAHC_RQOP		0x004
155*4882a593Smuzhiyun #define SATAHC_RQIP		0x008
156*4882a593Smuzhiyun #define SATAHC_ICT		0x00c
157*4882a593Smuzhiyun #define SATAHC_ITT		0x010
158*4882a593Smuzhiyun #define SATAHC_ICR		0x014
159*4882a593Smuzhiyun #define SATAHC_ICR_PORT0	(0x01 << 0)
160*4882a593Smuzhiyun #define SATAHC_ICR_PORT1	(0x01 << 1)
161*4882a593Smuzhiyun #define SATAHC_MIC		0x020
162*4882a593Smuzhiyun #define SATAHC_MIM		0x024
163*4882a593Smuzhiyun #define SATAHC_LED_CFG		0x02c
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #define REQUEST_QUEUE_SIZE	32
166*4882a593Smuzhiyun #define RESPONSE_QUEUE_SIZE	REQUEST_QUEUE_SIZE
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun struct crqb {
169*4882a593Smuzhiyun 	u32 dtb_low;		/* DW0 */
170*4882a593Smuzhiyun 	u32 dtb_high;		/* DW1 */
171*4882a593Smuzhiyun 	u32 control_flags;	/* DW2 */
172*4882a593Smuzhiyun 	u32 drb_count;		/* DW3 */
173*4882a593Smuzhiyun 	u32 ata_cmd_feat;	/* DW4 */
174*4882a593Smuzhiyun 	u32 ata_addr;		/* DW5 */
175*4882a593Smuzhiyun 	u32 ata_addr_exp;	/* DW6 */
176*4882a593Smuzhiyun 	u32 ata_sect_count;	/* DW7 */
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun #define CRQB_ALIGN			0x400
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define CRQB_CNTRLFLAGS_DIR		(0x01 << 0)
182*4882a593Smuzhiyun #define CRQB_CNTRLFLAGS_DQTAGMASK	(0x1f << 1)
183*4882a593Smuzhiyun #define CRQB_CNTRLFLAGS_DQTAGSHIFT	1
184*4882a593Smuzhiyun #define CRQB_CNTRLFLAGS_PMPORTMASK	(0x0f << 12)
185*4882a593Smuzhiyun #define CRQB_CNTRLFLAGS_PMPORTSHIFT	12
186*4882a593Smuzhiyun #define CRQB_CNTRLFLAGS_PRDMODE		(0x01 << 16)
187*4882a593Smuzhiyun #define CRQB_CNTRLFLAGS_HQTAGMASK	(0x1f << 17)
188*4882a593Smuzhiyun #define CRQB_CNTRLFLAGS_HQTAGSHIFT	17
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define CRQB_CMDFEAT_CMDMASK		(0xff << 16)
191*4882a593Smuzhiyun #define CRQB_CMDFEAT_CMDSHIFT		16
192*4882a593Smuzhiyun #define CRQB_CMDFEAT_FEATMASK		(0xff << 16)
193*4882a593Smuzhiyun #define CRQB_CMDFEAT_FEATSHIFT		24
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define CRQB_ADDR_LBA_LOWMASK		(0xff << 0)
196*4882a593Smuzhiyun #define CRQB_ADDR_LBA_LOWSHIFT		0
197*4882a593Smuzhiyun #define CRQB_ADDR_LBA_MIDMASK		(0xff << 8)
198*4882a593Smuzhiyun #define CRQB_ADDR_LBA_MIDSHIFT		8
199*4882a593Smuzhiyun #define CRQB_ADDR_LBA_HIGHMASK		(0xff << 16)
200*4882a593Smuzhiyun #define CRQB_ADDR_LBA_HIGHSHIFT		16
201*4882a593Smuzhiyun #define CRQB_ADDR_DEVICE_MASK		(0xff << 24)
202*4882a593Smuzhiyun #define CRQB_ADDR_DEVICE_SHIFT		24
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define CRQB_ADDR_LBA_LOW_EXP_MASK	(0xff << 0)
205*4882a593Smuzhiyun #define CRQB_ADDR_LBA_LOW_EXP_SHIFT	0
206*4882a593Smuzhiyun #define CRQB_ADDR_LBA_MID_EXP_MASK	(0xff << 8)
207*4882a593Smuzhiyun #define CRQB_ADDR_LBA_MID_EXP_SHIFT	8
208*4882a593Smuzhiyun #define CRQB_ADDR_LBA_HIGH_EXP_MASK	(0xff << 16)
209*4882a593Smuzhiyun #define CRQB_ADDR_LBA_HIGH_EXP_SHIFT	16
210*4882a593Smuzhiyun #define CRQB_ADDR_FEATURE_EXP_MASK	(0xff << 24)
211*4882a593Smuzhiyun #define CRQB_ADDR_FEATURE_EXP_SHIFT	24
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #define CRQB_SECTCOUNT_COUNT_MASK	(0xff << 0)
214*4882a593Smuzhiyun #define CRQB_SECTCOUNT_COUNT_SHIFT	0
215*4882a593Smuzhiyun #define CRQB_SECTCOUNT_COUNT_EXP_MASK	(0xff << 8)
216*4882a593Smuzhiyun #define CRQB_SECTCOUNT_COUNT_EXP_SHIFT	8
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun #define MVSATA_WIN_CONTROL(w)	(MVEBU_AXP_SATA_BASE + 0x30 + ((w) << 4))
219*4882a593Smuzhiyun #define MVSATA_WIN_BASE(w)	(MVEBU_AXP_SATA_BASE + 0x34 + ((w) << 4))
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun struct eprd {
222*4882a593Smuzhiyun 	u32 phyaddr_low;
223*4882a593Smuzhiyun 	u32 bytecount_eot;
224*4882a593Smuzhiyun 	u32 phyaddr_hi;
225*4882a593Smuzhiyun 	u32 reserved;
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun #define EPRD_PHYADDR_MASK	0xfffffffe
229*4882a593Smuzhiyun #define EPRD_BYTECOUNT_MASK	0x0000ffff
230*4882a593Smuzhiyun #define EPRD_EOT		(0x01 << 31)
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun struct crpb {
233*4882a593Smuzhiyun 	u32 id;
234*4882a593Smuzhiyun 	u32 flags;
235*4882a593Smuzhiyun 	u32 timestamp;
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define CRPB_ALIGN		0x100
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun #define READ_CMD		0
241*4882a593Smuzhiyun #define WRITE_CMD		1
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun /*
244*4882a593Smuzhiyun  * Since we don't use PRDs yet max transfer size
245*4882a593Smuzhiyun  * is 64KB
246*4882a593Smuzhiyun  */
247*4882a593Smuzhiyun #define MV_ATA_MAX_SECTORS	(65535 / ATA_SECT_SIZE)
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun /* Keep track if hw is initialized or not */
250*4882a593Smuzhiyun static u32 hw_init;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun struct mv_priv {
253*4882a593Smuzhiyun 	char name[12];
254*4882a593Smuzhiyun 	u32 link;
255*4882a593Smuzhiyun 	u32 regbase;
256*4882a593Smuzhiyun 	u32 queue_depth;
257*4882a593Smuzhiyun 	u16 pio;
258*4882a593Smuzhiyun 	u16 mwdma;
259*4882a593Smuzhiyun 	u16 udma;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	void *crqb_alloc;
262*4882a593Smuzhiyun 	struct crqb *request;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	void *crpb_alloc;
265*4882a593Smuzhiyun 	struct crpb *response;
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun 
ata_wait_register(u32 * addr,u32 mask,u32 val,u32 timeout_msec)268*4882a593Smuzhiyun static int ata_wait_register(u32 *addr, u32 mask, u32 val, u32 timeout_msec)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	ulong start;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	start = get_timer(0);
273*4882a593Smuzhiyun 	do {
274*4882a593Smuzhiyun 		if ((in_le32(addr) & mask) == val)
275*4882a593Smuzhiyun 			return 0;
276*4882a593Smuzhiyun 	} while (get_timer(start) < timeout_msec);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	return -ETIMEDOUT;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun /* Cut from sata_mv in linux kernel */
mv_stop_edma_engine(int port)282*4882a593Smuzhiyun static int mv_stop_edma_engine(int port)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
285*4882a593Smuzhiyun 	int i;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	/* Disable eDMA. The disable bit auto clears. */
288*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_CMD, EDMA_CMD_DISEDMA);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	/* Wait for the chip to confirm eDMA is off. */
291*4882a593Smuzhiyun 	for (i = 10000; i > 0; i--) {
292*4882a593Smuzhiyun 		u32 reg = in_le32(priv->regbase + EDMA_CMD);
293*4882a593Smuzhiyun 		if (!(reg & EDMA_CMD_ENEDMA)) {
294*4882a593Smuzhiyun 			debug("EDMA stop on port %d succesful\n", port);
295*4882a593Smuzhiyun 			return 0;
296*4882a593Smuzhiyun 		}
297*4882a593Smuzhiyun 		udelay(10);
298*4882a593Smuzhiyun 	}
299*4882a593Smuzhiyun 	debug("EDMA stop on port %d failed\n", port);
300*4882a593Smuzhiyun 	return -1;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
mv_start_edma_engine(int port)303*4882a593Smuzhiyun static int mv_start_edma_engine(int port)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
306*4882a593Smuzhiyun 	u32 tmp;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	/* Check preconditions */
309*4882a593Smuzhiyun 	tmp = in_le32(priv->regbase + SIR_SSTATUS);
310*4882a593Smuzhiyun 	if ((tmp & SSTATUS_DET_MASK) != 0x03) {
311*4882a593Smuzhiyun 		printf("Device error on port: %d\n", port);
312*4882a593Smuzhiyun 		return -1;
313*4882a593Smuzhiyun 	}
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	tmp = in_le32(priv->regbase + PIO_CMD_STATUS);
316*4882a593Smuzhiyun 	if (tmp & (ATA_BUSY | ATA_DRQ)) {
317*4882a593Smuzhiyun 		printf("Device not ready on port: %d\n", port);
318*4882a593Smuzhiyun 		return -1;
319*4882a593Smuzhiyun 	}
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	/* Clear interrupt cause */
322*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_IECR, 0x0);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	tmp = in_le32(SATAHC_BASE + SATAHC_ICR);
325*4882a593Smuzhiyun 	tmp &= ~(port == 0 ? SATAHC_ICR_PORT0 : SATAHC_ICR_PORT1);
326*4882a593Smuzhiyun 	out_le32(SATAHC_BASE + SATAHC_ICR, tmp);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	/* Configure edma operation */
329*4882a593Smuzhiyun 	tmp = in_le32(priv->regbase + EDMA_CFG);
330*4882a593Smuzhiyun 	tmp &= ~EDMA_CFG_NCQ;	/* No NCQ */
331*4882a593Smuzhiyun 	tmp &= ~EDMA_CFG_EQUE;	/* Dont queue operations */
332*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_CFG, tmp);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	out_le32(priv->regbase + SIR_FIS_IRQ_CAUSE, 0x0);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	/* Configure fis, set all to no-wait for now */
337*4882a593Smuzhiyun 	out_le32(priv->regbase + SIR_FIS_CFG, 0x0);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	/* Setup request queue */
340*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_RQBA_HI, 0x0);
341*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_RQIPR, priv->request);
342*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_RQOPR, 0x0);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	/* Setup response queue */
345*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_RSBA_HI, 0x0);
346*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_RSOPR, priv->response);
347*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_RSIPR, 0x0);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	/* Start edma */
350*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_CMD, EDMA_CMD_ENEDMA);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	return 0;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun 
mv_reset_channel(int port)355*4882a593Smuzhiyun static int mv_reset_channel(int port)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	/* Make sure edma is stopped  */
360*4882a593Smuzhiyun 	mv_stop_edma_engine(port);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_CMD, EDMA_CMD_ATARST);
363*4882a593Smuzhiyun 	udelay(25);		/* allow reset propagation */
364*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_CMD, 0);
365*4882a593Smuzhiyun 	mdelay(10);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	return 0;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
mv_reset_port(int port)370*4882a593Smuzhiyun static void mv_reset_port(int port)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	mv_reset_channel(port);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_CMD, 0x0);
377*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_CFG, 0x101f);
378*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_IECR, 0x0);
379*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_IEMR, 0x0);
380*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_RQBA_HI, 0x0);
381*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_RQIPR, 0x0);
382*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_RQOPR, 0x0);
383*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_RSBA_HI, 0x0);
384*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_RSIPR, 0x0);
385*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_RSOPR, 0x0);
386*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_IORTO, 0xfa);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
mv_reset_one_hc(void)389*4882a593Smuzhiyun static void mv_reset_one_hc(void)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	out_le32(SATAHC_BASE + SATAHC_ICT, 0x00);
392*4882a593Smuzhiyun 	out_le32(SATAHC_BASE + SATAHC_ITT, 0x00);
393*4882a593Smuzhiyun 	out_le32(SATAHC_BASE + SATAHC_ICR, 0x00);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
probe_port(int port)396*4882a593Smuzhiyun static int probe_port(int port)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun 	struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
399*4882a593Smuzhiyun 	int tries, tries2, set15 = 0;
400*4882a593Smuzhiyun 	u32 tmp;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	debug("Probe port: %d\n", port);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	for (tries = 0; tries < 2; tries++) {
405*4882a593Smuzhiyun 		/* Clear SError */
406*4882a593Smuzhiyun 		out_le32(priv->regbase + SIR_SERROR, 0x0);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 		/* trigger com-init */
409*4882a593Smuzhiyun 		tmp = in_le32(priv->regbase + SIR_SCONTROL);
410*4882a593Smuzhiyun 		tmp = (tmp & 0x0f0) | 0x300 | SIR_SCONTROL_DETEN;
411*4882a593Smuzhiyun 		out_le32(priv->regbase + SIR_SCONTROL, tmp);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 		mdelay(1);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 		tmp = in_le32(priv->regbase + SIR_SCONTROL);
416*4882a593Smuzhiyun 		tries2 = 5;
417*4882a593Smuzhiyun 		do {
418*4882a593Smuzhiyun 			tmp = (tmp & 0x0f0) | 0x300;
419*4882a593Smuzhiyun 			out_le32(priv->regbase + SIR_SCONTROL, tmp);
420*4882a593Smuzhiyun 			mdelay(10);
421*4882a593Smuzhiyun 			tmp = in_le32(priv->regbase + SIR_SCONTROL);
422*4882a593Smuzhiyun 		} while ((tmp & 0xf0f) != 0x300 && tries2--);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 		mdelay(10);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 		for (tries2 = 0; tries2 < 200; tries2++) {
427*4882a593Smuzhiyun 			tmp = in_le32(priv->regbase + SIR_SSTATUS);
428*4882a593Smuzhiyun 			if ((tmp & SSTATUS_DET_MASK) == 0x03) {
429*4882a593Smuzhiyun 				debug("Found device on port\n");
430*4882a593Smuzhiyun 				return 0;
431*4882a593Smuzhiyun 			}
432*4882a593Smuzhiyun 			mdelay(1);
433*4882a593Smuzhiyun 		}
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 		if ((tmp & SSTATUS_DET_MASK) == 0) {
436*4882a593Smuzhiyun 			debug("No device attached on port %d\n", port);
437*4882a593Smuzhiyun 			return -ENODEV;
438*4882a593Smuzhiyun 		}
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 		if (!set15) {
441*4882a593Smuzhiyun 			/* Try on 1.5Gb/S */
442*4882a593Smuzhiyun 			debug("Try 1.5Gb link\n");
443*4882a593Smuzhiyun 			set15 = 1;
444*4882a593Smuzhiyun 			out_le32(priv->regbase + SIR_SCONTROL, 0x304);
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 			tmp = in_le32(priv->regbase + SIR_ICFG);
447*4882a593Smuzhiyun 			tmp &= ~SIR_CFG_GEN2EN;
448*4882a593Smuzhiyun 			out_le32(priv->regbase + SIR_ICFG, tmp);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 			mv_reset_channel(port);
451*4882a593Smuzhiyun 		}
452*4882a593Smuzhiyun 	}
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	debug("Failed to probe port\n");
455*4882a593Smuzhiyun 	return -1;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun /* Get request queue in pointer */
get_reqip(int port)459*4882a593Smuzhiyun static int get_reqip(int port)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun 	struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
462*4882a593Smuzhiyun 	u32 tmp;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	tmp = in_le32(priv->regbase + EDMA_RQIPR) & EDMA_RQIPR_IPMASK;
465*4882a593Smuzhiyun 	tmp = tmp >> EDMA_RQIPR_IPSHIFT;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	return tmp;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun 
set_reqip(int port,int reqin)470*4882a593Smuzhiyun static void set_reqip(int port, int reqin)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun 	struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
473*4882a593Smuzhiyun 	u32 tmp;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	tmp = in_le32(priv->regbase + EDMA_RQIPR) & ~EDMA_RQIPR_IPMASK;
476*4882a593Smuzhiyun 	tmp |= ((reqin << EDMA_RQIPR_IPSHIFT) & EDMA_RQIPR_IPMASK);
477*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_RQIPR, tmp);
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun /* Get next available slot, ignoring possible overwrite */
get_next_reqip(int port)481*4882a593Smuzhiyun static int get_next_reqip(int port)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	int slot = get_reqip(port);
484*4882a593Smuzhiyun 	slot = (slot + 1) % REQUEST_QUEUE_SIZE;
485*4882a593Smuzhiyun 	return slot;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun /* Get response queue in pointer */
get_rspip(int port)489*4882a593Smuzhiyun static int get_rspip(int port)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
492*4882a593Smuzhiyun 	u32 tmp;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	tmp = in_le32(priv->regbase + EDMA_RSIPR) & EDMA_RSIPR_IPMASK;
495*4882a593Smuzhiyun 	tmp = tmp >> EDMA_RSIPR_IPSHIFT;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	return tmp;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun /* Get response queue out pointer */
get_rspop(int port)501*4882a593Smuzhiyun static int get_rspop(int port)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun 	struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
504*4882a593Smuzhiyun 	u32 tmp;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	tmp = in_le32(priv->regbase + EDMA_RSOPR) & EDMA_RSOPR_OPMASK;
507*4882a593Smuzhiyun 	tmp = tmp >> EDMA_RSOPR_OPSHIFT;
508*4882a593Smuzhiyun 	return tmp;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun /* Get next response queue pointer  */
get_next_rspop(int port)512*4882a593Smuzhiyun static int get_next_rspop(int port)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun 	return (get_rspop(port) + 1) % RESPONSE_QUEUE_SIZE;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun /* Set response queue pointer */
set_rspop(int port,int reqin)518*4882a593Smuzhiyun static void set_rspop(int port, int reqin)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun 	struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
521*4882a593Smuzhiyun 	u32 tmp;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	tmp = in_le32(priv->regbase + EDMA_RSOPR) & ~EDMA_RSOPR_OPMASK;
524*4882a593Smuzhiyun 	tmp |= ((reqin << EDMA_RSOPR_OPSHIFT) & EDMA_RSOPR_OPMASK);
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	out_le32(priv->regbase + EDMA_RSOPR, tmp);
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
wait_dma_completion(int port,int index,u32 timeout_msec)529*4882a593Smuzhiyun static int wait_dma_completion(int port, int index, u32 timeout_msec)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun 	u32 tmp, res;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	tmp = port == 0 ? SATAHC_ICR_PORT0 : SATAHC_ICR_PORT1;
534*4882a593Smuzhiyun 	res = ata_wait_register((u32 *)(SATAHC_BASE + SATAHC_ICR), tmp,
535*4882a593Smuzhiyun 				tmp, timeout_msec);
536*4882a593Smuzhiyun 	if (res)
537*4882a593Smuzhiyun 		printf("Failed to wait for completion on port %d\n", port);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	return res;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
process_responses(int port)542*4882a593Smuzhiyun static void process_responses(int port)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun #ifdef DEBUG
545*4882a593Smuzhiyun 	struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
546*4882a593Smuzhiyun #endif
547*4882a593Smuzhiyun 	u32 tmp;
548*4882a593Smuzhiyun 	u32 outind = get_rspop(port);
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	/* Ack interrupts */
551*4882a593Smuzhiyun 	tmp = in_le32(SATAHC_BASE + SATAHC_ICR);
552*4882a593Smuzhiyun 	if (port == 0)
553*4882a593Smuzhiyun 		tmp &= ~(BIT(0) | BIT(8));
554*4882a593Smuzhiyun 	else
555*4882a593Smuzhiyun 		tmp &= ~(BIT(1) | BIT(9));
556*4882a593Smuzhiyun 	tmp &= ~(BIT(4));
557*4882a593Smuzhiyun 	out_le32(SATAHC_BASE + SATAHC_ICR, tmp);
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	while (get_rspip(port) != outind) {
560*4882a593Smuzhiyun #ifdef DEBUG
561*4882a593Smuzhiyun 		debug("Response index %d flags %08x on port %d\n", outind,
562*4882a593Smuzhiyun 		      priv->response[outind].flags, port);
563*4882a593Smuzhiyun #endif
564*4882a593Smuzhiyun 		outind = get_next_rspop(port);
565*4882a593Smuzhiyun 		set_rspop(port, outind);
566*4882a593Smuzhiyun 	}
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
mv_ata_exec_ata_cmd(int port,struct sata_fis_h2d * cfis,u8 * buffer,u32 len,u32 iswrite)569*4882a593Smuzhiyun static int mv_ata_exec_ata_cmd(int port, struct sata_fis_h2d *cfis,
570*4882a593Smuzhiyun 			       u8 *buffer, u32 len, u32 iswrite)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun 	struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
573*4882a593Smuzhiyun 	struct crqb *req;
574*4882a593Smuzhiyun 	int slot;
575*4882a593Smuzhiyun 	u32 start;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	if (len >= 64 * 1024) {
578*4882a593Smuzhiyun 		printf("We only support <64K transfers for now\n");
579*4882a593Smuzhiyun 		return -1;
580*4882a593Smuzhiyun 	}
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	/* Initialize request */
583*4882a593Smuzhiyun 	slot = get_reqip(port);
584*4882a593Smuzhiyun 	memset(&priv->request[slot], 0, sizeof(struct crqb));
585*4882a593Smuzhiyun 	req = &priv->request[slot];
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	req->dtb_low = (u32)buffer;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	/* Dont use PRDs */
590*4882a593Smuzhiyun 	req->control_flags = CRQB_CNTRLFLAGS_PRDMODE;
591*4882a593Smuzhiyun 	req->control_flags |= iswrite ? 0 : CRQB_CNTRLFLAGS_DIR;
592*4882a593Smuzhiyun 	req->control_flags |=
593*4882a593Smuzhiyun 	    ((cfis->pm_port_c << CRQB_CNTRLFLAGS_PMPORTSHIFT)
594*4882a593Smuzhiyun 	     & CRQB_CNTRLFLAGS_PMPORTMASK);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	req->drb_count = len;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	req->ata_cmd_feat = (cfis->command << CRQB_CMDFEAT_CMDSHIFT) &
599*4882a593Smuzhiyun 		CRQB_CMDFEAT_CMDMASK;
600*4882a593Smuzhiyun 	req->ata_cmd_feat |= (cfis->features << CRQB_CMDFEAT_FEATSHIFT) &
601*4882a593Smuzhiyun 		CRQB_CMDFEAT_FEATMASK;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	req->ata_addr = (cfis->lba_low << CRQB_ADDR_LBA_LOWSHIFT) &
604*4882a593Smuzhiyun 		CRQB_ADDR_LBA_LOWMASK;
605*4882a593Smuzhiyun 	req->ata_addr |= (cfis->lba_mid << CRQB_ADDR_LBA_MIDSHIFT) &
606*4882a593Smuzhiyun 		CRQB_ADDR_LBA_MIDMASK;
607*4882a593Smuzhiyun 	req->ata_addr |= (cfis->lba_high << CRQB_ADDR_LBA_HIGHSHIFT) &
608*4882a593Smuzhiyun 		CRQB_ADDR_LBA_HIGHMASK;
609*4882a593Smuzhiyun 	req->ata_addr |= (cfis->device << CRQB_ADDR_DEVICE_SHIFT) &
610*4882a593Smuzhiyun 		CRQB_ADDR_DEVICE_MASK;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	req->ata_addr_exp = (cfis->lba_low_exp << CRQB_ADDR_LBA_LOW_EXP_SHIFT) &
613*4882a593Smuzhiyun 		CRQB_ADDR_LBA_LOW_EXP_MASK;
614*4882a593Smuzhiyun 	req->ata_addr_exp |=
615*4882a593Smuzhiyun 		(cfis->lba_mid_exp << CRQB_ADDR_LBA_MID_EXP_SHIFT) &
616*4882a593Smuzhiyun 		CRQB_ADDR_LBA_MID_EXP_MASK;
617*4882a593Smuzhiyun 	req->ata_addr_exp |=
618*4882a593Smuzhiyun 		(cfis->lba_high_exp << CRQB_ADDR_LBA_HIGH_EXP_SHIFT) &
619*4882a593Smuzhiyun 		CRQB_ADDR_LBA_HIGH_EXP_MASK;
620*4882a593Smuzhiyun 	req->ata_addr_exp |=
621*4882a593Smuzhiyun 		(cfis->features_exp << CRQB_ADDR_FEATURE_EXP_SHIFT) &
622*4882a593Smuzhiyun 		CRQB_ADDR_FEATURE_EXP_MASK;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	req->ata_sect_count =
625*4882a593Smuzhiyun 		(cfis->sector_count << CRQB_SECTCOUNT_COUNT_SHIFT) &
626*4882a593Smuzhiyun 		CRQB_SECTCOUNT_COUNT_MASK;
627*4882a593Smuzhiyun 	req->ata_sect_count |=
628*4882a593Smuzhiyun 		(cfis->sector_count_exp << CRQB_SECTCOUNT_COUNT_EXP_SHIFT) &
629*4882a593Smuzhiyun 		CRQB_SECTCOUNT_COUNT_EXP_MASK;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	/* Flush data */
632*4882a593Smuzhiyun 	start = (u32)req & ~(ARCH_DMA_MINALIGN - 1);
633*4882a593Smuzhiyun 	flush_dcache_range(start,
634*4882a593Smuzhiyun 			   start + ALIGN(sizeof(*req), ARCH_DMA_MINALIGN));
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	/* Trigger operation */
637*4882a593Smuzhiyun 	slot = get_next_reqip(port);
638*4882a593Smuzhiyun 	set_reqip(port, slot);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	/* Wait for completion */
641*4882a593Smuzhiyun 	if (wait_dma_completion(port, slot, 10000)) {
642*4882a593Smuzhiyun 		printf("ATA operation timed out\n");
643*4882a593Smuzhiyun 		return -1;
644*4882a593Smuzhiyun 	}
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	process_responses(port);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	/* Invalidate data on read */
649*4882a593Smuzhiyun 	if (buffer && len) {
650*4882a593Smuzhiyun 		start = (u32)buffer & ~(ARCH_DMA_MINALIGN - 1);
651*4882a593Smuzhiyun 		invalidate_dcache_range(start,
652*4882a593Smuzhiyun 					start + ALIGN(len, ARCH_DMA_MINALIGN));
653*4882a593Smuzhiyun 	}
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	return len;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun 
mv_sata_rw_cmd_ext(int port,lbaint_t start,u32 blkcnt,u8 * buffer,int is_write)658*4882a593Smuzhiyun static u32 mv_sata_rw_cmd_ext(int port, lbaint_t start, u32 blkcnt,
659*4882a593Smuzhiyun 			      u8 *buffer, int is_write)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun 	struct sata_fis_h2d cfis;
662*4882a593Smuzhiyun 	u32 res;
663*4882a593Smuzhiyun 	u64 block;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	block = (u64)start;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	memset(&cfis, 0, sizeof(struct sata_fis_h2d));
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	cfis.fis_type = SATA_FIS_TYPE_REGISTER_H2D;
670*4882a593Smuzhiyun 	cfis.command = (is_write) ? ATA_CMD_WRITE_EXT : ATA_CMD_READ_EXT;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	cfis.lba_high_exp = (block >> 40) & 0xff;
673*4882a593Smuzhiyun 	cfis.lba_mid_exp = (block >> 32) & 0xff;
674*4882a593Smuzhiyun 	cfis.lba_low_exp = (block >> 24) & 0xff;
675*4882a593Smuzhiyun 	cfis.lba_high = (block >> 16) & 0xff;
676*4882a593Smuzhiyun 	cfis.lba_mid = (block >> 8) & 0xff;
677*4882a593Smuzhiyun 	cfis.lba_low = block & 0xff;
678*4882a593Smuzhiyun 	cfis.device = ATA_LBA;
679*4882a593Smuzhiyun 	cfis.sector_count_exp = (blkcnt >> 8) & 0xff;
680*4882a593Smuzhiyun 	cfis.sector_count = blkcnt & 0xff;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	res = mv_ata_exec_ata_cmd(port, &cfis, buffer, ATA_SECT_SIZE * blkcnt,
683*4882a593Smuzhiyun 				  is_write);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	return res >= 0 ? blkcnt : res;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun 
mv_sata_rw_cmd(int port,lbaint_t start,u32 blkcnt,u8 * buffer,int is_write)688*4882a593Smuzhiyun static u32 mv_sata_rw_cmd(int port, lbaint_t start, u32 blkcnt, u8 *buffer,
689*4882a593Smuzhiyun 			  int is_write)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun 	struct sata_fis_h2d cfis;
692*4882a593Smuzhiyun 	lbaint_t block;
693*4882a593Smuzhiyun 	u32 res;
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	block = start;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	memset(&cfis, 0, sizeof(struct sata_fis_h2d));
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	cfis.fis_type = SATA_FIS_TYPE_REGISTER_H2D;
700*4882a593Smuzhiyun 	cfis.command = (is_write) ? ATA_CMD_WRITE : ATA_CMD_READ;
701*4882a593Smuzhiyun 	cfis.device = ATA_LBA;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	cfis.device |= (block >> 24) & 0xf;
704*4882a593Smuzhiyun 	cfis.lba_high = (block >> 16) & 0xff;
705*4882a593Smuzhiyun 	cfis.lba_mid = (block >> 8) & 0xff;
706*4882a593Smuzhiyun 	cfis.lba_low = block & 0xff;
707*4882a593Smuzhiyun 	cfis.sector_count = (u8)(blkcnt & 0xff);
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	res = mv_ata_exec_ata_cmd(port, &cfis, buffer, ATA_SECT_SIZE * blkcnt,
710*4882a593Smuzhiyun 				  is_write);
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	return res >= 0 ? blkcnt : res;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun 
ata_low_level_rw(int dev,lbaint_t blknr,lbaint_t blkcnt,void * buffer,int is_write)715*4882a593Smuzhiyun static u32 ata_low_level_rw(int dev, lbaint_t blknr, lbaint_t blkcnt,
716*4882a593Smuzhiyun 			    void *buffer, int is_write)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun 	lbaint_t start, blks;
719*4882a593Smuzhiyun 	u8 *addr;
720*4882a593Smuzhiyun 	int max_blks;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	debug("%s: %ld %ld\n", __func__, blknr, blkcnt);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	start = blknr;
725*4882a593Smuzhiyun 	blks = blkcnt;
726*4882a593Smuzhiyun 	addr = (u8 *)buffer;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	max_blks = MV_ATA_MAX_SECTORS;
729*4882a593Smuzhiyun 	do {
730*4882a593Smuzhiyun 		if (blks > max_blks) {
731*4882a593Smuzhiyun 			if (sata_dev_desc[dev].lba48) {
732*4882a593Smuzhiyun 				mv_sata_rw_cmd_ext(dev, start, max_blks, addr,
733*4882a593Smuzhiyun 						   is_write);
734*4882a593Smuzhiyun 			} else {
735*4882a593Smuzhiyun 				mv_sata_rw_cmd(dev, start, max_blks, addr,
736*4882a593Smuzhiyun 					       is_write);
737*4882a593Smuzhiyun 			}
738*4882a593Smuzhiyun 			start += max_blks;
739*4882a593Smuzhiyun 			blks -= max_blks;
740*4882a593Smuzhiyun 			addr += ATA_SECT_SIZE * max_blks;
741*4882a593Smuzhiyun 		} else {
742*4882a593Smuzhiyun 			if (sata_dev_desc[dev].lba48) {
743*4882a593Smuzhiyun 				mv_sata_rw_cmd_ext(dev, start, blks, addr,
744*4882a593Smuzhiyun 						   is_write);
745*4882a593Smuzhiyun 			} else {
746*4882a593Smuzhiyun 				mv_sata_rw_cmd(dev, start, blks, addr,
747*4882a593Smuzhiyun 					       is_write);
748*4882a593Smuzhiyun 			}
749*4882a593Smuzhiyun 			start += blks;
750*4882a593Smuzhiyun 			blks = 0;
751*4882a593Smuzhiyun 			addr += ATA_SECT_SIZE * blks;
752*4882a593Smuzhiyun 		}
753*4882a593Smuzhiyun 	} while (blks != 0);
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	return blkcnt;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun 
mv_ata_exec_ata_cmd_nondma(int port,struct sata_fis_h2d * cfis,u8 * buffer,u32 len,u32 iswrite)758*4882a593Smuzhiyun static int mv_ata_exec_ata_cmd_nondma(int port,
759*4882a593Smuzhiyun 				      struct sata_fis_h2d *cfis, u8 *buffer,
760*4882a593Smuzhiyun 				      u32 len, u32 iswrite)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun 	struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
763*4882a593Smuzhiyun 	int i;
764*4882a593Smuzhiyun 	u16 *tp;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	debug("%s\n", __func__);
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	out_le32(priv->regbase + PIO_SECTOR_COUNT, cfis->sector_count);
769*4882a593Smuzhiyun 	out_le32(priv->regbase + PIO_LBA_HI, cfis->lba_high);
770*4882a593Smuzhiyun 	out_le32(priv->regbase + PIO_LBA_MID, cfis->lba_mid);
771*4882a593Smuzhiyun 	out_le32(priv->regbase + PIO_LBA_LOW, cfis->lba_low);
772*4882a593Smuzhiyun 	out_le32(priv->regbase + PIO_ERR_FEATURES, cfis->features);
773*4882a593Smuzhiyun 	out_le32(priv->regbase + PIO_DEVICE, cfis->device);
774*4882a593Smuzhiyun 	out_le32(priv->regbase + PIO_CMD_STATUS, cfis->command);
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	if (ata_wait_register((u32 *)(priv->regbase + PIO_CMD_STATUS),
777*4882a593Smuzhiyun 			      ATA_BUSY, 0x0, 10000)) {
778*4882a593Smuzhiyun 		debug("Failed to wait for completion\n");
779*4882a593Smuzhiyun 		return -1;
780*4882a593Smuzhiyun 	}
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	if (len > 0) {
783*4882a593Smuzhiyun 		tp = (u16 *)buffer;
784*4882a593Smuzhiyun 		for (i = 0; i < len / 2; i++) {
785*4882a593Smuzhiyun 			if (iswrite)
786*4882a593Smuzhiyun 				out_le16(priv->regbase + PIO_DATA, *tp++);
787*4882a593Smuzhiyun 			else
788*4882a593Smuzhiyun 				*tp++ = in_le16(priv->regbase + PIO_DATA);
789*4882a593Smuzhiyun 		}
790*4882a593Smuzhiyun 	}
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	return len;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun 
mv_sata_identify(int port,u16 * id)795*4882a593Smuzhiyun static int mv_sata_identify(int port, u16 *id)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun 	struct sata_fis_h2d h2d;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	memset(&h2d, 0, sizeof(struct sata_fis_h2d));
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	h2d.fis_type = SATA_FIS_TYPE_REGISTER_H2D;
802*4882a593Smuzhiyun 	h2d.command = ATA_CMD_ID_ATA;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	/* Give device time to get operational */
805*4882a593Smuzhiyun 	mdelay(10);
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	return mv_ata_exec_ata_cmd_nondma(port, &h2d, (u8 *)id,
808*4882a593Smuzhiyun 					  ATA_ID_WORDS * 2, READ_CMD);
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun 
mv_sata_xfer_mode(int port,u16 * id)811*4882a593Smuzhiyun static void mv_sata_xfer_mode(int port, u16 *id)
812*4882a593Smuzhiyun {
813*4882a593Smuzhiyun 	struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	priv->pio = id[ATA_ID_PIO_MODES];
816*4882a593Smuzhiyun 	priv->mwdma = id[ATA_ID_MWDMA_MODES];
817*4882a593Smuzhiyun 	priv->udma = id[ATA_ID_UDMA_MODES];
818*4882a593Smuzhiyun 	debug("pio %04x, mwdma %04x, udma %04x\n", priv->pio, priv->mwdma,
819*4882a593Smuzhiyun 	      priv->udma);
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun 
mv_sata_set_features(int port)822*4882a593Smuzhiyun static void mv_sata_set_features(int port)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun 	struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
825*4882a593Smuzhiyun 	struct sata_fis_h2d cfis;
826*4882a593Smuzhiyun 	u8 udma_cap;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	memset(&cfis, 0, sizeof(struct sata_fis_h2d));
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	cfis.fis_type = SATA_FIS_TYPE_REGISTER_H2D;
831*4882a593Smuzhiyun 	cfis.command = ATA_CMD_SET_FEATURES;
832*4882a593Smuzhiyun 	cfis.features = SETFEATURES_XFER;
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	/* First check the device capablity */
835*4882a593Smuzhiyun 	udma_cap = (u8) (priv->udma & 0xff);
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	if (udma_cap == ATA_UDMA6)
838*4882a593Smuzhiyun 		cfis.sector_count = XFER_UDMA_6;
839*4882a593Smuzhiyun 	if (udma_cap == ATA_UDMA5)
840*4882a593Smuzhiyun 		cfis.sector_count = XFER_UDMA_5;
841*4882a593Smuzhiyun 	if (udma_cap == ATA_UDMA4)
842*4882a593Smuzhiyun 		cfis.sector_count = XFER_UDMA_4;
843*4882a593Smuzhiyun 	if (udma_cap == ATA_UDMA3)
844*4882a593Smuzhiyun 		cfis.sector_count = XFER_UDMA_3;
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	mv_ata_exec_ata_cmd_nondma(port, &cfis, NULL, 0, READ_CMD);
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun 
mv_sata_spin_down(int dev)849*4882a593Smuzhiyun int mv_sata_spin_down(int dev)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun 	struct sata_fis_h2d cfis;
852*4882a593Smuzhiyun 	struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[dev].priv;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	if (priv->link == 0) {
855*4882a593Smuzhiyun 		debug("No device on port: %d\n", dev);
856*4882a593Smuzhiyun 		return 1;
857*4882a593Smuzhiyun 	}
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	memset(&cfis, 0, sizeof(struct sata_fis_h2d));
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	cfis.fis_type = SATA_FIS_TYPE_REGISTER_H2D;
862*4882a593Smuzhiyun 	cfis.command = ATA_CMD_STANDBY;
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	return mv_ata_exec_ata_cmd_nondma(dev, &cfis, NULL, 0, READ_CMD);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun 
mv_sata_spin_up(int dev)867*4882a593Smuzhiyun int mv_sata_spin_up(int dev)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun 	struct sata_fis_h2d cfis;
870*4882a593Smuzhiyun 	struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[dev].priv;
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	if (priv->link == 0) {
873*4882a593Smuzhiyun 		debug("No device on port: %d\n", dev);
874*4882a593Smuzhiyun 		return 1;
875*4882a593Smuzhiyun 	}
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	memset(&cfis, 0, sizeof(struct sata_fis_h2d));
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	cfis.fis_type = SATA_FIS_TYPE_REGISTER_H2D;
880*4882a593Smuzhiyun 	cfis.command = ATA_CMD_IDLE;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	return mv_ata_exec_ata_cmd_nondma(dev, &cfis, NULL, 0, READ_CMD);
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun 
sata_read(int dev,ulong blknr,lbaint_t blkcnt,void * buffer)885*4882a593Smuzhiyun ulong sata_read(int dev, ulong blknr, lbaint_t blkcnt, void *buffer)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun 	return ata_low_level_rw(dev, blknr, blkcnt, buffer, READ_CMD);
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun 
sata_write(int dev,ulong blknr,lbaint_t blkcnt,const void * buffer)890*4882a593Smuzhiyun ulong sata_write(int dev, ulong blknr, lbaint_t blkcnt, const void *buffer)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	return ata_low_level_rw(dev, blknr, blkcnt, (void *)buffer, WRITE_CMD);
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun /*
896*4882a593Smuzhiyun  * Initialize SATA memory windows
897*4882a593Smuzhiyun  */
mvsata_ide_conf_mbus_windows(void)898*4882a593Smuzhiyun static void mvsata_ide_conf_mbus_windows(void)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun 	const struct mbus_dram_target_info *dram;
901*4882a593Smuzhiyun 	int i;
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	dram = mvebu_mbus_dram_info();
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	/* Disable windows, Set Size/Base to 0  */
906*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
907*4882a593Smuzhiyun 		writel(0, MVSATA_WIN_CONTROL(i));
908*4882a593Smuzhiyun 		writel(0, MVSATA_WIN_BASE(i));
909*4882a593Smuzhiyun 	}
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	for (i = 0; i < dram->num_cs; i++) {
912*4882a593Smuzhiyun 		const struct mbus_dram_window *cs = dram->cs + i;
913*4882a593Smuzhiyun 		writel(((cs->size - 1) & 0xffff0000) | (cs->mbus_attr << 8) |
914*4882a593Smuzhiyun 		       (dram->mbus_dram_target_id << 4) | 1,
915*4882a593Smuzhiyun 		       MVSATA_WIN_CONTROL(i));
916*4882a593Smuzhiyun 		writel(cs->base & 0xffff0000, MVSATA_WIN_BASE(i));
917*4882a593Smuzhiyun 	}
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun 
init_sata(int dev)920*4882a593Smuzhiyun int init_sata(int dev)
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun 	struct mv_priv *priv;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	debug("Initialize sata dev: %d\n", dev);
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	if (dev < 0 || dev >= CONFIG_SYS_SATA_MAX_DEVICE) {
927*4882a593Smuzhiyun 		printf("Invalid sata device %d\n", dev);
928*4882a593Smuzhiyun 		return -1;
929*4882a593Smuzhiyun 	}
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	priv = (struct mv_priv *)malloc(sizeof(struct mv_priv));
932*4882a593Smuzhiyun 	if (!priv) {
933*4882a593Smuzhiyun 		printf("Failed to allocate memory for private sata data\n");
934*4882a593Smuzhiyun 		return -ENOMEM;
935*4882a593Smuzhiyun 	}
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	memset((void *)priv, 0, sizeof(struct mv_priv));
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	/* Allocate and align request buffer */
940*4882a593Smuzhiyun 	priv->crqb_alloc = malloc(sizeof(struct crqb) * REQUEST_QUEUE_SIZE +
941*4882a593Smuzhiyun 				  CRQB_ALIGN);
942*4882a593Smuzhiyun 	if (!priv->crqb_alloc) {
943*4882a593Smuzhiyun 		printf("Unable to allocate memory for request queue\n");
944*4882a593Smuzhiyun 		return -ENOMEM;
945*4882a593Smuzhiyun 	}
946*4882a593Smuzhiyun 	memset(priv->crqb_alloc, 0,
947*4882a593Smuzhiyun 	       sizeof(struct crqb) * REQUEST_QUEUE_SIZE + CRQB_ALIGN);
948*4882a593Smuzhiyun 	priv->request = (struct crqb *)(((u32) priv->crqb_alloc + CRQB_ALIGN) &
949*4882a593Smuzhiyun 					~(CRQB_ALIGN - 1));
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	/* Allocate and align response buffer */
952*4882a593Smuzhiyun 	priv->crpb_alloc = malloc(sizeof(struct crpb) * REQUEST_QUEUE_SIZE +
953*4882a593Smuzhiyun 				  CRPB_ALIGN);
954*4882a593Smuzhiyun 	if (!priv->crpb_alloc) {
955*4882a593Smuzhiyun 		printf("Unable to allocate memory for response queue\n");
956*4882a593Smuzhiyun 		return -ENOMEM;
957*4882a593Smuzhiyun 	}
958*4882a593Smuzhiyun 	memset(priv->crpb_alloc, 0,
959*4882a593Smuzhiyun 	       sizeof(struct crpb) * REQUEST_QUEUE_SIZE + CRPB_ALIGN);
960*4882a593Smuzhiyun 	priv->response = (struct crpb *)(((u32) priv->crpb_alloc + CRPB_ALIGN) &
961*4882a593Smuzhiyun 					 ~(CRPB_ALIGN - 1));
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	sata_dev_desc[dev].priv = (void *)priv;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	sprintf(priv->name, "SATA%d", dev);
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	priv->regbase = dev == 0 ? SATA0_BASE : SATA1_BASE;
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	if (!hw_init) {
970*4882a593Smuzhiyun 		debug("Initialize sata hw\n");
971*4882a593Smuzhiyun 		hw_init = 1;
972*4882a593Smuzhiyun 		mv_reset_one_hc();
973*4882a593Smuzhiyun 		mvsata_ide_conf_mbus_windows();
974*4882a593Smuzhiyun 	}
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	mv_reset_port(dev);
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	if (probe_port(dev)) {
979*4882a593Smuzhiyun 		priv->link = 0;
980*4882a593Smuzhiyun 		return -ENODEV;
981*4882a593Smuzhiyun 	}
982*4882a593Smuzhiyun 	priv->link = 1;
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	return 0;
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun 
reset_sata(int dev)987*4882a593Smuzhiyun int reset_sata(int dev)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun 	return 0;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun 
scan_sata(int port)992*4882a593Smuzhiyun int scan_sata(int port)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun 	unsigned char serial[ATA_ID_SERNO_LEN + 1];
995*4882a593Smuzhiyun 	unsigned char firmware[ATA_ID_FW_REV_LEN + 1];
996*4882a593Smuzhiyun 	unsigned char product[ATA_ID_PROD_LEN + 1];
997*4882a593Smuzhiyun 	u64 n_sectors;
998*4882a593Smuzhiyun 	u16 *id;
999*4882a593Smuzhiyun 	struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	if (!priv->link)
1002*4882a593Smuzhiyun 		return -ENODEV;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	id = (u16 *)malloc(ATA_ID_WORDS * 2);
1005*4882a593Smuzhiyun 	if (!id) {
1006*4882a593Smuzhiyun 		printf("Failed to malloc id data\n");
1007*4882a593Smuzhiyun 		return -ENOMEM;
1008*4882a593Smuzhiyun 	}
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	mv_sata_identify(port, id);
1011*4882a593Smuzhiyun 	ata_swap_buf_le16(id, ATA_ID_WORDS);
1012*4882a593Smuzhiyun #ifdef DEBUG
1013*4882a593Smuzhiyun 	ata_dump_id(id);
1014*4882a593Smuzhiyun #endif
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	/* Serial number */
1017*4882a593Smuzhiyun 	ata_id_c_string(id, serial, ATA_ID_SERNO, sizeof(serial));
1018*4882a593Smuzhiyun 	memcpy(sata_dev_desc[port].product, serial, sizeof(serial));
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	/* Firmware version */
1021*4882a593Smuzhiyun 	ata_id_c_string(id, firmware, ATA_ID_FW_REV, sizeof(firmware));
1022*4882a593Smuzhiyun 	memcpy(sata_dev_desc[port].revision, firmware, sizeof(firmware));
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	/* Product model */
1025*4882a593Smuzhiyun 	ata_id_c_string(id, product, ATA_ID_PROD, sizeof(product));
1026*4882a593Smuzhiyun 	memcpy(sata_dev_desc[port].vendor, product, sizeof(product));
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	/* Total sectors */
1029*4882a593Smuzhiyun 	n_sectors = ata_id_n_sectors(id);
1030*4882a593Smuzhiyun 	sata_dev_desc[port].lba = n_sectors;
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	/* Check if support LBA48 */
1033*4882a593Smuzhiyun 	if (ata_id_has_lba48(id)) {
1034*4882a593Smuzhiyun 		sata_dev_desc[port].lba48 = 1;
1035*4882a593Smuzhiyun 		debug("Device support LBA48\n");
1036*4882a593Smuzhiyun 	}
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	/* Get the NCQ queue depth from device */
1039*4882a593Smuzhiyun 	priv->queue_depth = ata_id_queue_depth(id);
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	/* Get the xfer mode from device */
1042*4882a593Smuzhiyun 	mv_sata_xfer_mode(port, id);
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	/* Set the xfer mode to highest speed */
1045*4882a593Smuzhiyun 	mv_sata_set_features(port);
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	/* Start up */
1048*4882a593Smuzhiyun 	mv_start_edma_engine(port);
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	return 0;
1051*4882a593Smuzhiyun }
1052