xref: /OK3568_Linux_fs/u-boot/drivers/ata/sata_dwc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * sata_dwc.c
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Synopsys DesignWare Cores (DWC) SATA host driver
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author: Mark Miesfeld <mmiesfeld@amcc.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Ported from 2.6.19.2 to 2.6.25/26 by Stefan Roese <sr@denx.de>
9*4882a593Smuzhiyun  * Copyright 2008 DENX Software Engineering
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Based on versions provided by AMCC and Synopsys which are:
12*4882a593Smuzhiyun  *          Copyright 2006 Applied Micro Circuits Corporation
13*4882a593Smuzhiyun  *          COPYRIGHT (C) 2005  SYNOPSYS, INC.  ALL RIGHTS RESERVED
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
16*4882a593Smuzhiyun  */
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun  * SATA support based on the chip canyonlands.
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  * 04-17-2009
21*4882a593Smuzhiyun  *		The local version of this driver for the canyonlands board
22*4882a593Smuzhiyun  *		does not use interrupts but polls the chip instead.
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include <common.h>
26*4882a593Smuzhiyun #include <command.h>
27*4882a593Smuzhiyun #include <pci.h>
28*4882a593Smuzhiyun #include <asm/processor.h>
29*4882a593Smuzhiyun #include <linux/dma-direction.h>
30*4882a593Smuzhiyun #include <linux/errno.h>
31*4882a593Smuzhiyun #include <asm/io.h>
32*4882a593Smuzhiyun #include <malloc.h>
33*4882a593Smuzhiyun #include <ata.h>
34*4882a593Smuzhiyun #include <sata.h>
35*4882a593Smuzhiyun #include <linux/ctype.h>
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #include "sata_dwc.h"
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define DMA_NUM_CHANS			1
40*4882a593Smuzhiyun #define DMA_NUM_CHAN_REGS		8
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define AHB_DMA_BRST_DFLT		16
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun struct dmareg {
45*4882a593Smuzhiyun 	u32 low;
46*4882a593Smuzhiyun 	u32 high;
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun struct dma_chan_regs {
50*4882a593Smuzhiyun 	struct dmareg sar;
51*4882a593Smuzhiyun 	struct dmareg dar;
52*4882a593Smuzhiyun 	struct dmareg llp;
53*4882a593Smuzhiyun 	struct dmareg ctl;
54*4882a593Smuzhiyun 	struct dmareg sstat;
55*4882a593Smuzhiyun 	struct dmareg dstat;
56*4882a593Smuzhiyun 	struct dmareg sstatar;
57*4882a593Smuzhiyun 	struct dmareg dstatar;
58*4882a593Smuzhiyun 	struct dmareg cfg;
59*4882a593Smuzhiyun 	struct dmareg sgr;
60*4882a593Smuzhiyun 	struct dmareg dsr;
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun struct dma_interrupt_regs {
64*4882a593Smuzhiyun 	struct dmareg tfr;
65*4882a593Smuzhiyun 	struct dmareg block;
66*4882a593Smuzhiyun 	struct dmareg srctran;
67*4882a593Smuzhiyun 	struct dmareg dsttran;
68*4882a593Smuzhiyun 	struct dmareg error;
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun struct ahb_dma_regs {
72*4882a593Smuzhiyun 	struct dma_chan_regs	chan_regs[DMA_NUM_CHAN_REGS];
73*4882a593Smuzhiyun 	struct dma_interrupt_regs	interrupt_raw;
74*4882a593Smuzhiyun 	struct dma_interrupt_regs	interrupt_status;
75*4882a593Smuzhiyun 	struct dma_interrupt_regs	interrupt_mask;
76*4882a593Smuzhiyun 	struct dma_interrupt_regs	interrupt_clear;
77*4882a593Smuzhiyun 	struct dmareg			statusInt;
78*4882a593Smuzhiyun 	struct dmareg			rq_srcreg;
79*4882a593Smuzhiyun 	struct dmareg			rq_dstreg;
80*4882a593Smuzhiyun 	struct dmareg			rq_sgl_srcreg;
81*4882a593Smuzhiyun 	struct dmareg			rq_sgl_dstreg;
82*4882a593Smuzhiyun 	struct dmareg			rq_lst_srcreg;
83*4882a593Smuzhiyun 	struct dmareg			rq_lst_dstreg;
84*4882a593Smuzhiyun 	struct dmareg			dma_cfg;
85*4882a593Smuzhiyun 	struct dmareg			dma_chan_en;
86*4882a593Smuzhiyun 	struct dmareg			dma_id;
87*4882a593Smuzhiyun 	struct dmareg			dma_test;
88*4882a593Smuzhiyun 	struct dmareg			res1;
89*4882a593Smuzhiyun 	struct dmareg			res2;
90*4882a593Smuzhiyun 	/* DMA Comp Params
91*4882a593Smuzhiyun 	 * Param 6 = dma_param[0], Param 5 = dma_param[1],
92*4882a593Smuzhiyun 	 * Param 4 = dma_param[2] ...
93*4882a593Smuzhiyun 	 */
94*4882a593Smuzhiyun 	struct dmareg			dma_params[6];
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define DMA_EN			0x00000001
98*4882a593Smuzhiyun #define DMA_DI			0x00000000
99*4882a593Smuzhiyun #define DMA_CHANNEL(ch)		(0x00000001 << (ch))
100*4882a593Smuzhiyun #define DMA_ENABLE_CHAN(ch)	((0x00000001 << (ch)) |	\
101*4882a593Smuzhiyun 				((0x000000001 << (ch)) << 8))
102*4882a593Smuzhiyun #define DMA_DISABLE_CHAN(ch)	(0x00000000 | 	\
103*4882a593Smuzhiyun 				((0x000000001 << (ch)) << 8))
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define SATA_DWC_MAX_PORTS	1
106*4882a593Smuzhiyun #define SATA_DWC_SCR_OFFSET	0x24
107*4882a593Smuzhiyun #define SATA_DWC_REG_OFFSET	0x64
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun struct sata_dwc_regs {
110*4882a593Smuzhiyun 	u32 fptagr;
111*4882a593Smuzhiyun 	u32 fpbor;
112*4882a593Smuzhiyun 	u32 fptcr;
113*4882a593Smuzhiyun 	u32 dmacr;
114*4882a593Smuzhiyun 	u32 dbtsr;
115*4882a593Smuzhiyun 	u32 intpr;
116*4882a593Smuzhiyun 	u32 intmr;
117*4882a593Smuzhiyun 	u32 errmr;
118*4882a593Smuzhiyun 	u32 llcr;
119*4882a593Smuzhiyun 	u32 phycr;
120*4882a593Smuzhiyun 	u32 physr;
121*4882a593Smuzhiyun 	u32 rxbistpd;
122*4882a593Smuzhiyun 	u32 rxbistpd1;
123*4882a593Smuzhiyun 	u32 rxbistpd2;
124*4882a593Smuzhiyun 	u32 txbistpd;
125*4882a593Smuzhiyun 	u32 txbistpd1;
126*4882a593Smuzhiyun 	u32 txbistpd2;
127*4882a593Smuzhiyun 	u32 bistcr;
128*4882a593Smuzhiyun 	u32 bistfctr;
129*4882a593Smuzhiyun 	u32 bistsr;
130*4882a593Smuzhiyun 	u32 bistdecr;
131*4882a593Smuzhiyun 	u32 res[15];
132*4882a593Smuzhiyun 	u32 testr;
133*4882a593Smuzhiyun 	u32 versionr;
134*4882a593Smuzhiyun 	u32 idr;
135*4882a593Smuzhiyun 	u32 unimpl[192];
136*4882a593Smuzhiyun 	u32 dmadr[256];
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define SATA_DWC_TXFIFO_DEPTH		0x01FF
140*4882a593Smuzhiyun #define SATA_DWC_RXFIFO_DEPTH		0x01FF
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define SATA_DWC_DBTSR_MWR(size)	((size / 4) & SATA_DWC_TXFIFO_DEPTH)
143*4882a593Smuzhiyun #define SATA_DWC_DBTSR_MRD(size)	(((size / 4) &	\
144*4882a593Smuzhiyun 					SATA_DWC_RXFIFO_DEPTH) << 16)
145*4882a593Smuzhiyun #define SATA_DWC_INTPR_DMAT		0x00000001
146*4882a593Smuzhiyun #define SATA_DWC_INTPR_NEWFP		0x00000002
147*4882a593Smuzhiyun #define SATA_DWC_INTPR_PMABRT		0x00000004
148*4882a593Smuzhiyun #define SATA_DWC_INTPR_ERR		0x00000008
149*4882a593Smuzhiyun #define SATA_DWC_INTPR_NEWBIST		0x00000010
150*4882a593Smuzhiyun #define SATA_DWC_INTPR_IPF		0x10000000
151*4882a593Smuzhiyun #define SATA_DWC_INTMR_DMATM		0x00000001
152*4882a593Smuzhiyun #define SATA_DWC_INTMR_NEWFPM		0x00000002
153*4882a593Smuzhiyun #define SATA_DWC_INTMR_PMABRTM		0x00000004
154*4882a593Smuzhiyun #define SATA_DWC_INTMR_ERRM		0x00000008
155*4882a593Smuzhiyun #define SATA_DWC_INTMR_NEWBISTM		0x00000010
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #define SATA_DWC_DMACR_TMOD_TXCHEN	0x00000004
158*4882a593Smuzhiyun #define SATA_DWC_DMACR_TXRXCH_CLEAR	SATA_DWC_DMACR_TMOD_TXCHEN
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define SATA_DWC_QCMD_MAX	32
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define SATA_DWC_SERROR_ERR_BITS	0x0FFF0F03
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define HSDEVP_FROM_AP(ap)	(struct sata_dwc_device_port*)	\
165*4882a593Smuzhiyun 				(ap)->private_data
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun struct sata_dwc_device {
168*4882a593Smuzhiyun 	struct device		*dev;
169*4882a593Smuzhiyun 	struct ata_probe_ent	*pe;
170*4882a593Smuzhiyun 	struct ata_host		*host;
171*4882a593Smuzhiyun 	u8			*reg_base;
172*4882a593Smuzhiyun 	struct sata_dwc_regs	*sata_dwc_regs;
173*4882a593Smuzhiyun 	int			irq_dma;
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun struct sata_dwc_device_port {
177*4882a593Smuzhiyun 	struct sata_dwc_device	*hsdev;
178*4882a593Smuzhiyun 	int			cmd_issued[SATA_DWC_QCMD_MAX];
179*4882a593Smuzhiyun 	u32			dma_chan[SATA_DWC_QCMD_MAX];
180*4882a593Smuzhiyun 	int			dma_pending[SATA_DWC_QCMD_MAX];
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun enum {
184*4882a593Smuzhiyun 	SATA_DWC_CMD_ISSUED_NOT		= 0,
185*4882a593Smuzhiyun 	SATA_DWC_CMD_ISSUED_PEND	= 1,
186*4882a593Smuzhiyun 	SATA_DWC_CMD_ISSUED_EXEC	= 2,
187*4882a593Smuzhiyun 	SATA_DWC_CMD_ISSUED_NODATA	= 3,
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	SATA_DWC_DMA_PENDING_NONE	= 0,
190*4882a593Smuzhiyun 	SATA_DWC_DMA_PENDING_TX		= 1,
191*4882a593Smuzhiyun 	SATA_DWC_DMA_PENDING_RX		= 2,
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun #define msleep(a)	udelay(a * 1000)
195*4882a593Smuzhiyun #define ssleep(a)	msleep(a * 1000)
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static int ata_probe_timeout = (ATA_TMOUT_INTERNAL / 100);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun enum sata_dev_state {
200*4882a593Smuzhiyun 	SATA_INIT = 0,
201*4882a593Smuzhiyun 	SATA_READY = 1,
202*4882a593Smuzhiyun 	SATA_NODEVICE = 2,
203*4882a593Smuzhiyun 	SATA_ERROR = 3,
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun enum sata_dev_state dev_state = SATA_INIT;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun static struct ahb_dma_regs		*sata_dma_regs = 0;
208*4882a593Smuzhiyun static struct ata_host			*phost;
209*4882a593Smuzhiyun static struct ata_port			ap;
210*4882a593Smuzhiyun static struct ata_port			*pap = &ap;
211*4882a593Smuzhiyun static struct ata_device		ata_device;
212*4882a593Smuzhiyun static struct sata_dwc_device_port	dwc_devp;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun static void	*scr_addr_sstatus;
215*4882a593Smuzhiyun static u32	temp_n_block = 0;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun static unsigned ata_exec_internal(struct ata_device *dev,
218*4882a593Smuzhiyun 			struct ata_taskfile *tf, const u8 *cdb,
219*4882a593Smuzhiyun 			int dma_dir, unsigned int buflen,
220*4882a593Smuzhiyun 			unsigned long timeout);
221*4882a593Smuzhiyun static unsigned int ata_dev_set_feature(struct ata_device *dev,
222*4882a593Smuzhiyun 			u8 enable,u8 feature);
223*4882a593Smuzhiyun static unsigned int ata_dev_init_params(struct ata_device *dev,
224*4882a593Smuzhiyun 			u16 heads, u16 sectors);
225*4882a593Smuzhiyun static u8 ata_irq_on(struct ata_port *ap);
226*4882a593Smuzhiyun static struct ata_queued_cmd *__ata_qc_from_tag(struct ata_port *ap,
227*4882a593Smuzhiyun 			unsigned int tag);
228*4882a593Smuzhiyun static int ata_hsm_move(struct ata_port *ap, struct ata_queued_cmd *qc,
229*4882a593Smuzhiyun 			u8 status, int in_wq);
230*4882a593Smuzhiyun static void ata_tf_to_host(struct ata_port *ap,
231*4882a593Smuzhiyun 			const struct ata_taskfile *tf);
232*4882a593Smuzhiyun static void ata_exec_command(struct ata_port *ap,
233*4882a593Smuzhiyun 			const struct ata_taskfile *tf);
234*4882a593Smuzhiyun static unsigned int ata_qc_issue_prot(struct ata_queued_cmd *qc);
235*4882a593Smuzhiyun static u8 ata_check_altstatus(struct ata_port *ap);
236*4882a593Smuzhiyun static u8 ata_check_status(struct ata_port *ap);
237*4882a593Smuzhiyun static void ata_dev_select(struct ata_port *ap, unsigned int device,
238*4882a593Smuzhiyun 			unsigned int wait, unsigned int can_sleep);
239*4882a593Smuzhiyun static void ata_qc_issue(struct ata_queued_cmd *qc);
240*4882a593Smuzhiyun static void ata_tf_load(struct ata_port *ap,
241*4882a593Smuzhiyun 			const struct ata_taskfile *tf);
242*4882a593Smuzhiyun static int ata_dev_read_sectors(unsigned char* pdata,
243*4882a593Smuzhiyun 			unsigned long datalen, u32 block, u32 n_block);
244*4882a593Smuzhiyun static int ata_dev_write_sectors(unsigned char* pdata,
245*4882a593Smuzhiyun 			unsigned long datalen , u32 block, u32 n_block);
246*4882a593Smuzhiyun static void ata_std_dev_select(struct ata_port *ap, unsigned int device);
247*4882a593Smuzhiyun static void ata_qc_complete(struct ata_queued_cmd *qc);
248*4882a593Smuzhiyun static void __ata_qc_complete(struct ata_queued_cmd *qc);
249*4882a593Smuzhiyun static void fill_result_tf(struct ata_queued_cmd *qc);
250*4882a593Smuzhiyun static void ata_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
251*4882a593Smuzhiyun static void ata_mmio_data_xfer(struct ata_device *dev,
252*4882a593Smuzhiyun 			unsigned char *buf,
253*4882a593Smuzhiyun 			unsigned int buflen,int do_write);
254*4882a593Smuzhiyun static void ata_pio_task(struct ata_port *arg_ap);
255*4882a593Smuzhiyun static void __ata_port_freeze(struct ata_port *ap);
256*4882a593Smuzhiyun static int ata_port_freeze(struct ata_port *ap);
257*4882a593Smuzhiyun static void ata_qc_free(struct ata_queued_cmd *qc);
258*4882a593Smuzhiyun static void ata_pio_sectors(struct ata_queued_cmd *qc);
259*4882a593Smuzhiyun static void ata_pio_sector(struct ata_queued_cmd *qc);
260*4882a593Smuzhiyun static void ata_pio_queue_task(struct ata_port *ap,
261*4882a593Smuzhiyun 			void *data,unsigned long delay);
262*4882a593Smuzhiyun static void ata_hsm_qc_complete(struct ata_queued_cmd *qc, int in_wq);
263*4882a593Smuzhiyun static int sata_dwc_softreset(struct ata_port *ap);
264*4882a593Smuzhiyun static int ata_dev_read_id(struct ata_device *dev, unsigned int *p_class,
265*4882a593Smuzhiyun 		unsigned int flags, u16 *id);
266*4882a593Smuzhiyun static int check_sata_dev_state(void);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun static const struct ata_port_info sata_dwc_port_info[] = {
269*4882a593Smuzhiyun 	{
270*4882a593Smuzhiyun 		.flags		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
271*4882a593Smuzhiyun 				ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING |
272*4882a593Smuzhiyun 				ATA_FLAG_SRST | ATA_FLAG_NCQ,
273*4882a593Smuzhiyun 		.pio_mask	= 0x1f,
274*4882a593Smuzhiyun 		.mwdma_mask	= 0x07,
275*4882a593Smuzhiyun 		.udma_mask	= 0x7f,
276*4882a593Smuzhiyun 	},
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun 
init_sata(int dev)279*4882a593Smuzhiyun int init_sata(int dev)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	struct sata_dwc_device hsdev;
282*4882a593Smuzhiyun 	struct ata_host host;
283*4882a593Smuzhiyun 	struct ata_port_info pi = sata_dwc_port_info[0];
284*4882a593Smuzhiyun 	struct ata_link *link;
285*4882a593Smuzhiyun 	struct sata_dwc_device_port hsdevp = dwc_devp;
286*4882a593Smuzhiyun 	u8 *base = 0;
287*4882a593Smuzhiyun 	u8 *sata_dma_regs_addr = 0;
288*4882a593Smuzhiyun 	u8 status;
289*4882a593Smuzhiyun 	unsigned long base_addr = 0;
290*4882a593Smuzhiyun 	int chan = 0;
291*4882a593Smuzhiyun 	int rc;
292*4882a593Smuzhiyun 	int i;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	phost = &host;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	base = (u8*)SATA_BASE_ADDR;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	hsdev.sata_dwc_regs = (void *__iomem)(base + SATA_DWC_REG_OFFSET);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	host.n_ports = SATA_DWC_MAX_PORTS;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	for (i = 0; i < SATA_DWC_MAX_PORTS; i++) {
303*4882a593Smuzhiyun 		ap.pflags |= ATA_PFLAG_INITIALIZING;
304*4882a593Smuzhiyun 		ap.flags = ATA_FLAG_DISABLED;
305*4882a593Smuzhiyun 		ap.print_id = -1;
306*4882a593Smuzhiyun 		ap.ctl = ATA_DEVCTL_OBS;
307*4882a593Smuzhiyun 		ap.host = &host;
308*4882a593Smuzhiyun 		ap.last_ctl = 0xFF;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 		link = &ap.link;
311*4882a593Smuzhiyun 		link->ap = &ap;
312*4882a593Smuzhiyun 		link->pmp = 0;
313*4882a593Smuzhiyun 		link->active_tag = ATA_TAG_POISON;
314*4882a593Smuzhiyun 		link->hw_sata_spd_limit = 0;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 		ap.port_no = i;
317*4882a593Smuzhiyun 		host.ports[i] = &ap;
318*4882a593Smuzhiyun 	}
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	ap.pio_mask = pi.pio_mask;
321*4882a593Smuzhiyun 	ap.mwdma_mask = pi.mwdma_mask;
322*4882a593Smuzhiyun 	ap.udma_mask = pi.udma_mask;
323*4882a593Smuzhiyun 	ap.flags |= pi.flags;
324*4882a593Smuzhiyun 	ap.link.flags |= pi.link_flags;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	host.ports[0]->ioaddr.cmd_addr = base;
327*4882a593Smuzhiyun 	host.ports[0]->ioaddr.scr_addr = base + SATA_DWC_SCR_OFFSET;
328*4882a593Smuzhiyun 	scr_addr_sstatus = base + SATA_DWC_SCR_OFFSET;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	base_addr = (unsigned long)base;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	host.ports[0]->ioaddr.cmd_addr = (void *)base_addr + 0x00;
333*4882a593Smuzhiyun 	host.ports[0]->ioaddr.data_addr = (void *)base_addr + 0x00;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	host.ports[0]->ioaddr.error_addr = (void *)base_addr + 0x04;
336*4882a593Smuzhiyun 	host.ports[0]->ioaddr.feature_addr = (void *)base_addr + 0x04;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	host.ports[0]->ioaddr.nsect_addr = (void *)base_addr + 0x08;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	host.ports[0]->ioaddr.lbal_addr = (void *)base_addr + 0x0c;
341*4882a593Smuzhiyun 	host.ports[0]->ioaddr.lbam_addr = (void *)base_addr + 0x10;
342*4882a593Smuzhiyun 	host.ports[0]->ioaddr.lbah_addr = (void *)base_addr + 0x14;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	host.ports[0]->ioaddr.device_addr = (void *)base_addr + 0x18;
345*4882a593Smuzhiyun 	host.ports[0]->ioaddr.command_addr = (void *)base_addr + 0x1c;
346*4882a593Smuzhiyun 	host.ports[0]->ioaddr.status_addr = (void *)base_addr + 0x1c;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	host.ports[0]->ioaddr.altstatus_addr = (void *)base_addr + 0x20;
349*4882a593Smuzhiyun 	host.ports[0]->ioaddr.ctl_addr = (void *)base_addr + 0x20;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	sata_dma_regs_addr = (u8*)SATA_DMA_REG_ADDR;
352*4882a593Smuzhiyun 	sata_dma_regs = (void *__iomem)sata_dma_regs_addr;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	status = ata_check_altstatus(&ap);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	if (status == 0x7f) {
357*4882a593Smuzhiyun 		printf("Hard Disk not found.\n");
358*4882a593Smuzhiyun 		dev_state = SATA_NODEVICE;
359*4882a593Smuzhiyun 		rc = false;
360*4882a593Smuzhiyun 		return rc;
361*4882a593Smuzhiyun 	}
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	printf("Waiting for device...");
364*4882a593Smuzhiyun 	i = 0;
365*4882a593Smuzhiyun 	while (1) {
366*4882a593Smuzhiyun 		udelay(10000);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 		status = ata_check_altstatus(&ap);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 		if ((status & ATA_BUSY) == 0) {
371*4882a593Smuzhiyun 			printf("\n");
372*4882a593Smuzhiyun 			break;
373*4882a593Smuzhiyun 		}
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 		i++;
376*4882a593Smuzhiyun 		if (i > (ATA_RESET_TIME * 100)) {
377*4882a593Smuzhiyun 			printf("** TimeOUT **\n");
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 			dev_state = SATA_NODEVICE;
380*4882a593Smuzhiyun 			rc = false;
381*4882a593Smuzhiyun 			return rc;
382*4882a593Smuzhiyun 		}
383*4882a593Smuzhiyun 		if ((i >= 100) && ((i % 100) == 0))
384*4882a593Smuzhiyun 			printf(".");
385*4882a593Smuzhiyun 	}
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	rc = sata_dwc_softreset(&ap);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	if (rc) {
390*4882a593Smuzhiyun 		printf("sata_dwc : error. soft reset failed\n");
391*4882a593Smuzhiyun 		return rc;
392*4882a593Smuzhiyun 	}
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	for (chan = 0; chan < DMA_NUM_CHANS; chan++) {
395*4882a593Smuzhiyun 		out_le32(&(sata_dma_regs->interrupt_mask.error.low),
396*4882a593Smuzhiyun 				DMA_DISABLE_CHAN(chan));
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 		out_le32(&(sata_dma_regs->interrupt_mask.tfr.low),
399*4882a593Smuzhiyun 				DMA_DISABLE_CHAN(chan));
400*4882a593Smuzhiyun 	}
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	out_le32(&(sata_dma_regs->dma_cfg.low), DMA_DI);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	out_le32(&hsdev.sata_dwc_regs->intmr,
405*4882a593Smuzhiyun 		SATA_DWC_INTMR_ERRM |
406*4882a593Smuzhiyun 		SATA_DWC_INTMR_PMABRTM);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	/* Unmask the error bits that should trigger
409*4882a593Smuzhiyun 	 * an error interrupt by setting the error mask register.
410*4882a593Smuzhiyun 	 */
411*4882a593Smuzhiyun 	out_le32(&hsdev.sata_dwc_regs->errmr, SATA_DWC_SERROR_ERR_BITS);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	hsdev.host = ap.host;
414*4882a593Smuzhiyun 	memset(&hsdevp, 0, sizeof(hsdevp));
415*4882a593Smuzhiyun 	hsdevp.hsdev = &hsdev;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	for (i = 0; i < SATA_DWC_QCMD_MAX; i++)
418*4882a593Smuzhiyun 		hsdevp.cmd_issued[i] = SATA_DWC_CMD_ISSUED_NOT;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	out_le32((void __iomem *)scr_addr_sstatus + 4,
421*4882a593Smuzhiyun 		in_le32((void __iomem *)scr_addr_sstatus + 4));
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	rc = 0;
424*4882a593Smuzhiyun 	return rc;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
reset_sata(int dev)427*4882a593Smuzhiyun int reset_sata(int dev)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun 	return 0;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun 
ata_check_altstatus(struct ata_port * ap)432*4882a593Smuzhiyun static u8 ata_check_altstatus(struct ata_port *ap)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun 	u8 val = 0;
435*4882a593Smuzhiyun 	val = readb(ap->ioaddr.altstatus_addr);
436*4882a593Smuzhiyun 	return val;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
sata_dwc_softreset(struct ata_port * ap)439*4882a593Smuzhiyun static int sata_dwc_softreset(struct ata_port *ap)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun 	u8 nsect,lbal = 0;
442*4882a593Smuzhiyun 	u8 tmp = 0;
443*4882a593Smuzhiyun 	struct ata_ioports *ioaddr = &ap->ioaddr;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	in_le32((void *)ap->ioaddr.scr_addr + (SCR_ERROR * 4));
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	writeb(0x55, ioaddr->nsect_addr);
448*4882a593Smuzhiyun 	writeb(0xaa, ioaddr->lbal_addr);
449*4882a593Smuzhiyun 	writeb(0xaa, ioaddr->nsect_addr);
450*4882a593Smuzhiyun 	writeb(0x55, ioaddr->lbal_addr);
451*4882a593Smuzhiyun 	writeb(0x55, ioaddr->nsect_addr);
452*4882a593Smuzhiyun 	writeb(0xaa, ioaddr->lbal_addr);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	nsect = readb(ioaddr->nsect_addr);
455*4882a593Smuzhiyun 	lbal = readb(ioaddr->lbal_addr);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	if ((nsect == 0x55) && (lbal == 0xaa)) {
458*4882a593Smuzhiyun 		printf("Device found\n");
459*4882a593Smuzhiyun 	} else {
460*4882a593Smuzhiyun 		printf("No device found\n");
461*4882a593Smuzhiyun 		dev_state = SATA_NODEVICE;
462*4882a593Smuzhiyun 		return false;
463*4882a593Smuzhiyun 	}
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	tmp = ATA_DEVICE_OBS;
466*4882a593Smuzhiyun 	writeb(tmp, ioaddr->device_addr);
467*4882a593Smuzhiyun 	writeb(ap->ctl, ioaddr->ctl_addr);
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	udelay(200);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	writeb(ap->ctl | ATA_SRST, ioaddr->ctl_addr);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	udelay(200);
474*4882a593Smuzhiyun 	writeb(ap->ctl, ioaddr->ctl_addr);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	msleep(150);
477*4882a593Smuzhiyun 	ata_check_status(ap);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	msleep(50);
480*4882a593Smuzhiyun 	ata_check_status(ap);
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	while (1) {
483*4882a593Smuzhiyun 		u8 status = ata_check_status(ap);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 		if (!(status & ATA_BUSY))
486*4882a593Smuzhiyun 			break;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 		printf("Hard Disk status is BUSY.\n");
489*4882a593Smuzhiyun 		msleep(50);
490*4882a593Smuzhiyun 	}
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	tmp = ATA_DEVICE_OBS;
493*4882a593Smuzhiyun 	writeb(tmp, ioaddr->device_addr);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	nsect = readb(ioaddr->nsect_addr);
496*4882a593Smuzhiyun 	lbal = readb(ioaddr->lbal_addr);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	return 0;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun 
ata_check_status(struct ata_port * ap)501*4882a593Smuzhiyun static u8 ata_check_status(struct ata_port *ap)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun 	u8 val = 0;
504*4882a593Smuzhiyun 	val = readb(ap->ioaddr.status_addr);
505*4882a593Smuzhiyun 	return val;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
ata_id_has_hipm(const u16 * id)508*4882a593Smuzhiyun static int ata_id_has_hipm(const u16 *id)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun 	u16 val = id[76];
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	if (val == 0 || val == 0xffff)
513*4882a593Smuzhiyun 		return -1;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	return val & (1 << 9);
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun 
ata_id_has_dipm(const u16 * id)518*4882a593Smuzhiyun static int ata_id_has_dipm(const u16 *id)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun 	u16 val = id[78];
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	if (val == 0 || val == 0xffff)
523*4882a593Smuzhiyun 		return -1;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	return val & (1 << 3);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
scan_sata(int dev)528*4882a593Smuzhiyun int scan_sata(int dev)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun 	int i;
531*4882a593Smuzhiyun 	int rc;
532*4882a593Smuzhiyun 	u8 status;
533*4882a593Smuzhiyun 	const u16 *id;
534*4882a593Smuzhiyun 	struct ata_device *ata_dev = &ata_device;
535*4882a593Smuzhiyun 	unsigned long pio_mask, mwdma_mask;
536*4882a593Smuzhiyun 	char revbuf[7];
537*4882a593Smuzhiyun 	u16 iobuf[ATA_SECTOR_WORDS];
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	memset(iobuf, 0, sizeof(iobuf));
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	if (dev_state == SATA_NODEVICE)
542*4882a593Smuzhiyun 		return 1;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	printf("Waiting for device...");
545*4882a593Smuzhiyun 	i = 0;
546*4882a593Smuzhiyun 	while (1) {
547*4882a593Smuzhiyun 		udelay(10000);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 		status = ata_check_altstatus(&ap);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 		if ((status & ATA_BUSY) == 0) {
552*4882a593Smuzhiyun 			printf("\n");
553*4882a593Smuzhiyun 			break;
554*4882a593Smuzhiyun 		}
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 		i++;
557*4882a593Smuzhiyun 		if (i > (ATA_RESET_TIME * 100)) {
558*4882a593Smuzhiyun 			printf("** TimeOUT **\n");
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 			dev_state = SATA_NODEVICE;
561*4882a593Smuzhiyun 			return 1;
562*4882a593Smuzhiyun 		}
563*4882a593Smuzhiyun 		if ((i >= 100) && ((i % 100) == 0))
564*4882a593Smuzhiyun 			printf(".");
565*4882a593Smuzhiyun 	}
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	udelay(1000);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	rc = ata_dev_read_id(ata_dev, &ata_dev->class,
570*4882a593Smuzhiyun 			ATA_READID_POSTRESET,ata_dev->id);
571*4882a593Smuzhiyun 	if (rc) {
572*4882a593Smuzhiyun 		printf("sata_dwc : error. failed sata scan\n");
573*4882a593Smuzhiyun 		return 1;
574*4882a593Smuzhiyun 	}
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	/* SATA drives indicate we have a bridge. We don't know which
577*4882a593Smuzhiyun 	 * end of the link the bridge is which is a problem
578*4882a593Smuzhiyun 	 */
579*4882a593Smuzhiyun 	if (ata_id_is_sata(ata_dev->id))
580*4882a593Smuzhiyun 		ap.cbl = ATA_CBL_SATA;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	id = ata_dev->id;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	ata_dev->flags &= ~ATA_DFLAG_CFG_MASK;
585*4882a593Smuzhiyun 	ata_dev->max_sectors = 0;
586*4882a593Smuzhiyun 	ata_dev->cdb_len = 0;
587*4882a593Smuzhiyun 	ata_dev->n_sectors = 0;
588*4882a593Smuzhiyun 	ata_dev->cylinders = 0;
589*4882a593Smuzhiyun 	ata_dev->heads = 0;
590*4882a593Smuzhiyun 	ata_dev->sectors = 0;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	if (id[ATA_ID_FIELD_VALID] & (1 << 1)) {
593*4882a593Smuzhiyun 		pio_mask = id[ATA_ID_PIO_MODES] & 0x03;
594*4882a593Smuzhiyun 		pio_mask <<= 3;
595*4882a593Smuzhiyun 		pio_mask |= 0x7;
596*4882a593Smuzhiyun 	} else {
597*4882a593Smuzhiyun 		/* If word 64 isn't valid then Word 51 high byte holds
598*4882a593Smuzhiyun 		 * the PIO timing number for the maximum. Turn it into
599*4882a593Smuzhiyun 		 * a mask.
600*4882a593Smuzhiyun 		 */
601*4882a593Smuzhiyun 		u8 mode = (id[ATA_ID_OLD_PIO_MODES] >> 8) & 0xFF;
602*4882a593Smuzhiyun 		if (mode < 5) {
603*4882a593Smuzhiyun 			pio_mask = (2 << mode) - 1;
604*4882a593Smuzhiyun 		} else {
605*4882a593Smuzhiyun 			pio_mask = 1;
606*4882a593Smuzhiyun 		}
607*4882a593Smuzhiyun 	}
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	mwdma_mask = id[ATA_ID_MWDMA_MODES] & 0x07;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	if (ata_id_is_cfa(id)) {
612*4882a593Smuzhiyun 		int pio = id[163] & 0x7;
613*4882a593Smuzhiyun 		int dma = (id[163] >> 3) & 7;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 		if (pio)
616*4882a593Smuzhiyun 			pio_mask |= (1 << 5);
617*4882a593Smuzhiyun 		if (pio > 1)
618*4882a593Smuzhiyun 			pio_mask |= (1 << 6);
619*4882a593Smuzhiyun 		if (dma)
620*4882a593Smuzhiyun 			mwdma_mask |= (1 << 3);
621*4882a593Smuzhiyun 		if (dma > 1)
622*4882a593Smuzhiyun 			mwdma_mask |= (1 << 4);
623*4882a593Smuzhiyun 	}
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	if (ata_dev->class == ATA_DEV_ATA) {
626*4882a593Smuzhiyun 		if (ata_id_is_cfa(id)) {
627*4882a593Smuzhiyun 			if (id[162] & 1)
628*4882a593Smuzhiyun 				printf("supports DRM functions and may "
629*4882a593Smuzhiyun 					"not be fully accessable.\n");
630*4882a593Smuzhiyun 			strcpy(revbuf, "CFA");
631*4882a593Smuzhiyun 		} else {
632*4882a593Smuzhiyun 			if (ata_id_has_tpm(id))
633*4882a593Smuzhiyun 				printf("supports DRM functions and may "
634*4882a593Smuzhiyun 						"not be fully accessable.\n");
635*4882a593Smuzhiyun 		}
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 		ata_dev->n_sectors = ata_id_n_sectors((u16*)id);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 		if (ata_dev->id[59] & 0x100)
640*4882a593Smuzhiyun 			ata_dev->multi_count = ata_dev->id[59] & 0xff;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 		if (ata_id_has_lba(id)) {
643*4882a593Smuzhiyun 			char ncq_desc[20];
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 			ata_dev->flags |= ATA_DFLAG_LBA;
646*4882a593Smuzhiyun 			if (ata_id_has_lba48(id)) {
647*4882a593Smuzhiyun 				ata_dev->flags |= ATA_DFLAG_LBA48;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 				if (ata_dev->n_sectors >= (1UL << 28) &&
650*4882a593Smuzhiyun 					ata_id_has_flush_ext(id))
651*4882a593Smuzhiyun 					ata_dev->flags |= ATA_DFLAG_FLUSH_EXT;
652*4882a593Smuzhiyun 			}
653*4882a593Smuzhiyun 			if (!ata_id_has_ncq(ata_dev->id))
654*4882a593Smuzhiyun 				ncq_desc[0] = '\0';
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 			if (ata_dev->horkage & ATA_HORKAGE_NONCQ)
657*4882a593Smuzhiyun 				strcpy(ncq_desc, "NCQ (not used)");
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 			if (ap.flags & ATA_FLAG_NCQ)
660*4882a593Smuzhiyun 				ata_dev->flags |= ATA_DFLAG_NCQ;
661*4882a593Smuzhiyun 		}
662*4882a593Smuzhiyun 		ata_dev->cdb_len = 16;
663*4882a593Smuzhiyun 	}
664*4882a593Smuzhiyun 	ata_dev->max_sectors = ATA_MAX_SECTORS;
665*4882a593Smuzhiyun 	if (ata_dev->flags & ATA_DFLAG_LBA48)
666*4882a593Smuzhiyun 		ata_dev->max_sectors = ATA_MAX_SECTORS_LBA48;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	if (!(ata_dev->horkage & ATA_HORKAGE_IPM)) {
669*4882a593Smuzhiyun 		if (ata_id_has_hipm(ata_dev->id))
670*4882a593Smuzhiyun 			ata_dev->flags |= ATA_DFLAG_HIPM;
671*4882a593Smuzhiyun 		if (ata_id_has_dipm(ata_dev->id))
672*4882a593Smuzhiyun 			ata_dev->flags |= ATA_DFLAG_DIPM;
673*4882a593Smuzhiyun 	}
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	if ((ap.cbl == ATA_CBL_SATA) && (!ata_id_is_sata(ata_dev->id))) {
676*4882a593Smuzhiyun 		ata_dev->udma_mask &= ATA_UDMA5;
677*4882a593Smuzhiyun 		ata_dev->max_sectors = ATA_MAX_SECTORS;
678*4882a593Smuzhiyun 	}
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	if (ata_dev->horkage & ATA_HORKAGE_DIAGNOSTIC) {
681*4882a593Smuzhiyun 		printf("Drive reports diagnostics failure."
682*4882a593Smuzhiyun 				"This may indicate a drive\n");
683*4882a593Smuzhiyun 		printf("fault or invalid emulation."
684*4882a593Smuzhiyun 				"Contact drive vendor for information.\n");
685*4882a593Smuzhiyun 	}
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	rc = check_sata_dev_state();
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	ata_id_c_string(ata_dev->id,
690*4882a593Smuzhiyun 			(unsigned char *)sata_dev_desc[dev].revision,
691*4882a593Smuzhiyun 			 ATA_ID_FW_REV, sizeof(sata_dev_desc[dev].revision));
692*4882a593Smuzhiyun 	ata_id_c_string(ata_dev->id,
693*4882a593Smuzhiyun 			(unsigned char *)sata_dev_desc[dev].vendor,
694*4882a593Smuzhiyun 			 ATA_ID_PROD, sizeof(sata_dev_desc[dev].vendor));
695*4882a593Smuzhiyun 	ata_id_c_string(ata_dev->id,
696*4882a593Smuzhiyun 			(unsigned char *)sata_dev_desc[dev].product,
697*4882a593Smuzhiyun 			 ATA_ID_SERNO, sizeof(sata_dev_desc[dev].product));
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	sata_dev_desc[dev].lba = (u32) ata_dev->n_sectors;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun #ifdef CONFIG_LBA48
702*4882a593Smuzhiyun 	if (ata_dev->id[83] & (1 << 10)) {
703*4882a593Smuzhiyun 		sata_dev_desc[dev].lba48 = 1;
704*4882a593Smuzhiyun 	} else {
705*4882a593Smuzhiyun 		sata_dev_desc[dev].lba48 = 0;
706*4882a593Smuzhiyun 	}
707*4882a593Smuzhiyun #endif
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	return 0;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun 
ata_busy_wait(struct ata_port * ap,unsigned int bits,unsigned int max)712*4882a593Smuzhiyun static u8 ata_busy_wait(struct ata_port *ap,
713*4882a593Smuzhiyun 		unsigned int bits,unsigned int max)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun 	u8 status;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	do {
718*4882a593Smuzhiyun 		udelay(10);
719*4882a593Smuzhiyun 		status = ata_check_status(ap);
720*4882a593Smuzhiyun 		max--;
721*4882a593Smuzhiyun 	} while (status != 0xff && (status & bits) && (max > 0));
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	return status;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
ata_dev_read_id(struct ata_device * dev,unsigned int * p_class,unsigned int flags,u16 * id)726*4882a593Smuzhiyun static int ata_dev_read_id(struct ata_device *dev, unsigned int *p_class,
727*4882a593Smuzhiyun 		unsigned int flags, u16 *id)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun 	struct ata_port *ap = pap;
730*4882a593Smuzhiyun 	unsigned int class = *p_class;
731*4882a593Smuzhiyun 	struct ata_taskfile tf;
732*4882a593Smuzhiyun 	unsigned int err_mask = 0;
733*4882a593Smuzhiyun 	const char *reason;
734*4882a593Smuzhiyun 	int may_fallback = 1, tried_spinup = 0;
735*4882a593Smuzhiyun 	u8 status;
736*4882a593Smuzhiyun 	int rc;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	status = ata_busy_wait(ap, ATA_BUSY, 30000);
739*4882a593Smuzhiyun 	if (status & ATA_BUSY) {
740*4882a593Smuzhiyun 		printf("BSY = 0 check. timeout.\n");
741*4882a593Smuzhiyun 		rc = false;
742*4882a593Smuzhiyun 		return rc;
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	ata_dev_select(ap, dev->devno, 1, 1);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun retry:
748*4882a593Smuzhiyun 	memset(&tf, 0, sizeof(tf));
749*4882a593Smuzhiyun 	ap->print_id = 1;
750*4882a593Smuzhiyun 	ap->flags &= ~ATA_FLAG_DISABLED;
751*4882a593Smuzhiyun 	tf.ctl = ap->ctl;
752*4882a593Smuzhiyun 	tf.device = ATA_DEVICE_OBS;
753*4882a593Smuzhiyun 	tf.command = ATA_CMD_ID_ATA;
754*4882a593Smuzhiyun 	tf.protocol = ATA_PROT_PIO;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	/* Some devices choke if TF registers contain garbage.  Make
757*4882a593Smuzhiyun 	 * sure those are properly initialized.
758*4882a593Smuzhiyun 	 */
759*4882a593Smuzhiyun 	tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	/* Device presence detection is unreliable on some
762*4882a593Smuzhiyun 	 * controllers.  Always poll IDENTIFY if available.
763*4882a593Smuzhiyun 	 */
764*4882a593Smuzhiyun 	tf.flags |= ATA_TFLAG_POLLING;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	temp_n_block = 1;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	err_mask = ata_exec_internal(dev, &tf, NULL, DMA_FROM_DEVICE,
769*4882a593Smuzhiyun 					sizeof(id[0]) * ATA_ID_WORDS, 0);
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	if (err_mask) {
772*4882a593Smuzhiyun 		if (err_mask & AC_ERR_NODEV_HINT) {
773*4882a593Smuzhiyun 			printf("NODEV after polling detection\n");
774*4882a593Smuzhiyun 			return -ENOENT;
775*4882a593Smuzhiyun 		}
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 		if ((err_mask == AC_ERR_DEV) && (tf.feature & ATA_ABORTED)) {
778*4882a593Smuzhiyun 			/* Device or controller might have reported
779*4882a593Smuzhiyun 			 * the wrong device class.  Give a shot at the
780*4882a593Smuzhiyun 			 * other IDENTIFY if the current one is
781*4882a593Smuzhiyun 			 * aborted by the device.
782*4882a593Smuzhiyun 			 */
783*4882a593Smuzhiyun 			if (may_fallback) {
784*4882a593Smuzhiyun 				may_fallback = 0;
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 				if (class == ATA_DEV_ATA) {
787*4882a593Smuzhiyun 					class = ATA_DEV_ATAPI;
788*4882a593Smuzhiyun 				} else {
789*4882a593Smuzhiyun 					class = ATA_DEV_ATA;
790*4882a593Smuzhiyun 				}
791*4882a593Smuzhiyun 				goto retry;
792*4882a593Smuzhiyun 			}
793*4882a593Smuzhiyun 			/* Control reaches here iff the device aborted
794*4882a593Smuzhiyun 			 * both flavors of IDENTIFYs which happens
795*4882a593Smuzhiyun 			 * sometimes with phantom devices.
796*4882a593Smuzhiyun 			 */
797*4882a593Smuzhiyun 			printf("both IDENTIFYs aborted, assuming NODEV\n");
798*4882a593Smuzhiyun 			return -ENOENT;
799*4882a593Smuzhiyun 		}
800*4882a593Smuzhiyun 		rc = -EIO;
801*4882a593Smuzhiyun 		reason = "I/O error";
802*4882a593Smuzhiyun 		goto err_out;
803*4882a593Smuzhiyun 	}
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	/* Falling back doesn't make sense if ID data was read
806*4882a593Smuzhiyun 	 * successfully at least once.
807*4882a593Smuzhiyun 	 */
808*4882a593Smuzhiyun 	may_fallback = 0;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	unsigned int id_cnt;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	for (id_cnt = 0; id_cnt < ATA_ID_WORDS; id_cnt++)
813*4882a593Smuzhiyun 		id[id_cnt] = le16_to_cpu(id[id_cnt]);
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	rc = -EINVAL;
817*4882a593Smuzhiyun 	reason = "device reports invalid type";
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	if (class == ATA_DEV_ATA) {
820*4882a593Smuzhiyun 		if (!ata_id_is_ata(id) && !ata_id_is_cfa(id))
821*4882a593Smuzhiyun 			goto err_out;
822*4882a593Smuzhiyun 	} else {
823*4882a593Smuzhiyun 		if (ata_id_is_ata(id))
824*4882a593Smuzhiyun 			goto err_out;
825*4882a593Smuzhiyun 	}
826*4882a593Smuzhiyun 	if (!tried_spinup && (id[2] == 0x37c8 || id[2] == 0x738c)) {
827*4882a593Smuzhiyun 		tried_spinup = 1;
828*4882a593Smuzhiyun 		/*
829*4882a593Smuzhiyun 		 * Drive powered-up in standby mode, and requires a specific
830*4882a593Smuzhiyun 		 * SET_FEATURES spin-up subcommand before it will accept
831*4882a593Smuzhiyun 		 * anything other than the original IDENTIFY command.
832*4882a593Smuzhiyun 		 */
833*4882a593Smuzhiyun 		err_mask = ata_dev_set_feature(dev, SETFEATURES_SPINUP, 0);
834*4882a593Smuzhiyun 		if (err_mask && id[2] != 0x738c) {
835*4882a593Smuzhiyun 			rc = -EIO;
836*4882a593Smuzhiyun 			reason = "SPINUP failed";
837*4882a593Smuzhiyun 			goto err_out;
838*4882a593Smuzhiyun 		}
839*4882a593Smuzhiyun 		/*
840*4882a593Smuzhiyun 		 * If the drive initially returned incomplete IDENTIFY info,
841*4882a593Smuzhiyun 		 * we now must reissue the IDENTIFY command.
842*4882a593Smuzhiyun 		 */
843*4882a593Smuzhiyun 		if (id[2] == 0x37c8)
844*4882a593Smuzhiyun 			goto retry;
845*4882a593Smuzhiyun 	}
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	if ((flags & ATA_READID_POSTRESET) && class == ATA_DEV_ATA) {
848*4882a593Smuzhiyun 		/*
849*4882a593Smuzhiyun 		 * The exact sequence expected by certain pre-ATA4 drives is:
850*4882a593Smuzhiyun 		 * SRST RESET
851*4882a593Smuzhiyun 		 * IDENTIFY (optional in early ATA)
852*4882a593Smuzhiyun 		 * INITIALIZE DEVICE PARAMETERS (later IDE and ATA)
853*4882a593Smuzhiyun 		 * anything else..
854*4882a593Smuzhiyun 		 * Some drives were very specific about that exact sequence.
855*4882a593Smuzhiyun 		 *
856*4882a593Smuzhiyun 		 * Note that ATA4 says lba is mandatory so the second check
857*4882a593Smuzhiyun 		 * shoud never trigger.
858*4882a593Smuzhiyun 		 */
859*4882a593Smuzhiyun 		if (ata_id_major_version(id) < 4 || !ata_id_has_lba(id)) {
860*4882a593Smuzhiyun 			err_mask = ata_dev_init_params(dev, id[3], id[6]);
861*4882a593Smuzhiyun 			if (err_mask) {
862*4882a593Smuzhiyun 				rc = -EIO;
863*4882a593Smuzhiyun 				reason = "INIT_DEV_PARAMS failed";
864*4882a593Smuzhiyun 				goto err_out;
865*4882a593Smuzhiyun 			}
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 			/* current CHS translation info (id[53-58]) might be
868*4882a593Smuzhiyun 			 * changed. reread the identify device info.
869*4882a593Smuzhiyun 			 */
870*4882a593Smuzhiyun 			flags &= ~ATA_READID_POSTRESET;
871*4882a593Smuzhiyun 			goto retry;
872*4882a593Smuzhiyun 		}
873*4882a593Smuzhiyun 	}
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	*p_class = class;
876*4882a593Smuzhiyun 	return 0;
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun err_out:
879*4882a593Smuzhiyun 	printf("failed to READ ID (%s, err_mask=0x%x)\n", reason, err_mask);
880*4882a593Smuzhiyun 	return rc;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun 
ata_wait_idle(struct ata_port * ap)883*4882a593Smuzhiyun static u8 ata_wait_idle(struct ata_port *ap)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun 	u8 status = ata_busy_wait(ap, ATA_BUSY | ATA_DRQ, 1000);
886*4882a593Smuzhiyun 	return status;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun 
ata_dev_select(struct ata_port * ap,unsigned int device,unsigned int wait,unsigned int can_sleep)889*4882a593Smuzhiyun static void ata_dev_select(struct ata_port *ap, unsigned int device,
890*4882a593Smuzhiyun 		unsigned int wait, unsigned int can_sleep)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	if (wait)
893*4882a593Smuzhiyun 		ata_wait_idle(ap);
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	ata_std_dev_select(ap, device);
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	if (wait)
898*4882a593Smuzhiyun 		ata_wait_idle(ap);
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun 
ata_std_dev_select(struct ata_port * ap,unsigned int device)901*4882a593Smuzhiyun static void ata_std_dev_select(struct ata_port *ap, unsigned int device)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun 	u8 tmp;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	if (device == 0) {
906*4882a593Smuzhiyun 		tmp = ATA_DEVICE_OBS;
907*4882a593Smuzhiyun 	} else {
908*4882a593Smuzhiyun 		tmp = ATA_DEVICE_OBS | ATA_DEV1;
909*4882a593Smuzhiyun 	}
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	writeb(tmp, ap->ioaddr.device_addr);
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	readb(ap->ioaddr.altstatus_addr);
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	udelay(1);
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun 
waiting_for_reg_state(volatile u8 * offset,int timeout_msec,u32 sign)918*4882a593Smuzhiyun static int waiting_for_reg_state(volatile u8 *offset,
919*4882a593Smuzhiyun 				int timeout_msec,
920*4882a593Smuzhiyun 				u32 sign)
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun 	int i;
923*4882a593Smuzhiyun 	u32 status;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	for (i = 0; i < timeout_msec; i++) {
926*4882a593Smuzhiyun 		status = readl(offset);
927*4882a593Smuzhiyun 		if ((status & sign) != 0)
928*4882a593Smuzhiyun 			break;
929*4882a593Smuzhiyun 		msleep(1);
930*4882a593Smuzhiyun 	}
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	return (i < timeout_msec) ? 0 : -1;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun 
ata_qc_reinit(struct ata_queued_cmd * qc)935*4882a593Smuzhiyun static void ata_qc_reinit(struct ata_queued_cmd *qc)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun 	qc->dma_dir = DMA_NONE;
938*4882a593Smuzhiyun 	qc->flags = 0;
939*4882a593Smuzhiyun 	qc->nbytes = qc->extrabytes = qc->curbytes = 0;
940*4882a593Smuzhiyun 	qc->n_elem = 0;
941*4882a593Smuzhiyun 	qc->err_mask = 0;
942*4882a593Smuzhiyun 	qc->sect_size = ATA_SECT_SIZE;
943*4882a593Smuzhiyun 	qc->nbytes = ATA_SECT_SIZE * temp_n_block;
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	memset(&qc->tf, 0, sizeof(qc->tf));
946*4882a593Smuzhiyun 	qc->tf.ctl = 0;
947*4882a593Smuzhiyun 	qc->tf.device = ATA_DEVICE_OBS;
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	qc->result_tf.command = ATA_DRDY;
950*4882a593Smuzhiyun 	qc->result_tf.feature = 0;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun 
__ata_qc_from_tag(struct ata_port * ap,unsigned int tag)953*4882a593Smuzhiyun struct ata_queued_cmd *__ata_qc_from_tag(struct ata_port *ap,
954*4882a593Smuzhiyun 					unsigned int tag)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun 	if (tag < ATA_MAX_QUEUE)
957*4882a593Smuzhiyun 		return &ap->qcmd[tag];
958*4882a593Smuzhiyun 	return NULL;
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun 
__ata_port_freeze(struct ata_port * ap)961*4882a593Smuzhiyun static void __ata_port_freeze(struct ata_port *ap)
962*4882a593Smuzhiyun {
963*4882a593Smuzhiyun 	printf("set port freeze.\n");
964*4882a593Smuzhiyun 	ap->pflags |= ATA_PFLAG_FROZEN;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun 
ata_port_freeze(struct ata_port * ap)967*4882a593Smuzhiyun static int ata_port_freeze(struct ata_port *ap)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun 	__ata_port_freeze(ap);
970*4882a593Smuzhiyun 	return 0;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun 
ata_exec_internal(struct ata_device * dev,struct ata_taskfile * tf,const u8 * cdb,int dma_dir,unsigned int buflen,unsigned long timeout)973*4882a593Smuzhiyun unsigned ata_exec_internal(struct ata_device *dev,
974*4882a593Smuzhiyun 			struct ata_taskfile *tf, const u8 *cdb,
975*4882a593Smuzhiyun 			int dma_dir, unsigned int buflen,
976*4882a593Smuzhiyun 			unsigned long timeout)
977*4882a593Smuzhiyun {
978*4882a593Smuzhiyun 	struct ata_link *link = dev->link;
979*4882a593Smuzhiyun 	struct ata_port *ap = pap;
980*4882a593Smuzhiyun 	struct ata_queued_cmd *qc;
981*4882a593Smuzhiyun 	unsigned int tag, preempted_tag;
982*4882a593Smuzhiyun 	u32 preempted_sactive, preempted_qc_active;
983*4882a593Smuzhiyun 	int preempted_nr_active_links;
984*4882a593Smuzhiyun 	unsigned int err_mask;
985*4882a593Smuzhiyun 	int rc = 0;
986*4882a593Smuzhiyun 	u8 status;
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	status = ata_busy_wait(ap, ATA_BUSY, 300000);
989*4882a593Smuzhiyun 	if (status & ATA_BUSY) {
990*4882a593Smuzhiyun 		printf("BSY = 0 check. timeout.\n");
991*4882a593Smuzhiyun 		rc = false;
992*4882a593Smuzhiyun 		return rc;
993*4882a593Smuzhiyun 	}
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	if (ap->pflags & ATA_PFLAG_FROZEN)
996*4882a593Smuzhiyun 		return AC_ERR_SYSTEM;
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	tag = ATA_TAG_INTERNAL;
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	if (test_and_set_bit(tag, &ap->qc_allocated)) {
1001*4882a593Smuzhiyun 		rc = false;
1002*4882a593Smuzhiyun 		return rc;
1003*4882a593Smuzhiyun 	}
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	qc = __ata_qc_from_tag(ap, tag);
1006*4882a593Smuzhiyun 	qc->tag = tag;
1007*4882a593Smuzhiyun 	qc->ap = ap;
1008*4882a593Smuzhiyun 	qc->dev = dev;
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	ata_qc_reinit(qc);
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	preempted_tag = link->active_tag;
1013*4882a593Smuzhiyun 	preempted_sactive = link->sactive;
1014*4882a593Smuzhiyun 	preempted_qc_active = ap->qc_active;
1015*4882a593Smuzhiyun 	preempted_nr_active_links = ap->nr_active_links;
1016*4882a593Smuzhiyun 	link->active_tag = ATA_TAG_POISON;
1017*4882a593Smuzhiyun 	link->sactive = 0;
1018*4882a593Smuzhiyun 	ap->qc_active = 0;
1019*4882a593Smuzhiyun 	ap->nr_active_links = 0;
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	qc->tf = *tf;
1022*4882a593Smuzhiyun 	if (cdb)
1023*4882a593Smuzhiyun 		memcpy(qc->cdb, cdb, ATAPI_CDB_LEN);
1024*4882a593Smuzhiyun 	qc->flags |= ATA_QCFLAG_RESULT_TF;
1025*4882a593Smuzhiyun 	qc->dma_dir = dma_dir;
1026*4882a593Smuzhiyun 	qc->private_data = 0;
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	ata_qc_issue(qc);
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	if (!timeout)
1031*4882a593Smuzhiyun 		timeout = ata_probe_timeout * 1000 / HZ;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	status = ata_busy_wait(ap, ATA_BUSY, 30000);
1034*4882a593Smuzhiyun 	if (status & ATA_BUSY) {
1035*4882a593Smuzhiyun 		printf("BSY = 0 check. timeout.\n");
1036*4882a593Smuzhiyun 		printf("altstatus = 0x%x.\n", status);
1037*4882a593Smuzhiyun 		qc->err_mask |= AC_ERR_OTHER;
1038*4882a593Smuzhiyun 		return qc->err_mask;
1039*4882a593Smuzhiyun 	}
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	if (waiting_for_reg_state(ap->ioaddr.altstatus_addr, 1000, 0x8)) {
1042*4882a593Smuzhiyun 		u8 status = 0;
1043*4882a593Smuzhiyun 		u8 errorStatus = 0;
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 		status = readb(ap->ioaddr.altstatus_addr);
1046*4882a593Smuzhiyun 		if ((status & 0x01) != 0) {
1047*4882a593Smuzhiyun 			errorStatus = readb(ap->ioaddr.feature_addr);
1048*4882a593Smuzhiyun 			if (errorStatus == 0x04 &&
1049*4882a593Smuzhiyun 				qc->tf.command == ATA_CMD_PIO_READ_EXT){
1050*4882a593Smuzhiyun 				printf("Hard Disk doesn't support LBA48\n");
1051*4882a593Smuzhiyun 				dev_state = SATA_ERROR;
1052*4882a593Smuzhiyun 				qc->err_mask |= AC_ERR_OTHER;
1053*4882a593Smuzhiyun 				return qc->err_mask;
1054*4882a593Smuzhiyun 			}
1055*4882a593Smuzhiyun 		}
1056*4882a593Smuzhiyun 		qc->err_mask |= AC_ERR_OTHER;
1057*4882a593Smuzhiyun 		return qc->err_mask;
1058*4882a593Smuzhiyun 	}
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	status = ata_busy_wait(ap, ATA_BUSY, 10);
1061*4882a593Smuzhiyun 	if (status & ATA_BUSY) {
1062*4882a593Smuzhiyun 		printf("BSY = 0 check. timeout.\n");
1063*4882a593Smuzhiyun 		qc->err_mask |= AC_ERR_OTHER;
1064*4882a593Smuzhiyun 		return qc->err_mask;
1065*4882a593Smuzhiyun 	}
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	ata_pio_task(ap);
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	if (!rc) {
1070*4882a593Smuzhiyun 		if (qc->flags & ATA_QCFLAG_ACTIVE) {
1071*4882a593Smuzhiyun 			qc->err_mask |= AC_ERR_TIMEOUT;
1072*4882a593Smuzhiyun 			ata_port_freeze(ap);
1073*4882a593Smuzhiyun 		}
1074*4882a593Smuzhiyun 	}
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	if (qc->flags & ATA_QCFLAG_FAILED) {
1077*4882a593Smuzhiyun 		if (qc->result_tf.command & (ATA_ERR | ATA_DF))
1078*4882a593Smuzhiyun 			qc->err_mask |= AC_ERR_DEV;
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 		if (!qc->err_mask)
1081*4882a593Smuzhiyun 			qc->err_mask |= AC_ERR_OTHER;
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 		if (qc->err_mask & ~AC_ERR_OTHER)
1084*4882a593Smuzhiyun 			qc->err_mask &= ~AC_ERR_OTHER;
1085*4882a593Smuzhiyun 	}
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	*tf = qc->result_tf;
1088*4882a593Smuzhiyun 	err_mask = qc->err_mask;
1089*4882a593Smuzhiyun 	ata_qc_free(qc);
1090*4882a593Smuzhiyun 	link->active_tag = preempted_tag;
1091*4882a593Smuzhiyun 	link->sactive = preempted_sactive;
1092*4882a593Smuzhiyun 	ap->qc_active = preempted_qc_active;
1093*4882a593Smuzhiyun 	ap->nr_active_links = preempted_nr_active_links;
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	if (ap->flags & ATA_FLAG_DISABLED) {
1096*4882a593Smuzhiyun 		err_mask |= AC_ERR_SYSTEM;
1097*4882a593Smuzhiyun 		ap->flags &= ~ATA_FLAG_DISABLED;
1098*4882a593Smuzhiyun 	}
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	return err_mask;
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun 
ata_qc_issue(struct ata_queued_cmd * qc)1103*4882a593Smuzhiyun static void ata_qc_issue(struct ata_queued_cmd *qc)
1104*4882a593Smuzhiyun {
1105*4882a593Smuzhiyun 	struct ata_port *ap = qc->ap;
1106*4882a593Smuzhiyun 	struct ata_link *link = qc->dev->link;
1107*4882a593Smuzhiyun 	u8 prot = qc->tf.protocol;
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	if (ata_is_ncq(prot)) {
1110*4882a593Smuzhiyun 		if (!link->sactive)
1111*4882a593Smuzhiyun 			ap->nr_active_links++;
1112*4882a593Smuzhiyun 		link->sactive |= 1 << qc->tag;
1113*4882a593Smuzhiyun 	} else {
1114*4882a593Smuzhiyun 		ap->nr_active_links++;
1115*4882a593Smuzhiyun 		link->active_tag = qc->tag;
1116*4882a593Smuzhiyun 	}
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	qc->flags |= ATA_QCFLAG_ACTIVE;
1119*4882a593Smuzhiyun 	ap->qc_active |= 1 << qc->tag;
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	if (qc->dev->flags & ATA_DFLAG_SLEEPING) {
1122*4882a593Smuzhiyun 		msleep(1);
1123*4882a593Smuzhiyun 		return;
1124*4882a593Smuzhiyun 	}
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	qc->err_mask |= ata_qc_issue_prot(qc);
1127*4882a593Smuzhiyun 	if (qc->err_mask)
1128*4882a593Smuzhiyun 		goto err;
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	return;
1131*4882a593Smuzhiyun err:
1132*4882a593Smuzhiyun 	ata_qc_complete(qc);
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun 
ata_qc_issue_prot(struct ata_queued_cmd * qc)1135*4882a593Smuzhiyun static unsigned int ata_qc_issue_prot(struct ata_queued_cmd *qc)
1136*4882a593Smuzhiyun {
1137*4882a593Smuzhiyun 	struct ata_port *ap = qc->ap;
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	if (ap->flags & ATA_FLAG_PIO_POLLING) {
1140*4882a593Smuzhiyun 		switch (qc->tf.protocol) {
1141*4882a593Smuzhiyun 		case ATA_PROT_PIO:
1142*4882a593Smuzhiyun 		case ATA_PROT_NODATA:
1143*4882a593Smuzhiyun 		case ATAPI_PROT_PIO:
1144*4882a593Smuzhiyun 		case ATAPI_PROT_NODATA:
1145*4882a593Smuzhiyun 			qc->tf.flags |= ATA_TFLAG_POLLING;
1146*4882a593Smuzhiyun 			break;
1147*4882a593Smuzhiyun 		default:
1148*4882a593Smuzhiyun 			break;
1149*4882a593Smuzhiyun 		}
1150*4882a593Smuzhiyun 	}
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	ata_dev_select(ap, qc->dev->devno, 1, 0);
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	switch (qc->tf.protocol) {
1155*4882a593Smuzhiyun 	case ATA_PROT_PIO:
1156*4882a593Smuzhiyun 		if (qc->tf.flags & ATA_TFLAG_POLLING)
1157*4882a593Smuzhiyun 			qc->tf.ctl |= ATA_NIEN;
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 		ata_tf_to_host(ap, &qc->tf);
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 		ap->hsm_task_state = HSM_ST;
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 		if (qc->tf.flags & ATA_TFLAG_POLLING)
1164*4882a593Smuzhiyun 			ata_pio_queue_task(ap, qc, 0);
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 		break;
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	default:
1169*4882a593Smuzhiyun 		return AC_ERR_SYSTEM;
1170*4882a593Smuzhiyun 	}
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	return 0;
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun 
ata_tf_to_host(struct ata_port * ap,const struct ata_taskfile * tf)1175*4882a593Smuzhiyun static void ata_tf_to_host(struct ata_port *ap,
1176*4882a593Smuzhiyun 			const struct ata_taskfile *tf)
1177*4882a593Smuzhiyun {
1178*4882a593Smuzhiyun 	ata_tf_load(ap, tf);
1179*4882a593Smuzhiyun 	ata_exec_command(ap, tf);
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun 
ata_tf_load(struct ata_port * ap,const struct ata_taskfile * tf)1182*4882a593Smuzhiyun static void ata_tf_load(struct ata_port *ap,
1183*4882a593Smuzhiyun 			const struct ata_taskfile *tf)
1184*4882a593Smuzhiyun {
1185*4882a593Smuzhiyun 	struct ata_ioports *ioaddr = &ap->ioaddr;
1186*4882a593Smuzhiyun 	unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	if (tf->ctl != ap->last_ctl) {
1189*4882a593Smuzhiyun 		if (ioaddr->ctl_addr)
1190*4882a593Smuzhiyun 			writeb(tf->ctl, ioaddr->ctl_addr);
1191*4882a593Smuzhiyun 		ap->last_ctl = tf->ctl;
1192*4882a593Smuzhiyun 		ata_wait_idle(ap);
1193*4882a593Smuzhiyun 	}
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
1196*4882a593Smuzhiyun 		writeb(tf->hob_feature, ioaddr->feature_addr);
1197*4882a593Smuzhiyun 		writeb(tf->hob_nsect, ioaddr->nsect_addr);
1198*4882a593Smuzhiyun 		writeb(tf->hob_lbal, ioaddr->lbal_addr);
1199*4882a593Smuzhiyun 		writeb(tf->hob_lbam, ioaddr->lbam_addr);
1200*4882a593Smuzhiyun 		writeb(tf->hob_lbah, ioaddr->lbah_addr);
1201*4882a593Smuzhiyun 	}
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	if (is_addr) {
1204*4882a593Smuzhiyun 		writeb(tf->feature, ioaddr->feature_addr);
1205*4882a593Smuzhiyun 		writeb(tf->nsect, ioaddr->nsect_addr);
1206*4882a593Smuzhiyun 		writeb(tf->lbal, ioaddr->lbal_addr);
1207*4882a593Smuzhiyun 		writeb(tf->lbam, ioaddr->lbam_addr);
1208*4882a593Smuzhiyun 		writeb(tf->lbah, ioaddr->lbah_addr);
1209*4882a593Smuzhiyun 	}
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	if (tf->flags & ATA_TFLAG_DEVICE)
1212*4882a593Smuzhiyun 		writeb(tf->device, ioaddr->device_addr);
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	ata_wait_idle(ap);
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun 
ata_exec_command(struct ata_port * ap,const struct ata_taskfile * tf)1217*4882a593Smuzhiyun static void ata_exec_command(struct ata_port *ap,
1218*4882a593Smuzhiyun 			const struct ata_taskfile *tf)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun 	writeb(tf->command, ap->ioaddr.command_addr);
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	readb(ap->ioaddr.altstatus_addr);
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	udelay(1);
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun 
ata_pio_queue_task(struct ata_port * ap,void * data,unsigned long delay)1227*4882a593Smuzhiyun static void ata_pio_queue_task(struct ata_port *ap,
1228*4882a593Smuzhiyun 			void *data,unsigned long delay)
1229*4882a593Smuzhiyun {
1230*4882a593Smuzhiyun 	ap->port_task_data = data;
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun 
ac_err_mask(u8 status)1233*4882a593Smuzhiyun static unsigned int ac_err_mask(u8 status)
1234*4882a593Smuzhiyun {
1235*4882a593Smuzhiyun 	if (status & (ATA_BUSY | ATA_DRQ))
1236*4882a593Smuzhiyun 		return AC_ERR_HSM;
1237*4882a593Smuzhiyun 	if (status & (ATA_ERR | ATA_DF))
1238*4882a593Smuzhiyun 		return AC_ERR_DEV;
1239*4882a593Smuzhiyun 	return 0;
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun 
__ac_err_mask(u8 status)1242*4882a593Smuzhiyun static unsigned int __ac_err_mask(u8 status)
1243*4882a593Smuzhiyun {
1244*4882a593Smuzhiyun 	unsigned int mask = ac_err_mask(status);
1245*4882a593Smuzhiyun 	if (mask == 0)
1246*4882a593Smuzhiyun 		return AC_ERR_OTHER;
1247*4882a593Smuzhiyun 	return mask;
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun 
ata_pio_task(struct ata_port * arg_ap)1250*4882a593Smuzhiyun static void ata_pio_task(struct ata_port *arg_ap)
1251*4882a593Smuzhiyun {
1252*4882a593Smuzhiyun 	struct ata_port *ap = arg_ap;
1253*4882a593Smuzhiyun 	struct ata_queued_cmd *qc = ap->port_task_data;
1254*4882a593Smuzhiyun 	u8 status;
1255*4882a593Smuzhiyun 	int poll_next;
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun fsm_start:
1258*4882a593Smuzhiyun 	/*
1259*4882a593Smuzhiyun 	 * This is purely heuristic.  This is a fast path.
1260*4882a593Smuzhiyun 	 * Sometimes when we enter, BSY will be cleared in
1261*4882a593Smuzhiyun 	 * a chk-status or two.  If not, the drive is probably seeking
1262*4882a593Smuzhiyun 	 * or something.  Snooze for a couple msecs, then
1263*4882a593Smuzhiyun 	 * chk-status again.  If still busy, queue delayed work.
1264*4882a593Smuzhiyun 	 */
1265*4882a593Smuzhiyun 	status = ata_busy_wait(ap, ATA_BUSY, 5);
1266*4882a593Smuzhiyun 	if (status & ATA_BUSY) {
1267*4882a593Smuzhiyun 		msleep(2);
1268*4882a593Smuzhiyun 		status = ata_busy_wait(ap, ATA_BUSY, 10);
1269*4882a593Smuzhiyun 		if (status & ATA_BUSY) {
1270*4882a593Smuzhiyun 			ata_pio_queue_task(ap, qc, ATA_SHORT_PAUSE);
1271*4882a593Smuzhiyun 			return;
1272*4882a593Smuzhiyun 		}
1273*4882a593Smuzhiyun 	}
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	poll_next = ata_hsm_move(ap, qc, status, 1);
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	/* another command or interrupt handler
1278*4882a593Smuzhiyun 	 * may be running at this point.
1279*4882a593Smuzhiyun 	 */
1280*4882a593Smuzhiyun 	if (poll_next)
1281*4882a593Smuzhiyun 		goto fsm_start;
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun 
ata_hsm_move(struct ata_port * ap,struct ata_queued_cmd * qc,u8 status,int in_wq)1284*4882a593Smuzhiyun static int ata_hsm_move(struct ata_port *ap, struct ata_queued_cmd *qc,
1285*4882a593Smuzhiyun 			u8 status, int in_wq)
1286*4882a593Smuzhiyun {
1287*4882a593Smuzhiyun 	int poll_next;
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun fsm_start:
1290*4882a593Smuzhiyun 	switch (ap->hsm_task_state) {
1291*4882a593Smuzhiyun 	case HSM_ST_FIRST:
1292*4882a593Smuzhiyun 		poll_next = (qc->tf.flags & ATA_TFLAG_POLLING);
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 		if ((status & ATA_DRQ) == 0) {
1295*4882a593Smuzhiyun 			if (status & (ATA_ERR | ATA_DF)) {
1296*4882a593Smuzhiyun 				qc->err_mask |= AC_ERR_DEV;
1297*4882a593Smuzhiyun 			} else {
1298*4882a593Smuzhiyun 				qc->err_mask |= AC_ERR_HSM;
1299*4882a593Smuzhiyun 			}
1300*4882a593Smuzhiyun 			ap->hsm_task_state = HSM_ST_ERR;
1301*4882a593Smuzhiyun 			goto fsm_start;
1302*4882a593Smuzhiyun 		}
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun 		/* Device should not ask for data transfer (DRQ=1)
1305*4882a593Smuzhiyun 		 * when it finds something wrong.
1306*4882a593Smuzhiyun 		 * We ignore DRQ here and stop the HSM by
1307*4882a593Smuzhiyun 		 * changing hsm_task_state to HSM_ST_ERR and
1308*4882a593Smuzhiyun 		 * let the EH abort the command or reset the device.
1309*4882a593Smuzhiyun 		 */
1310*4882a593Smuzhiyun 		if (status & (ATA_ERR | ATA_DF)) {
1311*4882a593Smuzhiyun 			if (!(qc->dev->horkage & ATA_HORKAGE_STUCK_ERR)) {
1312*4882a593Smuzhiyun 				printf("DRQ=1 with device error, "
1313*4882a593Smuzhiyun 					"dev_stat 0x%X\n", status);
1314*4882a593Smuzhiyun 				qc->err_mask |= AC_ERR_HSM;
1315*4882a593Smuzhiyun 				ap->hsm_task_state = HSM_ST_ERR;
1316*4882a593Smuzhiyun 				goto fsm_start;
1317*4882a593Smuzhiyun 			}
1318*4882a593Smuzhiyun 		}
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 		if (qc->tf.protocol == ATA_PROT_PIO) {
1321*4882a593Smuzhiyun 			/* PIO data out protocol.
1322*4882a593Smuzhiyun 			 * send first data block.
1323*4882a593Smuzhiyun 			 */
1324*4882a593Smuzhiyun 			/* ata_pio_sectors() might change the state
1325*4882a593Smuzhiyun 			 * to HSM_ST_LAST. so, the state is changed here
1326*4882a593Smuzhiyun 			 * before ata_pio_sectors().
1327*4882a593Smuzhiyun 			 */
1328*4882a593Smuzhiyun 			ap->hsm_task_state = HSM_ST;
1329*4882a593Smuzhiyun 			ata_pio_sectors(qc);
1330*4882a593Smuzhiyun 		} else {
1331*4882a593Smuzhiyun 			printf("protocol is not ATA_PROT_PIO \n");
1332*4882a593Smuzhiyun 		}
1333*4882a593Smuzhiyun 		break;
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 	case HSM_ST:
1336*4882a593Smuzhiyun 		if ((status & ATA_DRQ) == 0) {
1337*4882a593Smuzhiyun 			if (status & (ATA_ERR | ATA_DF)) {
1338*4882a593Smuzhiyun 				qc->err_mask |= AC_ERR_DEV;
1339*4882a593Smuzhiyun 			} else {
1340*4882a593Smuzhiyun 				/* HSM violation. Let EH handle this.
1341*4882a593Smuzhiyun 				 * Phantom devices also trigger this
1342*4882a593Smuzhiyun 				 * condition.  Mark hint.
1343*4882a593Smuzhiyun 				 */
1344*4882a593Smuzhiyun 				qc->err_mask |= AC_ERR_HSM | AC_ERR_NODEV_HINT;
1345*4882a593Smuzhiyun 			}
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 			ap->hsm_task_state = HSM_ST_ERR;
1348*4882a593Smuzhiyun 			goto fsm_start;
1349*4882a593Smuzhiyun 		}
1350*4882a593Smuzhiyun 		/* For PIO reads, some devices may ask for
1351*4882a593Smuzhiyun 		 * data transfer (DRQ=1) alone with ERR=1.
1352*4882a593Smuzhiyun 		 * We respect DRQ here and transfer one
1353*4882a593Smuzhiyun 		 * block of junk data before changing the
1354*4882a593Smuzhiyun 		 * hsm_task_state to HSM_ST_ERR.
1355*4882a593Smuzhiyun 		 *
1356*4882a593Smuzhiyun 		 * For PIO writes, ERR=1 DRQ=1 doesn't make
1357*4882a593Smuzhiyun 		 * sense since the data block has been
1358*4882a593Smuzhiyun 		 * transferred to the device.
1359*4882a593Smuzhiyun 		 */
1360*4882a593Smuzhiyun 		if (status & (ATA_ERR | ATA_DF)) {
1361*4882a593Smuzhiyun 			qc->err_mask |= AC_ERR_DEV;
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 			if (!(qc->tf.flags & ATA_TFLAG_WRITE)) {
1364*4882a593Smuzhiyun 				ata_pio_sectors(qc);
1365*4882a593Smuzhiyun 				status = ata_wait_idle(ap);
1366*4882a593Smuzhiyun 			}
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 			if (status & (ATA_BUSY | ATA_DRQ))
1369*4882a593Smuzhiyun 				qc->err_mask |= AC_ERR_HSM;
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 			/* ata_pio_sectors() might change the
1372*4882a593Smuzhiyun 			 * state to HSM_ST_LAST. so, the state
1373*4882a593Smuzhiyun 			 * is changed after ata_pio_sectors().
1374*4882a593Smuzhiyun 			 */
1375*4882a593Smuzhiyun 			ap->hsm_task_state = HSM_ST_ERR;
1376*4882a593Smuzhiyun 			goto fsm_start;
1377*4882a593Smuzhiyun 		}
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 		ata_pio_sectors(qc);
1380*4882a593Smuzhiyun 		if (ap->hsm_task_state == HSM_ST_LAST &&
1381*4882a593Smuzhiyun 			(!(qc->tf.flags & ATA_TFLAG_WRITE))) {
1382*4882a593Smuzhiyun 			status = ata_wait_idle(ap);
1383*4882a593Smuzhiyun 			goto fsm_start;
1384*4882a593Smuzhiyun 		}
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 		poll_next = 1;
1387*4882a593Smuzhiyun 		break;
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	case HSM_ST_LAST:
1390*4882a593Smuzhiyun 		if (!ata_ok(status)) {
1391*4882a593Smuzhiyun 			qc->err_mask |= __ac_err_mask(status);
1392*4882a593Smuzhiyun 			ap->hsm_task_state = HSM_ST_ERR;
1393*4882a593Smuzhiyun 			goto fsm_start;
1394*4882a593Smuzhiyun 		}
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 		ap->hsm_task_state = HSM_ST_IDLE;
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 		ata_hsm_qc_complete(qc, in_wq);
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 		poll_next = 0;
1401*4882a593Smuzhiyun 		break;
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	case HSM_ST_ERR:
1404*4882a593Smuzhiyun 		/* make sure qc->err_mask is available to
1405*4882a593Smuzhiyun 		 * know what's wrong and recover
1406*4882a593Smuzhiyun 		 */
1407*4882a593Smuzhiyun 		ap->hsm_task_state = HSM_ST_IDLE;
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 		ata_hsm_qc_complete(qc, in_wq);
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 		poll_next = 0;
1412*4882a593Smuzhiyun 		break;
1413*4882a593Smuzhiyun 	default:
1414*4882a593Smuzhiyun 		poll_next = 0;
1415*4882a593Smuzhiyun 	}
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun 	return poll_next;
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun 
ata_pio_sectors(struct ata_queued_cmd * qc)1420*4882a593Smuzhiyun static void ata_pio_sectors(struct ata_queued_cmd *qc)
1421*4882a593Smuzhiyun {
1422*4882a593Smuzhiyun 	struct ata_port *ap;
1423*4882a593Smuzhiyun 	ap = pap;
1424*4882a593Smuzhiyun 	qc->pdata = ap->pdata;
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	ata_pio_sector(qc);
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	readb(qc->ap->ioaddr.altstatus_addr);
1429*4882a593Smuzhiyun 	udelay(1);
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun 
ata_pio_sector(struct ata_queued_cmd * qc)1432*4882a593Smuzhiyun static void ata_pio_sector(struct ata_queued_cmd *qc)
1433*4882a593Smuzhiyun {
1434*4882a593Smuzhiyun 	int do_write = (qc->tf.flags & ATA_TFLAG_WRITE);
1435*4882a593Smuzhiyun 	struct ata_port *ap = qc->ap;
1436*4882a593Smuzhiyun 	unsigned int offset;
1437*4882a593Smuzhiyun 	unsigned char *buf;
1438*4882a593Smuzhiyun 	char temp_data_buf[512];
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	if (qc->curbytes == qc->nbytes - qc->sect_size)
1441*4882a593Smuzhiyun 		ap->hsm_task_state = HSM_ST_LAST;
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	offset = qc->curbytes;
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	switch (qc->tf.command) {
1446*4882a593Smuzhiyun 	case ATA_CMD_ID_ATA:
1447*4882a593Smuzhiyun 		buf = (unsigned char *)&ata_device.id[0];
1448*4882a593Smuzhiyun 		break;
1449*4882a593Smuzhiyun 	case ATA_CMD_PIO_READ_EXT:
1450*4882a593Smuzhiyun 	case ATA_CMD_PIO_READ:
1451*4882a593Smuzhiyun 	case ATA_CMD_PIO_WRITE_EXT:
1452*4882a593Smuzhiyun 	case ATA_CMD_PIO_WRITE:
1453*4882a593Smuzhiyun 		buf = qc->pdata + offset;
1454*4882a593Smuzhiyun 		break;
1455*4882a593Smuzhiyun 	default:
1456*4882a593Smuzhiyun 		buf = (unsigned char *)&temp_data_buf[0];
1457*4882a593Smuzhiyun 	}
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	ata_mmio_data_xfer(qc->dev, buf, qc->sect_size, do_write);
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	qc->curbytes += qc->sect_size;
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun 
ata_mmio_data_xfer(struct ata_device * dev,unsigned char * buf,unsigned int buflen,int do_write)1465*4882a593Smuzhiyun static void ata_mmio_data_xfer(struct ata_device *dev, unsigned char *buf,
1466*4882a593Smuzhiyun 				unsigned int buflen, int do_write)
1467*4882a593Smuzhiyun {
1468*4882a593Smuzhiyun 	struct ata_port *ap = pap;
1469*4882a593Smuzhiyun 	void __iomem *data_addr = ap->ioaddr.data_addr;
1470*4882a593Smuzhiyun 	unsigned int words = buflen >> 1;
1471*4882a593Smuzhiyun 	u16 *buf16 = (u16 *)buf;
1472*4882a593Smuzhiyun 	unsigned int i = 0;
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	udelay(100);
1475*4882a593Smuzhiyun 	if (do_write) {
1476*4882a593Smuzhiyun 		for (i = 0; i < words; i++)
1477*4882a593Smuzhiyun 			writew(le16_to_cpu(buf16[i]), data_addr);
1478*4882a593Smuzhiyun 	} else {
1479*4882a593Smuzhiyun 		for (i = 0; i < words; i++)
1480*4882a593Smuzhiyun 			buf16[i] = cpu_to_le16(readw(data_addr));
1481*4882a593Smuzhiyun 	}
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	if (buflen & 0x01) {
1484*4882a593Smuzhiyun 		__le16 align_buf[1] = { 0 };
1485*4882a593Smuzhiyun 		unsigned char *trailing_buf = buf + buflen - 1;
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 		if (do_write) {
1488*4882a593Smuzhiyun 			memcpy(align_buf, trailing_buf, 1);
1489*4882a593Smuzhiyun 			writew(le16_to_cpu(align_buf[0]), data_addr);
1490*4882a593Smuzhiyun 		} else {
1491*4882a593Smuzhiyun 			align_buf[0] = cpu_to_le16(readw(data_addr));
1492*4882a593Smuzhiyun 			memcpy(trailing_buf, align_buf, 1);
1493*4882a593Smuzhiyun 		}
1494*4882a593Smuzhiyun 	}
1495*4882a593Smuzhiyun }
1496*4882a593Smuzhiyun 
ata_hsm_qc_complete(struct ata_queued_cmd * qc,int in_wq)1497*4882a593Smuzhiyun static void ata_hsm_qc_complete(struct ata_queued_cmd *qc, int in_wq)
1498*4882a593Smuzhiyun {
1499*4882a593Smuzhiyun 	struct ata_port *ap = qc->ap;
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 	if (in_wq) {
1502*4882a593Smuzhiyun 		/* EH might have kicked in while host lock is
1503*4882a593Smuzhiyun 		 * released.
1504*4882a593Smuzhiyun 		 */
1505*4882a593Smuzhiyun 		qc = &ap->qcmd[qc->tag];
1506*4882a593Smuzhiyun 		if (qc) {
1507*4882a593Smuzhiyun 			if (!(qc->err_mask & AC_ERR_HSM)) {
1508*4882a593Smuzhiyun 				ata_irq_on(ap);
1509*4882a593Smuzhiyun 				ata_qc_complete(qc);
1510*4882a593Smuzhiyun 			} else {
1511*4882a593Smuzhiyun 				ata_port_freeze(ap);
1512*4882a593Smuzhiyun 			}
1513*4882a593Smuzhiyun 		}
1514*4882a593Smuzhiyun 	} else {
1515*4882a593Smuzhiyun 		if (!(qc->err_mask & AC_ERR_HSM)) {
1516*4882a593Smuzhiyun 			ata_qc_complete(qc);
1517*4882a593Smuzhiyun 		} else {
1518*4882a593Smuzhiyun 			ata_port_freeze(ap);
1519*4882a593Smuzhiyun 		}
1520*4882a593Smuzhiyun 	}
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun 
ata_irq_on(struct ata_port * ap)1523*4882a593Smuzhiyun static u8 ata_irq_on(struct ata_port *ap)
1524*4882a593Smuzhiyun {
1525*4882a593Smuzhiyun 	struct ata_ioports *ioaddr = &ap->ioaddr;
1526*4882a593Smuzhiyun 	u8 tmp;
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 	ap->ctl &= ~ATA_NIEN;
1529*4882a593Smuzhiyun 	ap->last_ctl = ap->ctl;
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	if (ioaddr->ctl_addr)
1532*4882a593Smuzhiyun 		writeb(ap->ctl, ioaddr->ctl_addr);
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	tmp = ata_wait_idle(ap);
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 	return tmp;
1537*4882a593Smuzhiyun }
1538*4882a593Smuzhiyun 
ata_tag_internal(unsigned int tag)1539*4882a593Smuzhiyun static unsigned int ata_tag_internal(unsigned int tag)
1540*4882a593Smuzhiyun {
1541*4882a593Smuzhiyun 	return tag == ATA_MAX_QUEUE - 1;
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun 
ata_qc_complete(struct ata_queued_cmd * qc)1544*4882a593Smuzhiyun static void ata_qc_complete(struct ata_queued_cmd *qc)
1545*4882a593Smuzhiyun {
1546*4882a593Smuzhiyun 	struct ata_device *dev = qc->dev;
1547*4882a593Smuzhiyun 	if (qc->err_mask)
1548*4882a593Smuzhiyun 		qc->flags |= ATA_QCFLAG_FAILED;
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	if (qc->flags & ATA_QCFLAG_FAILED) {
1551*4882a593Smuzhiyun 		if (!ata_tag_internal(qc->tag)) {
1552*4882a593Smuzhiyun 			fill_result_tf(qc);
1553*4882a593Smuzhiyun 			return;
1554*4882a593Smuzhiyun 		}
1555*4882a593Smuzhiyun 	}
1556*4882a593Smuzhiyun 	if (qc->flags & ATA_QCFLAG_RESULT_TF)
1557*4882a593Smuzhiyun 		fill_result_tf(qc);
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	/* Some commands need post-processing after successful
1560*4882a593Smuzhiyun 	 * completion.
1561*4882a593Smuzhiyun 	 */
1562*4882a593Smuzhiyun 	switch (qc->tf.command) {
1563*4882a593Smuzhiyun 	case ATA_CMD_SET_FEATURES:
1564*4882a593Smuzhiyun 		if (qc->tf.feature != SETFEATURES_WC_ON &&
1565*4882a593Smuzhiyun 				qc->tf.feature != SETFEATURES_WC_OFF)
1566*4882a593Smuzhiyun 			break;
1567*4882a593Smuzhiyun 	case ATA_CMD_INIT_DEV_PARAMS:
1568*4882a593Smuzhiyun 	case ATA_CMD_SET_MULTI:
1569*4882a593Smuzhiyun 		break;
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 	case ATA_CMD_SLEEP:
1572*4882a593Smuzhiyun 		dev->flags |= ATA_DFLAG_SLEEPING;
1573*4882a593Smuzhiyun 		break;
1574*4882a593Smuzhiyun 	}
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	__ata_qc_complete(qc);
1577*4882a593Smuzhiyun }
1578*4882a593Smuzhiyun 
fill_result_tf(struct ata_queued_cmd * qc)1579*4882a593Smuzhiyun static void fill_result_tf(struct ata_queued_cmd *qc)
1580*4882a593Smuzhiyun {
1581*4882a593Smuzhiyun 	struct ata_port *ap = qc->ap;
1582*4882a593Smuzhiyun 
1583*4882a593Smuzhiyun 	qc->result_tf.flags = qc->tf.flags;
1584*4882a593Smuzhiyun 	ata_tf_read(ap, &qc->result_tf);
1585*4882a593Smuzhiyun }
1586*4882a593Smuzhiyun 
ata_tf_read(struct ata_port * ap,struct ata_taskfile * tf)1587*4882a593Smuzhiyun static void ata_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
1588*4882a593Smuzhiyun {
1589*4882a593Smuzhiyun 	struct ata_ioports *ioaddr = &ap->ioaddr;
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun 	tf->command = ata_check_status(ap);
1592*4882a593Smuzhiyun 	tf->feature = readb(ioaddr->error_addr);
1593*4882a593Smuzhiyun 	tf->nsect = readb(ioaddr->nsect_addr);
1594*4882a593Smuzhiyun 	tf->lbal = readb(ioaddr->lbal_addr);
1595*4882a593Smuzhiyun 	tf->lbam = readb(ioaddr->lbam_addr);
1596*4882a593Smuzhiyun 	tf->lbah = readb(ioaddr->lbah_addr);
1597*4882a593Smuzhiyun 	tf->device = readb(ioaddr->device_addr);
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 	if (tf->flags & ATA_TFLAG_LBA48) {
1600*4882a593Smuzhiyun 		if (ioaddr->ctl_addr) {
1601*4882a593Smuzhiyun 			writeb(tf->ctl | ATA_HOB, ioaddr->ctl_addr);
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun 			tf->hob_feature = readb(ioaddr->error_addr);
1604*4882a593Smuzhiyun 			tf->hob_nsect = readb(ioaddr->nsect_addr);
1605*4882a593Smuzhiyun 			tf->hob_lbal = readb(ioaddr->lbal_addr);
1606*4882a593Smuzhiyun 			tf->hob_lbam = readb(ioaddr->lbam_addr);
1607*4882a593Smuzhiyun 			tf->hob_lbah = readb(ioaddr->lbah_addr);
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun 			writeb(tf->ctl, ioaddr->ctl_addr);
1610*4882a593Smuzhiyun 			ap->last_ctl = tf->ctl;
1611*4882a593Smuzhiyun 		} else {
1612*4882a593Smuzhiyun 			printf("sata_dwc warnning register read.\n");
1613*4882a593Smuzhiyun 		}
1614*4882a593Smuzhiyun 	}
1615*4882a593Smuzhiyun }
1616*4882a593Smuzhiyun 
__ata_qc_complete(struct ata_queued_cmd * qc)1617*4882a593Smuzhiyun static void __ata_qc_complete(struct ata_queued_cmd *qc)
1618*4882a593Smuzhiyun {
1619*4882a593Smuzhiyun 	struct ata_port *ap = qc->ap;
1620*4882a593Smuzhiyun 	struct ata_link *link = qc->dev->link;
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	link->active_tag = ATA_TAG_POISON;
1623*4882a593Smuzhiyun 	ap->nr_active_links--;
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun 	if (qc->flags & ATA_QCFLAG_CLEAR_EXCL && ap->excl_link == link)
1626*4882a593Smuzhiyun 		ap->excl_link = NULL;
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	qc->flags &= ~ATA_QCFLAG_ACTIVE;
1629*4882a593Smuzhiyun 	ap->qc_active &= ~(1 << qc->tag);
1630*4882a593Smuzhiyun }
1631*4882a593Smuzhiyun 
ata_qc_free(struct ata_queued_cmd * qc)1632*4882a593Smuzhiyun static void ata_qc_free(struct ata_queued_cmd *qc)
1633*4882a593Smuzhiyun {
1634*4882a593Smuzhiyun 	struct ata_port *ap = qc->ap;
1635*4882a593Smuzhiyun 	unsigned int tag;
1636*4882a593Smuzhiyun 	qc->flags = 0;
1637*4882a593Smuzhiyun 	tag = qc->tag;
1638*4882a593Smuzhiyun 	if (tag < ATA_MAX_QUEUE) {
1639*4882a593Smuzhiyun 		qc->tag = ATA_TAG_POISON;
1640*4882a593Smuzhiyun 		clear_bit(tag, &ap->qc_allocated);
1641*4882a593Smuzhiyun 	}
1642*4882a593Smuzhiyun }
1643*4882a593Smuzhiyun 
check_sata_dev_state(void)1644*4882a593Smuzhiyun static int check_sata_dev_state(void)
1645*4882a593Smuzhiyun {
1646*4882a593Smuzhiyun 	unsigned long datalen;
1647*4882a593Smuzhiyun 	unsigned char *pdata;
1648*4882a593Smuzhiyun 	int ret = 0;
1649*4882a593Smuzhiyun 	int i = 0;
1650*4882a593Smuzhiyun 	char temp_data_buf[512];
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun 	while (1) {
1653*4882a593Smuzhiyun 		udelay(10000);
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun 		pdata = (unsigned char*)&temp_data_buf[0];
1656*4882a593Smuzhiyun 		datalen = 512;
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 		ret = ata_dev_read_sectors(pdata, datalen, 0, 1);
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 		if (ret == true)
1661*4882a593Smuzhiyun 			break;
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 		i++;
1664*4882a593Smuzhiyun 		if (i > (ATA_RESET_TIME * 100)) {
1665*4882a593Smuzhiyun 			printf("** TimeOUT **\n");
1666*4882a593Smuzhiyun 			dev_state = SATA_NODEVICE;
1667*4882a593Smuzhiyun 			return false;
1668*4882a593Smuzhiyun 		}
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 		if ((i >= 100) && ((i % 100) == 0))
1671*4882a593Smuzhiyun 			printf(".");
1672*4882a593Smuzhiyun 	}
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 	dev_state = SATA_READY;
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun 	return true;
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun 
ata_dev_set_feature(struct ata_device * dev,u8 enable,u8 feature)1679*4882a593Smuzhiyun static unsigned int ata_dev_set_feature(struct ata_device *dev,
1680*4882a593Smuzhiyun 				u8 enable, u8 feature)
1681*4882a593Smuzhiyun {
1682*4882a593Smuzhiyun 	struct ata_taskfile tf;
1683*4882a593Smuzhiyun 	struct ata_port *ap;
1684*4882a593Smuzhiyun 	ap = pap;
1685*4882a593Smuzhiyun 	unsigned int err_mask;
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun 	memset(&tf, 0, sizeof(tf));
1688*4882a593Smuzhiyun 	tf.ctl = ap->ctl;
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 	tf.device = ATA_DEVICE_OBS;
1691*4882a593Smuzhiyun 	tf.command = ATA_CMD_SET_FEATURES;
1692*4882a593Smuzhiyun 	tf.feature = enable;
1693*4882a593Smuzhiyun 	tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
1694*4882a593Smuzhiyun 	tf.protocol = ATA_PROT_NODATA;
1695*4882a593Smuzhiyun 	tf.nsect = feature;
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun 	err_mask = ata_exec_internal(dev, &tf, NULL, DMA_NONE, 0, 0);
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 	return err_mask;
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun 
ata_dev_init_params(struct ata_device * dev,u16 heads,u16 sectors)1702*4882a593Smuzhiyun static unsigned int ata_dev_init_params(struct ata_device *dev,
1703*4882a593Smuzhiyun 				u16 heads, u16 sectors)
1704*4882a593Smuzhiyun {
1705*4882a593Smuzhiyun 	struct ata_taskfile tf;
1706*4882a593Smuzhiyun 	struct ata_port *ap;
1707*4882a593Smuzhiyun 	ap = pap;
1708*4882a593Smuzhiyun 	unsigned int err_mask;
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 	if (sectors < 1 || sectors > 255 || heads < 1 || heads > 16)
1711*4882a593Smuzhiyun 		return AC_ERR_INVALID;
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 	memset(&tf, 0, sizeof(tf));
1714*4882a593Smuzhiyun 	tf.ctl = ap->ctl;
1715*4882a593Smuzhiyun 	tf.device = ATA_DEVICE_OBS;
1716*4882a593Smuzhiyun 	tf.command = ATA_CMD_INIT_DEV_PARAMS;
1717*4882a593Smuzhiyun 	tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
1718*4882a593Smuzhiyun 	tf.protocol = ATA_PROT_NODATA;
1719*4882a593Smuzhiyun 	tf.nsect = sectors;
1720*4882a593Smuzhiyun 	tf.device |= (heads - 1) & 0x0f;
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 	err_mask = ata_exec_internal(dev, &tf, NULL, DMA_NONE, 0, 0);
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 	if (err_mask == AC_ERR_DEV && (tf.feature & ATA_ABORTED))
1725*4882a593Smuzhiyun 		err_mask = 0;
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun 	return err_mask;
1728*4882a593Smuzhiyun }
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun #if defined(CONFIG_SATA_DWC) && !defined(CONFIG_LBA48)
1731*4882a593Smuzhiyun #define SATA_MAX_READ_BLK 0xFF
1732*4882a593Smuzhiyun #else
1733*4882a593Smuzhiyun #define SATA_MAX_READ_BLK 0xFFFF
1734*4882a593Smuzhiyun #endif
1735*4882a593Smuzhiyun 
sata_read(int device,ulong blknr,lbaint_t blkcnt,void * buffer)1736*4882a593Smuzhiyun ulong sata_read(int device, ulong blknr, lbaint_t blkcnt, void *buffer)
1737*4882a593Smuzhiyun {
1738*4882a593Smuzhiyun 	ulong start,blks, buf_addr;
1739*4882a593Smuzhiyun 	unsigned short smallblks;
1740*4882a593Smuzhiyun 	unsigned long datalen;
1741*4882a593Smuzhiyun 	unsigned char *pdata;
1742*4882a593Smuzhiyun 	device &= 0xff;
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun 	u32 block = 0;
1745*4882a593Smuzhiyun 	u32 n_block = 0;
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun 	if (dev_state != SATA_READY)
1748*4882a593Smuzhiyun 		return 0;
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	buf_addr = (unsigned long)buffer;
1751*4882a593Smuzhiyun 	start = blknr;
1752*4882a593Smuzhiyun 	blks = blkcnt;
1753*4882a593Smuzhiyun 	do {
1754*4882a593Smuzhiyun 		pdata = (unsigned char *)buf_addr;
1755*4882a593Smuzhiyun 		if (blks > SATA_MAX_READ_BLK) {
1756*4882a593Smuzhiyun 			datalen = sata_dev_desc[device].blksz * SATA_MAX_READ_BLK;
1757*4882a593Smuzhiyun 			smallblks = SATA_MAX_READ_BLK;
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun 			block = (u32)start;
1760*4882a593Smuzhiyun 			n_block = (u32)smallblks;
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 			start += SATA_MAX_READ_BLK;
1763*4882a593Smuzhiyun 			blks -= SATA_MAX_READ_BLK;
1764*4882a593Smuzhiyun 		} else {
1765*4882a593Smuzhiyun 			datalen = sata_dev_desc[device].blksz * SATA_MAX_READ_BLK;
1766*4882a593Smuzhiyun 			datalen = sata_dev_desc[device].blksz * blks;
1767*4882a593Smuzhiyun 			smallblks = (unsigned short)blks;
1768*4882a593Smuzhiyun 
1769*4882a593Smuzhiyun 			block = (u32)start;
1770*4882a593Smuzhiyun 			n_block = (u32)smallblks;
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun 			start += blks;
1773*4882a593Smuzhiyun 			blks = 0;
1774*4882a593Smuzhiyun 		}
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 		if (ata_dev_read_sectors(pdata, datalen, block, n_block) != true) {
1777*4882a593Smuzhiyun 			printf("sata_dwc : Hard disk read error.\n");
1778*4882a593Smuzhiyun 			blkcnt -= blks;
1779*4882a593Smuzhiyun 			break;
1780*4882a593Smuzhiyun 		}
1781*4882a593Smuzhiyun 		buf_addr += datalen;
1782*4882a593Smuzhiyun 	} while (blks != 0);
1783*4882a593Smuzhiyun 
1784*4882a593Smuzhiyun 	return (blkcnt);
1785*4882a593Smuzhiyun }
1786*4882a593Smuzhiyun 
ata_dev_read_sectors(unsigned char * pdata,unsigned long datalen,u32 block,u32 n_block)1787*4882a593Smuzhiyun static int ata_dev_read_sectors(unsigned char *pdata, unsigned long datalen,
1788*4882a593Smuzhiyun 						u32 block, u32 n_block)
1789*4882a593Smuzhiyun {
1790*4882a593Smuzhiyun 	struct ata_port *ap = pap;
1791*4882a593Smuzhiyun 	struct ata_device *dev = &ata_device;
1792*4882a593Smuzhiyun 	struct ata_taskfile tf;
1793*4882a593Smuzhiyun 	unsigned int class = ATA_DEV_ATA;
1794*4882a593Smuzhiyun 	unsigned int err_mask = 0;
1795*4882a593Smuzhiyun 	const char *reason;
1796*4882a593Smuzhiyun 	int may_fallback = 1;
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun 	if (dev_state == SATA_ERROR)
1799*4882a593Smuzhiyun 		return false;
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun 	ata_dev_select(ap, dev->devno, 1, 1);
1802*4882a593Smuzhiyun 
1803*4882a593Smuzhiyun retry:
1804*4882a593Smuzhiyun 	memset(&tf, 0, sizeof(tf));
1805*4882a593Smuzhiyun 	tf.ctl = ap->ctl;
1806*4882a593Smuzhiyun 	ap->print_id = 1;
1807*4882a593Smuzhiyun 	ap->flags &= ~ATA_FLAG_DISABLED;
1808*4882a593Smuzhiyun 
1809*4882a593Smuzhiyun 	ap->pdata = pdata;
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 	tf.device = ATA_DEVICE_OBS;
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun 	temp_n_block = n_block;
1814*4882a593Smuzhiyun 
1815*4882a593Smuzhiyun #ifdef CONFIG_LBA48
1816*4882a593Smuzhiyun 	tf.command = ATA_CMD_PIO_READ_EXT;
1817*4882a593Smuzhiyun 	tf.flags |= ATA_TFLAG_LBA | ATA_TFLAG_LBA48;
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun 	tf.hob_feature = 31;
1820*4882a593Smuzhiyun 	tf.feature = 31;
1821*4882a593Smuzhiyun 	tf.hob_nsect = (n_block >> 8) & 0xff;
1822*4882a593Smuzhiyun 	tf.nsect = n_block & 0xff;
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun 	tf.hob_lbah = 0x0;
1825*4882a593Smuzhiyun 	tf.hob_lbam = 0x0;
1826*4882a593Smuzhiyun 	tf.hob_lbal = (block >> 24) & 0xff;
1827*4882a593Smuzhiyun 	tf.lbah = (block >> 16) & 0xff;
1828*4882a593Smuzhiyun 	tf.lbam = (block >> 8) & 0xff;
1829*4882a593Smuzhiyun 	tf.lbal = block & 0xff;
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	tf.device = 1 << 6;
1832*4882a593Smuzhiyun 	if (tf.flags & ATA_TFLAG_FUA)
1833*4882a593Smuzhiyun 		tf.device |= 1 << 7;
1834*4882a593Smuzhiyun #else
1835*4882a593Smuzhiyun 	tf.command = ATA_CMD_PIO_READ;
1836*4882a593Smuzhiyun 	tf.flags |= ATA_TFLAG_LBA ;
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun 	tf.feature = 31;
1839*4882a593Smuzhiyun 	tf.nsect = n_block & 0xff;
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun 	tf.lbah = (block >> 16) & 0xff;
1842*4882a593Smuzhiyun 	tf.lbam = (block >> 8) & 0xff;
1843*4882a593Smuzhiyun 	tf.lbal = block & 0xff;
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun 	tf.device = (block >> 24) & 0xf;
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun 	tf.device |= 1 << 6;
1848*4882a593Smuzhiyun 	if (tf.flags & ATA_TFLAG_FUA)
1849*4882a593Smuzhiyun 		tf.device |= 1 << 7;
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun #endif
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun 	tf.protocol = ATA_PROT_PIO;
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun 	/* Some devices choke if TF registers contain garbage.  Make
1856*4882a593Smuzhiyun 	 * sure those are properly initialized.
1857*4882a593Smuzhiyun 	 */
1858*4882a593Smuzhiyun 	tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
1859*4882a593Smuzhiyun 	tf.flags |= ATA_TFLAG_POLLING;
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 	err_mask = ata_exec_internal(dev, &tf, NULL, DMA_FROM_DEVICE, 0, 0);
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 	if (err_mask) {
1864*4882a593Smuzhiyun 		if (err_mask & AC_ERR_NODEV_HINT) {
1865*4882a593Smuzhiyun 			printf("READ_SECTORS NODEV after polling detection\n");
1866*4882a593Smuzhiyun 			return -ENOENT;
1867*4882a593Smuzhiyun 		}
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun 		if ((err_mask == AC_ERR_DEV) && (tf.feature & ATA_ABORTED)) {
1870*4882a593Smuzhiyun 			/* Device or controller might have reported
1871*4882a593Smuzhiyun 			 * the wrong device class.  Give a shot at the
1872*4882a593Smuzhiyun 			 * other IDENTIFY if the current one is
1873*4882a593Smuzhiyun 			 * aborted by the device.
1874*4882a593Smuzhiyun 			 */
1875*4882a593Smuzhiyun 			if (may_fallback) {
1876*4882a593Smuzhiyun 				may_fallback = 0;
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun 				if (class == ATA_DEV_ATA) {
1879*4882a593Smuzhiyun 					class = ATA_DEV_ATAPI;
1880*4882a593Smuzhiyun 				} else {
1881*4882a593Smuzhiyun 					class = ATA_DEV_ATA;
1882*4882a593Smuzhiyun 				}
1883*4882a593Smuzhiyun 				goto retry;
1884*4882a593Smuzhiyun 			}
1885*4882a593Smuzhiyun 			/* Control reaches here iff the device aborted
1886*4882a593Smuzhiyun 			 * both flavors of IDENTIFYs which happens
1887*4882a593Smuzhiyun 			 * sometimes with phantom devices.
1888*4882a593Smuzhiyun 			 */
1889*4882a593Smuzhiyun 			printf("both IDENTIFYs aborted, assuming NODEV\n");
1890*4882a593Smuzhiyun 			return -ENOENT;
1891*4882a593Smuzhiyun 		}
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun 		reason = "I/O error";
1894*4882a593Smuzhiyun 		goto err_out;
1895*4882a593Smuzhiyun 	}
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun 	return true;
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun err_out:
1900*4882a593Smuzhiyun 	printf("failed to READ SECTORS (%s, err_mask=0x%x)\n", reason, err_mask);
1901*4882a593Smuzhiyun 	return false;
1902*4882a593Smuzhiyun }
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun #if defined(CONFIG_SATA_DWC) && !defined(CONFIG_LBA48)
1905*4882a593Smuzhiyun #define SATA_MAX_WRITE_BLK 0xFF
1906*4882a593Smuzhiyun #else
1907*4882a593Smuzhiyun #define SATA_MAX_WRITE_BLK 0xFFFF
1908*4882a593Smuzhiyun #endif
1909*4882a593Smuzhiyun 
sata_write(int device,ulong blknr,lbaint_t blkcnt,const void * buffer)1910*4882a593Smuzhiyun ulong sata_write(int device, ulong blknr, lbaint_t blkcnt, const void *buffer)
1911*4882a593Smuzhiyun {
1912*4882a593Smuzhiyun 	ulong start,blks, buf_addr;
1913*4882a593Smuzhiyun 	unsigned short smallblks;
1914*4882a593Smuzhiyun 	unsigned long datalen;
1915*4882a593Smuzhiyun 	unsigned char *pdata;
1916*4882a593Smuzhiyun 	device &= 0xff;
1917*4882a593Smuzhiyun 
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun 	u32 block = 0;
1920*4882a593Smuzhiyun 	u32 n_block = 0;
1921*4882a593Smuzhiyun 
1922*4882a593Smuzhiyun 	if (dev_state != SATA_READY)
1923*4882a593Smuzhiyun 		return 0;
1924*4882a593Smuzhiyun 
1925*4882a593Smuzhiyun 	buf_addr = (unsigned long)buffer;
1926*4882a593Smuzhiyun 	start = blknr;
1927*4882a593Smuzhiyun 	blks = blkcnt;
1928*4882a593Smuzhiyun 	do {
1929*4882a593Smuzhiyun 		pdata = (unsigned char *)buf_addr;
1930*4882a593Smuzhiyun 		if (blks > SATA_MAX_WRITE_BLK) {
1931*4882a593Smuzhiyun 			datalen = sata_dev_desc[device].blksz * SATA_MAX_WRITE_BLK;
1932*4882a593Smuzhiyun 			smallblks = SATA_MAX_WRITE_BLK;
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun 			block = (u32)start;
1935*4882a593Smuzhiyun 			n_block = (u32)smallblks;
1936*4882a593Smuzhiyun 
1937*4882a593Smuzhiyun 			start += SATA_MAX_WRITE_BLK;
1938*4882a593Smuzhiyun 			blks -= SATA_MAX_WRITE_BLK;
1939*4882a593Smuzhiyun 		} else {
1940*4882a593Smuzhiyun 			datalen = sata_dev_desc[device].blksz * blks;
1941*4882a593Smuzhiyun 			smallblks = (unsigned short)blks;
1942*4882a593Smuzhiyun 
1943*4882a593Smuzhiyun 			block = (u32)start;
1944*4882a593Smuzhiyun 			n_block = (u32)smallblks;
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun 			start += blks;
1947*4882a593Smuzhiyun 			blks = 0;
1948*4882a593Smuzhiyun 		}
1949*4882a593Smuzhiyun 
1950*4882a593Smuzhiyun 		if (ata_dev_write_sectors(pdata, datalen, block, n_block) != true) {
1951*4882a593Smuzhiyun 			printf("sata_dwc : Hard disk read error.\n");
1952*4882a593Smuzhiyun 			blkcnt -= blks;
1953*4882a593Smuzhiyun 			break;
1954*4882a593Smuzhiyun 		}
1955*4882a593Smuzhiyun 		buf_addr += datalen;
1956*4882a593Smuzhiyun 	} while (blks != 0);
1957*4882a593Smuzhiyun 
1958*4882a593Smuzhiyun 	return (blkcnt);
1959*4882a593Smuzhiyun }
1960*4882a593Smuzhiyun 
ata_dev_write_sectors(unsigned char * pdata,unsigned long datalen,u32 block,u32 n_block)1961*4882a593Smuzhiyun static int ata_dev_write_sectors(unsigned char* pdata, unsigned long datalen,
1962*4882a593Smuzhiyun 						u32 block, u32 n_block)
1963*4882a593Smuzhiyun {
1964*4882a593Smuzhiyun 	struct ata_port *ap = pap;
1965*4882a593Smuzhiyun 	struct ata_device *dev = &ata_device;
1966*4882a593Smuzhiyun 	struct ata_taskfile tf;
1967*4882a593Smuzhiyun 	unsigned int class = ATA_DEV_ATA;
1968*4882a593Smuzhiyun 	unsigned int err_mask = 0;
1969*4882a593Smuzhiyun 	const char *reason;
1970*4882a593Smuzhiyun 	int may_fallback = 1;
1971*4882a593Smuzhiyun 
1972*4882a593Smuzhiyun 	if (dev_state == SATA_ERROR)
1973*4882a593Smuzhiyun 		return false;
1974*4882a593Smuzhiyun 
1975*4882a593Smuzhiyun 	ata_dev_select(ap, dev->devno, 1, 1);
1976*4882a593Smuzhiyun 
1977*4882a593Smuzhiyun retry:
1978*4882a593Smuzhiyun 	memset(&tf, 0, sizeof(tf));
1979*4882a593Smuzhiyun 	tf.ctl = ap->ctl;
1980*4882a593Smuzhiyun 	ap->print_id = 1;
1981*4882a593Smuzhiyun 	ap->flags &= ~ATA_FLAG_DISABLED;
1982*4882a593Smuzhiyun 
1983*4882a593Smuzhiyun 	ap->pdata = pdata;
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun 	tf.device = ATA_DEVICE_OBS;
1986*4882a593Smuzhiyun 
1987*4882a593Smuzhiyun 	temp_n_block = n_block;
1988*4882a593Smuzhiyun 
1989*4882a593Smuzhiyun 
1990*4882a593Smuzhiyun #ifdef CONFIG_LBA48
1991*4882a593Smuzhiyun 	tf.command = ATA_CMD_PIO_WRITE_EXT;
1992*4882a593Smuzhiyun 	tf.flags |= ATA_TFLAG_LBA | ATA_TFLAG_LBA48 | ATA_TFLAG_WRITE;
1993*4882a593Smuzhiyun 
1994*4882a593Smuzhiyun 	tf.hob_feature = 31;
1995*4882a593Smuzhiyun 	tf.feature = 31;
1996*4882a593Smuzhiyun 	tf.hob_nsect = (n_block >> 8) & 0xff;
1997*4882a593Smuzhiyun 	tf.nsect = n_block & 0xff;
1998*4882a593Smuzhiyun 
1999*4882a593Smuzhiyun 	tf.hob_lbah = 0x0;
2000*4882a593Smuzhiyun 	tf.hob_lbam = 0x0;
2001*4882a593Smuzhiyun 	tf.hob_lbal = (block >> 24) & 0xff;
2002*4882a593Smuzhiyun 	tf.lbah = (block >> 16) & 0xff;
2003*4882a593Smuzhiyun 	tf.lbam = (block >> 8) & 0xff;
2004*4882a593Smuzhiyun 	tf.lbal = block & 0xff;
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun 	tf.device = 1 << 6;
2007*4882a593Smuzhiyun 	if (tf.flags & ATA_TFLAG_FUA)
2008*4882a593Smuzhiyun 		tf.device |= 1 << 7;
2009*4882a593Smuzhiyun #else
2010*4882a593Smuzhiyun 	tf.command = ATA_CMD_PIO_WRITE;
2011*4882a593Smuzhiyun 	tf.flags |= ATA_TFLAG_LBA | ATA_TFLAG_WRITE;
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun 	tf.feature = 31;
2014*4882a593Smuzhiyun 	tf.nsect = n_block & 0xff;
2015*4882a593Smuzhiyun 
2016*4882a593Smuzhiyun 	tf.lbah = (block >> 16) & 0xff;
2017*4882a593Smuzhiyun 	tf.lbam = (block >> 8) & 0xff;
2018*4882a593Smuzhiyun 	tf.lbal = block & 0xff;
2019*4882a593Smuzhiyun 
2020*4882a593Smuzhiyun 	tf.device = (block >> 24) & 0xf;
2021*4882a593Smuzhiyun 
2022*4882a593Smuzhiyun 	tf.device |= 1 << 6;
2023*4882a593Smuzhiyun 	if (tf.flags & ATA_TFLAG_FUA)
2024*4882a593Smuzhiyun 		tf.device |= 1 << 7;
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun #endif
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun 	tf.protocol = ATA_PROT_PIO;
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun 	/* Some devices choke if TF registers contain garbage.  Make
2031*4882a593Smuzhiyun 	 * sure those are properly initialized.
2032*4882a593Smuzhiyun 	 */
2033*4882a593Smuzhiyun 	tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
2034*4882a593Smuzhiyun 	tf.flags |= ATA_TFLAG_POLLING;
2035*4882a593Smuzhiyun 
2036*4882a593Smuzhiyun 	err_mask = ata_exec_internal(dev, &tf, NULL, DMA_FROM_DEVICE, 0, 0);
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 	if (err_mask) {
2039*4882a593Smuzhiyun 		if (err_mask & AC_ERR_NODEV_HINT) {
2040*4882a593Smuzhiyun 			printf("READ_SECTORS NODEV after polling detection\n");
2041*4882a593Smuzhiyun 			return -ENOENT;
2042*4882a593Smuzhiyun 		}
2043*4882a593Smuzhiyun 
2044*4882a593Smuzhiyun 		if ((err_mask == AC_ERR_DEV) && (tf.feature & ATA_ABORTED)) {
2045*4882a593Smuzhiyun 			/* Device or controller might have reported
2046*4882a593Smuzhiyun 			 * the wrong device class.  Give a shot at the
2047*4882a593Smuzhiyun 			 * other IDENTIFY if the current one is
2048*4882a593Smuzhiyun 			 * aborted by the device.
2049*4882a593Smuzhiyun 			 */
2050*4882a593Smuzhiyun 			if (may_fallback) {
2051*4882a593Smuzhiyun 				may_fallback = 0;
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun 				if (class == ATA_DEV_ATA) {
2054*4882a593Smuzhiyun 					class = ATA_DEV_ATAPI;
2055*4882a593Smuzhiyun 				} else {
2056*4882a593Smuzhiyun 					class = ATA_DEV_ATA;
2057*4882a593Smuzhiyun 				}
2058*4882a593Smuzhiyun 				goto retry;
2059*4882a593Smuzhiyun 			}
2060*4882a593Smuzhiyun 			/* Control reaches here iff the device aborted
2061*4882a593Smuzhiyun 			 * both flavors of IDENTIFYs which happens
2062*4882a593Smuzhiyun 			 * sometimes with phantom devices.
2063*4882a593Smuzhiyun 			 */
2064*4882a593Smuzhiyun 			printf("both IDENTIFYs aborted, assuming NODEV\n");
2065*4882a593Smuzhiyun 			return -ENOENT;
2066*4882a593Smuzhiyun 		}
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun 		reason = "I/O error";
2069*4882a593Smuzhiyun 		goto err_out;
2070*4882a593Smuzhiyun 	}
2071*4882a593Smuzhiyun 
2072*4882a593Smuzhiyun 	return true;
2073*4882a593Smuzhiyun 
2074*4882a593Smuzhiyun err_out:
2075*4882a593Smuzhiyun 	printf("failed to WRITE SECTORS (%s, err_mask=0x%x)\n", reason, err_mask);
2076*4882a593Smuzhiyun 	return false;
2077*4882a593Smuzhiyun }
2078