1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2015 - 2016 Xilinx, Inc.
3*4882a593Smuzhiyun * Michal Simek <michal.simek@xilinx.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <dm.h>
9*4882a593Smuzhiyun #include <ahci.h>
10*4882a593Smuzhiyun #include <scsi.h>
11*4882a593Smuzhiyun #include <asm/arch/hardware.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /* Vendor Specific Register Offsets */
16*4882a593Smuzhiyun #define AHCI_VEND_PCFG 0xA4
17*4882a593Smuzhiyun #define AHCI_VEND_PPCFG 0xA8
18*4882a593Smuzhiyun #define AHCI_VEND_PP2C 0xAC
19*4882a593Smuzhiyun #define AHCI_VEND_PP3C 0xB0
20*4882a593Smuzhiyun #define AHCI_VEND_PP4C 0xB4
21*4882a593Smuzhiyun #define AHCI_VEND_PP5C 0xB8
22*4882a593Smuzhiyun #define AHCI_VEND_PAXIC 0xC0
23*4882a593Smuzhiyun #define AHCI_VEND_PTC 0xC8
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* Vendor Specific Register bit definitions */
26*4882a593Smuzhiyun #define PAXIC_ADBW_BW64 0x1
27*4882a593Smuzhiyun #define PAXIC_MAWIDD (1 << 8)
28*4882a593Smuzhiyun #define PAXIC_MARIDD (1 << 16)
29*4882a593Smuzhiyun #define PAXIC_OTL (0x4 << 20)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define PCFG_TPSS_VAL (0x32 << 16)
32*4882a593Smuzhiyun #define PCFG_TPRS_VAL (0x2 << 12)
33*4882a593Smuzhiyun #define PCFG_PAD_VAL 0x2
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define PPCFG_TTA 0x1FFFE
36*4882a593Smuzhiyun #define PPCFG_PSSO_EN (1 << 28)
37*4882a593Smuzhiyun #define PPCFG_PSS_EN (1 << 29)
38*4882a593Smuzhiyun #define PPCFG_ESDF_EN (1 << 31)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define PP2C_CIBGMN 0x0F
41*4882a593Smuzhiyun #define PP2C_CIBGMX (0x25 << 8)
42*4882a593Smuzhiyun #define PP2C_CIBGN (0x18 << 16)
43*4882a593Smuzhiyun #define PP2C_CINMP (0x29 << 24)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define PP3C_CWBGMN 0x04
46*4882a593Smuzhiyun #define PP3C_CWBGMX (0x0B << 8)
47*4882a593Smuzhiyun #define PP3C_CWBGN (0x08 << 16)
48*4882a593Smuzhiyun #define PP3C_CWNMP (0x0F << 24)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define PP4C_BMX 0x0a
51*4882a593Smuzhiyun #define PP4C_BNM (0x08 << 8)
52*4882a593Smuzhiyun #define PP4C_SFD (0x4a << 16)
53*4882a593Smuzhiyun #define PP4C_PTST (0x06 << 24)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define PP5C_RIT 0x60216
56*4882a593Smuzhiyun #define PP5C_RCT (0x7f0 << 20)
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define PTC_RX_WM_VAL 0x40
59*4882a593Smuzhiyun #define PTC_RSVD (1 << 27)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define PORT0_BASE 0x100
62*4882a593Smuzhiyun #define PORT1_BASE 0x180
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* Port Control Register Bit Definitions */
65*4882a593Smuzhiyun #define PORT_SCTL_SPD_GEN3 (0x3 << 4)
66*4882a593Smuzhiyun #define PORT_SCTL_SPD_GEN2 (0x2 << 4)
67*4882a593Smuzhiyun #define PORT_SCTL_SPD_GEN1 (0x1 << 4)
68*4882a593Smuzhiyun #define PORT_SCTL_IPM (0x3 << 8)
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define PORT_BASE 0x100
71*4882a593Smuzhiyun #define PORT_OFFSET 0x80
72*4882a593Smuzhiyun #define NR_PORTS 2
73*4882a593Smuzhiyun #define DRV_NAME "ahci-ceva"
74*4882a593Smuzhiyun #define CEVA_FLAG_BROKEN_GEN2 1
75*4882a593Smuzhiyun
ceva_init_sata(ulong mmio)76*4882a593Smuzhiyun static int ceva_init_sata(ulong mmio)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun ulong tmp;
79*4882a593Smuzhiyun int i;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /*
82*4882a593Smuzhiyun * AXI Data bus width to 64
83*4882a593Smuzhiyun * Set Mem Addr Read, Write ID for data transfers
84*4882a593Smuzhiyun * Transfer limit to 72 DWord
85*4882a593Smuzhiyun */
86*4882a593Smuzhiyun tmp = PAXIC_ADBW_BW64 | PAXIC_MAWIDD | PAXIC_MARIDD | PAXIC_OTL;
87*4882a593Smuzhiyun writel(tmp, mmio + AHCI_VEND_PAXIC);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* Set AHCI Enable */
90*4882a593Smuzhiyun tmp = readl(mmio + HOST_CTL);
91*4882a593Smuzhiyun tmp |= HOST_AHCI_EN;
92*4882a593Smuzhiyun writel(tmp, mmio + HOST_CTL);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun for (i = 0; i < NR_PORTS; i++) {
95*4882a593Smuzhiyun /* TPSS TPRS scalars, CISE and Port Addr */
96*4882a593Smuzhiyun tmp = PCFG_TPSS_VAL | PCFG_TPRS_VAL | (PCFG_PAD_VAL + i);
97*4882a593Smuzhiyun writel(tmp, mmio + AHCI_VEND_PCFG);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* Port Phy Cfg register enables */
100*4882a593Smuzhiyun tmp = PPCFG_TTA | PPCFG_PSS_EN | PPCFG_ESDF_EN;
101*4882a593Smuzhiyun writel(tmp, mmio + AHCI_VEND_PPCFG);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Rx Watermark setting */
104*4882a593Smuzhiyun tmp = PTC_RX_WM_VAL | PTC_RSVD;
105*4882a593Smuzhiyun writel(tmp, mmio + AHCI_VEND_PTC);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* Default to Gen 2 Speed and Gen 1 if Gen2 is broken */
108*4882a593Smuzhiyun tmp = PORT_SCTL_SPD_GEN3 | PORT_SCTL_IPM;
109*4882a593Smuzhiyun writel(tmp, mmio + PORT_SCR_CTL + PORT_BASE + PORT_OFFSET * i);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun return 0;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
sata_ceva_probe(struct udevice * dev)114*4882a593Smuzhiyun static int sata_ceva_probe(struct udevice *dev)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun struct scsi_platdata *plat = dev_get_uclass_platdata(dev);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun ceva_init_sata(plat->base);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun return achi_init_one_dm(dev);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun static const struct udevice_id sata_ceva_ids[] = {
124*4882a593Smuzhiyun { .compatible = "ceva,ahci-1v84" },
125*4882a593Smuzhiyun { }
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
sata_ceva_ofdata_to_platdata(struct udevice * dev)128*4882a593Smuzhiyun static int sata_ceva_ofdata_to_platdata(struct udevice *dev)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun struct scsi_platdata *plat = dev_get_uclass_platdata(dev);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun plat->base = devfdt_get_addr(dev);
133*4882a593Smuzhiyun if (plat->base == FDT_ADDR_T_NONE)
134*4882a593Smuzhiyun return -EINVAL;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* Hardcode number for ceva sata controller */
137*4882a593Smuzhiyun plat->max_lun = 1; /* Actually two but untested */
138*4882a593Smuzhiyun plat->max_id = 2;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun return 0;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun U_BOOT_DRIVER(ceva_host_blk) = {
144*4882a593Smuzhiyun .name = "ceva_sata",
145*4882a593Smuzhiyun .id = UCLASS_SCSI,
146*4882a593Smuzhiyun .of_match = sata_ceva_ids,
147*4882a593Smuzhiyun .ops = &scsi_ops,
148*4882a593Smuzhiyun .probe = sata_ceva_probe,
149*4882a593Smuzhiyun .ofdata_to_platdata = sata_ceva_ofdata_to_platdata,
150*4882a593Smuzhiyun };
151