xref: /OK3568_Linux_fs/u-boot/drivers/ata/mvsata_ide.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Written-by: Albert ARIBAUD <albert.u.boot@aribaud.net>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #if defined(CONFIG_ORION5X)
13*4882a593Smuzhiyun #include <asm/arch/orion5x.h>
14*4882a593Smuzhiyun #elif defined(CONFIG_KIRKWOOD)
15*4882a593Smuzhiyun #include <asm/arch/soc.h>
16*4882a593Smuzhiyun #elif defined(CONFIG_ARCH_MVEBU)
17*4882a593Smuzhiyun #include <linux/mbus.h>
18*4882a593Smuzhiyun #endif
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* SATA port registers */
21*4882a593Smuzhiyun struct mvsata_port_registers {
22*4882a593Smuzhiyun 	u32 reserved0[10];
23*4882a593Smuzhiyun 	u32 edma_cmd;
24*4882a593Smuzhiyun 	u32 reserved1[181];
25*4882a593Smuzhiyun 	/* offset 0x300 : ATA Interface registers */
26*4882a593Smuzhiyun 	u32 sstatus;
27*4882a593Smuzhiyun 	u32 serror;
28*4882a593Smuzhiyun 	u32 scontrol;
29*4882a593Smuzhiyun 	u32 ltmode;
30*4882a593Smuzhiyun 	u32 phymode3;
31*4882a593Smuzhiyun 	u32 phymode4;
32*4882a593Smuzhiyun 	u32 reserved2[5];
33*4882a593Smuzhiyun 	u32 phymode1;
34*4882a593Smuzhiyun 	u32 phymode2;
35*4882a593Smuzhiyun 	u32 bist_cr;
36*4882a593Smuzhiyun 	u32 bist_dw1;
37*4882a593Smuzhiyun 	u32 bist_dw2;
38*4882a593Smuzhiyun 	u32 serrorintrmask;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /*
42*4882a593Smuzhiyun  * Sanity checks:
43*4882a593Smuzhiyun  * - to compile at all, we need CONFIG_SYS_ATA_BASE_ADDR.
44*4882a593Smuzhiyun  * - for ide_preinit to make sense, we need at least one of
45*4882a593Smuzhiyun  *   CONFIG_SYS_ATA_IDE0_OFFSET or CONFIG_SYS_ATA_IDE1_OFFSET;
46*4882a593Smuzhiyun  * - for ide_preinit to be called, we need CONFIG_IDE_PREINIT.
47*4882a593Smuzhiyun  * Fail with an explanation message if these conditions are not met.
48*4882a593Smuzhiyun  * This is particularly important for CONFIG_IDE_PREINIT, because
49*4882a593Smuzhiyun  * its lack would not cause a build error.
50*4882a593Smuzhiyun  */
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #if !defined(CONFIG_SYS_ATA_BASE_ADDR)
53*4882a593Smuzhiyun #error CONFIG_SYS_ATA_BASE_ADDR must be defined
54*4882a593Smuzhiyun #elif !defined(CONFIG_SYS_ATA_IDE0_OFFSET) \
55*4882a593Smuzhiyun    && !defined(CONFIG_SYS_ATA_IDE1_OFFSET)
56*4882a593Smuzhiyun #error CONFIG_SYS_ATA_IDE0_OFFSET or CONFIG_SYS_ATA_IDE1_OFFSET \
57*4882a593Smuzhiyun    must be defined
58*4882a593Smuzhiyun #elif !defined(CONFIG_IDE_PREINIT)
59*4882a593Smuzhiyun #error CONFIG_IDE_PREINIT must be defined
60*4882a593Smuzhiyun #endif
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun  * Masks and values for SControl DETection and Interface Power Management,
64*4882a593Smuzhiyun  * and for SStatus DETection.
65*4882a593Smuzhiyun  */
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define MVSATA_EDMA_CMD_ATA_RST		0x00000004
68*4882a593Smuzhiyun #define MVSATA_SCONTROL_DET_MASK		0x0000000F
69*4882a593Smuzhiyun #define MVSATA_SCONTROL_DET_NONE		0x00000000
70*4882a593Smuzhiyun #define MVSATA_SCONTROL_DET_INIT		0x00000001
71*4882a593Smuzhiyun #define MVSATA_SCONTROL_IPM_MASK		0x00000F00
72*4882a593Smuzhiyun #define MVSATA_SCONTROL_IPM_NO_LP_ALLOWED	0x00000300
73*4882a593Smuzhiyun #define MVSATA_SCONTROL_MASK \
74*4882a593Smuzhiyun 	(MVSATA_SCONTROL_DET_MASK|MVSATA_SCONTROL_IPM_MASK)
75*4882a593Smuzhiyun #define MVSATA_PORT_INIT \
76*4882a593Smuzhiyun 	(MVSATA_SCONTROL_DET_INIT|MVSATA_SCONTROL_IPM_NO_LP_ALLOWED)
77*4882a593Smuzhiyun #define MVSATA_PORT_USE \
78*4882a593Smuzhiyun 	(MVSATA_SCONTROL_DET_NONE|MVSATA_SCONTROL_IPM_NO_LP_ALLOWED)
79*4882a593Smuzhiyun #define MVSATA_SSTATUS_DET_MASK			0x0000000F
80*4882a593Smuzhiyun #define MVSATA_SSTATUS_DET_DEVCOMM		0x00000003
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun  * Status codes to return to client callers. Currently, callers ignore
84*4882a593Smuzhiyun  * exact value and only care for zero or nonzero, so no need to make this
85*4882a593Smuzhiyun  * public, it is only #define'd for clarity.
86*4882a593Smuzhiyun  * If/when standard negative codes are implemented in U-Boot, then these
87*4882a593Smuzhiyun  * #defines should be moved to, or replaced by ones from, the common list
88*4882a593Smuzhiyun  * of status codes.
89*4882a593Smuzhiyun  */
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define MVSATA_STATUS_OK	0
92*4882a593Smuzhiyun #define MVSATA_STATUS_TIMEOUT	-1
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /*
95*4882a593Smuzhiyun  * Registers for SATA MBUS memory windows
96*4882a593Smuzhiyun  */
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define MVSATA_WIN_CONTROL(w)	(MVEBU_AXP_SATA_BASE + 0x30 + ((w) << 4))
99*4882a593Smuzhiyun #define MVSATA_WIN_BASE(w)	(MVEBU_AXP_SATA_BASE + 0x34 + ((w) << 4))
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /*
102*4882a593Smuzhiyun  * Initialize SATA memory windows for Armada XP
103*4882a593Smuzhiyun  */
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #ifdef CONFIG_ARCH_MVEBU
mvsata_ide_conf_mbus_windows(void)106*4882a593Smuzhiyun static void mvsata_ide_conf_mbus_windows(void)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	const struct mbus_dram_target_info *dram;
109*4882a593Smuzhiyun 	int i;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	dram = mvebu_mbus_dram_info();
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	/* Disable windows, Set Size/Base to 0  */
114*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
115*4882a593Smuzhiyun 		writel(0, MVSATA_WIN_CONTROL(i));
116*4882a593Smuzhiyun 		writel(0, MVSATA_WIN_BASE(i));
117*4882a593Smuzhiyun 	}
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	for (i = 0; i < dram->num_cs; i++) {
120*4882a593Smuzhiyun 		const struct mbus_dram_window *cs = dram->cs + i;
121*4882a593Smuzhiyun 		writel(((cs->size - 1) & 0xffff0000) | (cs->mbus_attr << 8) |
122*4882a593Smuzhiyun 				(dram->mbus_dram_target_id << 4) | 1,
123*4882a593Smuzhiyun 				MVSATA_WIN_CONTROL(i));
124*4882a593Smuzhiyun 		writel(cs->base & 0xffff0000, MVSATA_WIN_BASE(i));
125*4882a593Smuzhiyun 	}
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun #endif
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /*
130*4882a593Smuzhiyun  * Initialize one MVSATAHC port: set SControl's IPM to "always active"
131*4882a593Smuzhiyun  * and DET to "reset", then wait for SStatus's DET to become "device and
132*4882a593Smuzhiyun  * comm ok" (or time out after 50 us if no device), then set SControl's
133*4882a593Smuzhiyun  * DET back to "no action".
134*4882a593Smuzhiyun  */
135*4882a593Smuzhiyun 
mvsata_ide_initialize_port(struct mvsata_port_registers * port)136*4882a593Smuzhiyun static int mvsata_ide_initialize_port(struct mvsata_port_registers *port)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	u32 control;
139*4882a593Smuzhiyun 	u32 status;
140*4882a593Smuzhiyun 	u32 timeleft = 10000; /* wait at most 10 ms for SATA reset to complete */
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/* Hard reset */
143*4882a593Smuzhiyun 	writel(MVSATA_EDMA_CMD_ATA_RST, &port->edma_cmd);
144*4882a593Smuzhiyun 	udelay(25); /* taken from original marvell port */
145*4882a593Smuzhiyun 	writel(0, &port->edma_cmd);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/* Set control IPM to 3 (no low power) and DET to 1 (initialize) */
148*4882a593Smuzhiyun 	control = readl(&port->scontrol);
149*4882a593Smuzhiyun 	control = (control & ~MVSATA_SCONTROL_MASK) | MVSATA_PORT_INIT;
150*4882a593Smuzhiyun 	writel(control, &port->scontrol);
151*4882a593Smuzhiyun 	/* Toggle control DET back to 0 (normal operation) */
152*4882a593Smuzhiyun 	control = (control & ~MVSATA_SCONTROL_MASK) | MVSATA_PORT_USE;
153*4882a593Smuzhiyun 	writel(control, &port->scontrol);
154*4882a593Smuzhiyun 	/* wait for status DET to become 3 (device and communication OK) */
155*4882a593Smuzhiyun 	while (--timeleft) {
156*4882a593Smuzhiyun 		status = readl(&port->sstatus) & MVSATA_SSTATUS_DET_MASK;
157*4882a593Smuzhiyun 		if (status == MVSATA_SSTATUS_DET_DEVCOMM)
158*4882a593Smuzhiyun 			break;
159*4882a593Smuzhiyun 		udelay(1);
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun 	/* return success or time-out error depending on time left */
162*4882a593Smuzhiyun 	if (!timeleft)
163*4882a593Smuzhiyun 		return MVSATA_STATUS_TIMEOUT;
164*4882a593Smuzhiyun 	return MVSATA_STATUS_OK;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /*
168*4882a593Smuzhiyun  * ide_preinit() will be called by ide_init in cmd_ide.c and will
169*4882a593Smuzhiyun  * reset the MVSTATHC ports needed by the board.
170*4882a593Smuzhiyun  */
171*4882a593Smuzhiyun 
ide_preinit(void)172*4882a593Smuzhiyun int ide_preinit(void)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	int ret = MVSATA_STATUS_TIMEOUT;
175*4882a593Smuzhiyun 	int status;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #ifdef CONFIG_ARCH_MVEBU
178*4882a593Smuzhiyun 	mvsata_ide_conf_mbus_windows();
179*4882a593Smuzhiyun #endif
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/* Enable ATA port 0 (could be SATA port 0 or 1) if declared */
182*4882a593Smuzhiyun #if defined(CONFIG_SYS_ATA_IDE0_OFFSET)
183*4882a593Smuzhiyun 	status = mvsata_ide_initialize_port(
184*4882a593Smuzhiyun 		(struct mvsata_port_registers *)
185*4882a593Smuzhiyun 		(CONFIG_SYS_ATA_BASE_ADDR + CONFIG_SYS_ATA_IDE0_OFFSET));
186*4882a593Smuzhiyun 	if (status == MVSATA_STATUS_OK)
187*4882a593Smuzhiyun 		ret = MVSATA_STATUS_OK;
188*4882a593Smuzhiyun #endif
189*4882a593Smuzhiyun 	/* Enable ATA port 1 (could be SATA port 0 or 1) if declared */
190*4882a593Smuzhiyun #if defined(CONFIG_SYS_ATA_IDE1_OFFSET)
191*4882a593Smuzhiyun 	status = mvsata_ide_initialize_port(
192*4882a593Smuzhiyun 		(struct mvsata_port_registers *)
193*4882a593Smuzhiyun 		(CONFIG_SYS_ATA_BASE_ADDR + CONFIG_SYS_ATA_IDE1_OFFSET));
194*4882a593Smuzhiyun 	if (status == MVSATA_STATUS_OK)
195*4882a593Smuzhiyun 		ret = MVSATA_STATUS_OK;
196*4882a593Smuzhiyun #endif
197*4882a593Smuzhiyun 	/* Return success if at least one port initialization succeeded */
198*4882a593Smuzhiyun 	return ret;
199*4882a593Smuzhiyun }
200