1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2007-2008 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * Dave Liu <daveliu@freescale.com> 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef __FSL_SATA_H__ 9*4882a593Smuzhiyun #define __FSL_SATA_H__ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #define SATA_HC_MAX_NUM 4 /* Max host controller numbers */ 12*4882a593Smuzhiyun #define SATA_HC_MAX_CMD 16 /* Max command queue depth per host controller */ 13*4882a593Smuzhiyun #define SATA_HC_MAX_PORT 16 /* Max port number per host controller */ 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /* 16*4882a593Smuzhiyun * SATA Host Controller Registers 17*4882a593Smuzhiyun */ 18*4882a593Smuzhiyun typedef struct fsl_sata_reg { 19*4882a593Smuzhiyun /* SATA command registers */ 20*4882a593Smuzhiyun u32 cqr; /* Command queue register */ 21*4882a593Smuzhiyun u8 res1[0x4]; 22*4882a593Smuzhiyun u32 car; /* Command active register */ 23*4882a593Smuzhiyun u8 res2[0x4]; 24*4882a593Smuzhiyun u32 ccr; /* Command completed register */ 25*4882a593Smuzhiyun u8 res3[0x4]; 26*4882a593Smuzhiyun u32 cer; /* Command error register */ 27*4882a593Smuzhiyun u8 res4[0x4]; 28*4882a593Smuzhiyun u32 der; /* Device error register */ 29*4882a593Smuzhiyun u32 chba; /* Command header base address */ 30*4882a593Smuzhiyun u32 hstatus; /* Host status register */ 31*4882a593Smuzhiyun u32 hcontrol; /* Host control register */ 32*4882a593Smuzhiyun u32 cqpmp; /* Port number queue register */ 33*4882a593Smuzhiyun u32 sig; /* Signature register */ 34*4882a593Smuzhiyun u32 icc; /* Interrupt coalescing control register */ 35*4882a593Smuzhiyun u8 res5[0xc4]; 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun /* SATA supperset registers */ 38*4882a593Smuzhiyun u32 sstatus; /* SATA interface status register */ 39*4882a593Smuzhiyun u32 serror; /* SATA interface error register */ 40*4882a593Smuzhiyun u32 scontrol; /* SATA interface control register */ 41*4882a593Smuzhiyun u32 snotification; /* SATA interface notification register */ 42*4882a593Smuzhiyun u8 res6[0x30]; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /* SATA control status registers */ 45*4882a593Smuzhiyun u32 transcfg; /* Transport layer configuration */ 46*4882a593Smuzhiyun u32 transstatus; /* Transport layer status */ 47*4882a593Smuzhiyun u32 linkcfg; /* Link layer configuration */ 48*4882a593Smuzhiyun u32 linkcfg1; /* Link layer configuration1 */ 49*4882a593Smuzhiyun u32 linkcfg2; /* Link layer configuration2 */ 50*4882a593Smuzhiyun u32 linkstatus; /* Link layer status */ 51*4882a593Smuzhiyun u32 linkstatus1; /* Link layer status1 */ 52*4882a593Smuzhiyun u32 phyctrlcfg; /* PHY control configuration */ 53*4882a593Smuzhiyun u8 res7[0x2b0]; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun /* SATA system control registers */ 56*4882a593Smuzhiyun u32 syspr; /* System priority register - big endian */ 57*4882a593Smuzhiyun u8 res8[0xbec]; 58*4882a593Smuzhiyun } __attribute__ ((packed)) fsl_sata_reg_t; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun /* HStatus register 61*4882a593Smuzhiyun */ 62*4882a593Smuzhiyun #define HSTATUS_ONOFF 0x80000000 /* Online/offline status */ 63*4882a593Smuzhiyun #define HSTATUS_FORCE_OFFLINE 0x40000000 /* In process going offline */ 64*4882a593Smuzhiyun #define HSTATUS_BIST_ERR 0x20000000 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun /* Fatal error */ 67*4882a593Smuzhiyun #define HSTATUS_MASTER_ERR 0x00004000 68*4882a593Smuzhiyun #define HSTATUS_DATA_UNDERRUN 0x00002000 69*4882a593Smuzhiyun #define HSTATUS_DATA_OVERRUN 0x00001000 70*4882a593Smuzhiyun #define HSTATUS_CRC_ERR_TX 0x00000800 71*4882a593Smuzhiyun #define HSTATUS_CRC_ERR_RX 0x00000400 72*4882a593Smuzhiyun #define HSTATUS_FIFO_OVERFLOW_TX 0x00000200 73*4882a593Smuzhiyun #define HSTATUS_FIFO_OVERFLOW_RX 0x00000100 74*4882a593Smuzhiyun #define HSTATUS_FATAL_ERR_ALL (HSTATUS_MASTER_ERR | \ 75*4882a593Smuzhiyun HSTATUS_DATA_UNDERRUN | \ 76*4882a593Smuzhiyun HSTATUS_DATA_OVERRUN | \ 77*4882a593Smuzhiyun HSTATUS_CRC_ERR_TX | \ 78*4882a593Smuzhiyun HSTATUS_CRC_ERR_RX | \ 79*4882a593Smuzhiyun HSTATUS_FIFO_OVERFLOW_TX | \ 80*4882a593Smuzhiyun HSTATUS_FIFO_OVERFLOW_RX) 81*4882a593Smuzhiyun /* Interrupt status */ 82*4882a593Smuzhiyun #define HSTATUS_FATAL_ERR 0x00000020 83*4882a593Smuzhiyun #define HSTATUS_PHY_RDY 0x00000010 84*4882a593Smuzhiyun #define HSTATUS_SIGNATURE 0x00000008 85*4882a593Smuzhiyun #define HSTATUS_SNOTIFY 0x00000004 86*4882a593Smuzhiyun #define HSTATUS_DEVICE_ERR 0x00000002 87*4882a593Smuzhiyun #define HSTATUS_CMD_COMPLETE 0x00000001 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun /* HControl register 90*4882a593Smuzhiyun */ 91*4882a593Smuzhiyun #define HCONTROL_ONOFF 0x80000000 /* Online or offline request */ 92*4882a593Smuzhiyun #define HCONTROL_FORCE_OFFLINE 0x40000000 /* Force offline request */ 93*4882a593Smuzhiyun #define HCONTROL_ENTERPRISE_EN 0x10000000 /* Enterprise mode enabled */ 94*4882a593Smuzhiyun #define HCONTROL_HDR_SNOOP 0x00000400 /* Command header snoop */ 95*4882a593Smuzhiyun #define HCONTROL_PMP_ATTACHED 0x00000200 /* Port multiplier attached */ 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun /* Interrupt enable */ 98*4882a593Smuzhiyun #define HCONTROL_FATAL_ERR 0x00000020 99*4882a593Smuzhiyun #define HCONTROL_PHY_RDY 0x00000010 100*4882a593Smuzhiyun #define HCONTROL_SIGNATURE 0x00000008 101*4882a593Smuzhiyun #define HCONTROL_SNOTIFY 0x00000004 102*4882a593Smuzhiyun #define HCONTROL_DEVICE_ERR 0x00000002 103*4882a593Smuzhiyun #define HCONTROL_CMD_COMPLETE 0x00000001 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun #define HCONTROL_INT_EN_ALL (HCONTROL_FATAL_ERR | \ 106*4882a593Smuzhiyun HCONTROL_PHY_RDY | \ 107*4882a593Smuzhiyun HCONTROL_SIGNATURE | \ 108*4882a593Smuzhiyun HCONTROL_SNOTIFY | \ 109*4882a593Smuzhiyun HCONTROL_DEVICE_ERR | \ 110*4882a593Smuzhiyun HCONTROL_CMD_COMPLETE) 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun /* SStatus register 113*4882a593Smuzhiyun */ 114*4882a593Smuzhiyun #define SSTATUS_IPM_MASK 0x00000780 115*4882a593Smuzhiyun #define SSTATUS_IPM_NOPRESENT 0x00000000 116*4882a593Smuzhiyun #define SSTATUS_IPM_ACTIVE 0x00000080 117*4882a593Smuzhiyun #define SSTATUS_IPM_PATIAL 0x00000100 118*4882a593Smuzhiyun #define SSTATUS_IPM_SLUMBER 0x00000300 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun #define SSTATUS_SPD_MASK 0x000000f0 121*4882a593Smuzhiyun #define SSTATUS_SPD_GEN1 0x00000010 122*4882a593Smuzhiyun #define SSTATUS_SPD_GEN2 0x00000020 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #define SSTATUS_DET_MASK 0x0000000f 125*4882a593Smuzhiyun #define SSTATUS_DET_NODEVICE 0x00000000 126*4882a593Smuzhiyun #define SSTATUS_DET_DISCONNECT 0x00000001 127*4882a593Smuzhiyun #define SSTATUS_DET_CONNECT 0x00000003 128*4882a593Smuzhiyun #define SSTATUS_DET_PHY_OFFLINE 0x00000004 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun /* SControl register 131*4882a593Smuzhiyun */ 132*4882a593Smuzhiyun #define SCONTROL_SPM_MASK 0x0000f000 133*4882a593Smuzhiyun #define SCONTROL_SPM_GO_PARTIAL 0x00001000 134*4882a593Smuzhiyun #define SCONTROL_SPM_GO_SLUMBER 0x00002000 135*4882a593Smuzhiyun #define SCONTROL_SPM_GO_ACTIVE 0x00004000 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #define SCONTROL_IPM_MASK 0x00000f00 138*4882a593Smuzhiyun #define SCONTROL_IPM_NO_RESTRICT 0x00000000 139*4882a593Smuzhiyun #define SCONTROL_IPM_PARTIAL 0x00000100 140*4882a593Smuzhiyun #define SCONTROL_IPM_SLUMBER 0x00000200 141*4882a593Smuzhiyun #define SCONTROL_IPM_PART_SLUM 0x00000300 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun #define SCONTROL_SPD_MASK 0x000000f0 144*4882a593Smuzhiyun #define SCONTROL_SPD_NO_RESTRICT 0x00000000 145*4882a593Smuzhiyun #define SCONTROL_SPD_GEN1 0x00000010 146*4882a593Smuzhiyun #define SCONTROL_SPD_GEN2 0x00000020 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun #define SCONTROL_DET_MASK 0x0000000f 149*4882a593Smuzhiyun #define SCONTROL_DET_HRESET 0x00000001 150*4882a593Smuzhiyun #define SCONTROL_DET_DISABLE 0x00000004 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun /* TransCfg register 153*4882a593Smuzhiyun */ 154*4882a593Smuzhiyun #define TRANSCFG_DFIS_SIZE_SHIFT 16 155*4882a593Smuzhiyun #define TRANSCFG_RX_WATER_MARK_MASK 0x0000001f 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun /* PhyCtrlCfg register 158*4882a593Smuzhiyun */ 159*4882a593Smuzhiyun #define PHYCTRLCFG_FPRFTI_MASK 0x00000018 160*4882a593Smuzhiyun #define PHYCTRLCFG_LOOPBACK_MASK 0x0000000e 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun /* 163*4882a593Smuzhiyun * Command Header Entry 164*4882a593Smuzhiyun */ 165*4882a593Smuzhiyun typedef struct cmd_hdr_entry { 166*4882a593Smuzhiyun __le32 cda; /* Command Descriptor Address, 167*4882a593Smuzhiyun 4 bytes aligned */ 168*4882a593Smuzhiyun __le32 prde_fis_len; /* Number of PRD entries and FIS length */ 169*4882a593Smuzhiyun __le32 ttl; /* Total transfer length */ 170*4882a593Smuzhiyun __le32 attribute; /* the attribute of command */ 171*4882a593Smuzhiyun } __attribute__ ((packed)) cmd_hdr_entry_t; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun #define SATA_HC_CMD_HDR_ENTRY_SIZE sizeof(struct cmd_hdr_entry) 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun /* cda 176*4882a593Smuzhiyun */ 177*4882a593Smuzhiyun #define CMD_HDR_CDA_ALIGN 4 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun /* prde_fis_len 180*4882a593Smuzhiyun */ 181*4882a593Smuzhiyun #define CMD_HDR_PRD_ENTRY_SHIFT 16 182*4882a593Smuzhiyun #define CMD_HDR_PRD_ENTRY_MASK 0x003f0000 183*4882a593Smuzhiyun #define CMD_HDR_FIS_LEN_SHIFT 2 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun /* attribute 186*4882a593Smuzhiyun */ 187*4882a593Smuzhiyun #define CMD_HDR_ATTR_RES 0x00000800 /* Reserved bit, should be 1 */ 188*4882a593Smuzhiyun #define CMD_HDR_ATTR_VBIST 0x00000400 /* Vendor BIST */ 189*4882a593Smuzhiyun #define CMD_HDR_ATTR_SNOOP 0x00000200 /* Snoop enable for all descriptor */ 190*4882a593Smuzhiyun #define CMD_HDR_ATTR_FPDMA 0x00000100 /* FPDMA queued command */ 191*4882a593Smuzhiyun #define CMD_HDR_ATTR_RESET 0x00000080 /* Reset - a SRST or device reset */ 192*4882a593Smuzhiyun #define CMD_HDR_ATTR_BIST 0x00000040 /* BIST - require the host to enter BIST mode */ 193*4882a593Smuzhiyun #define CMD_HDR_ATTR_ATAPI 0x00000020 /* ATAPI command */ 194*4882a593Smuzhiyun #define CMD_HDR_ATTR_TAG 0x0000001f /* TAG mask */ 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun /* command type 197*4882a593Smuzhiyun */ 198*4882a593Smuzhiyun enum cmd_type { 199*4882a593Smuzhiyun CMD_VENDOR_BIST, 200*4882a593Smuzhiyun CMD_BIST, 201*4882a593Smuzhiyun CMD_RESET, /* SRST or device reset */ 202*4882a593Smuzhiyun CMD_ATAPI, 203*4882a593Smuzhiyun CMD_NCQ, 204*4882a593Smuzhiyun CMD_ATA, /* None of all above */ 205*4882a593Smuzhiyun }; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun /* 208*4882a593Smuzhiyun * Command Header Table 209*4882a593Smuzhiyun */ 210*4882a593Smuzhiyun typedef struct cmd_hdr_tbl { 211*4882a593Smuzhiyun cmd_hdr_entry_t cmd_slot[SATA_HC_MAX_CMD]; 212*4882a593Smuzhiyun } __attribute__ ((packed)) cmd_hdr_tbl_t; 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun #define SATA_HC_CMD_HDR_TBL_SIZE sizeof(struct cmd_hdr_tbl) 215*4882a593Smuzhiyun #define SATA_HC_CMD_HDR_TBL_ALIGN 4 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun /* 218*4882a593Smuzhiyun * PRD entry - Physical Region Descriptor entry 219*4882a593Smuzhiyun */ 220*4882a593Smuzhiyun typedef struct prd_entry { 221*4882a593Smuzhiyun __le32 dba; /* Data base address, 4 bytes aligned */ 222*4882a593Smuzhiyun u32 res1; 223*4882a593Smuzhiyun u32 res2; 224*4882a593Smuzhiyun __le32 ext_c_ddc; /* Indirect PRD flags, snoop and data word count */ 225*4882a593Smuzhiyun } __attribute__ ((packed)) prd_entry_t; 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun #define SATA_HC_CMD_DESC_PRD_SIZE sizeof(struct prd_entry) 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun /* dba 230*4882a593Smuzhiyun */ 231*4882a593Smuzhiyun #define PRD_ENTRY_DBA_ALIGN 4 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun /* ext_c_ddc 234*4882a593Smuzhiyun */ 235*4882a593Smuzhiyun #define PRD_ENTRY_EXT 0x80000000 /* extension flag */ 236*4882a593Smuzhiyun #ifdef CONFIG_FSL_SATA_V2 237*4882a593Smuzhiyun #define PRD_ENTRY_DATA_SNOOP 0x10000000 /* Data snoop enable */ 238*4882a593Smuzhiyun #else 239*4882a593Smuzhiyun #define PRD_ENTRY_DATA_SNOOP 0x00400000 /* Data snoop enable */ 240*4882a593Smuzhiyun #endif 241*4882a593Smuzhiyun #define PRD_ENTRY_LEN_MASK 0x003fffff /* Data word count */ 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun #define PRD_ENTRY_MAX_XFER_SZ (PRD_ENTRY_LEN_MASK + 1) 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun /* 246*4882a593Smuzhiyun * This SATA host controller supports a max of 16 direct PRD entries, but if use 247*4882a593Smuzhiyun * chained indirect PRD entries, then the contollers supports upto a max of 63 248*4882a593Smuzhiyun * entries including direct and indirect PRD entries. 249*4882a593Smuzhiyun * The PRDT is an array of 63 PRD entries contigiously, but the PRD entries#15 250*4882a593Smuzhiyun * will be setup as an indirect descriptor, pointing to it's next (contigious) 251*4882a593Smuzhiyun * PRD entries#16. 252*4882a593Smuzhiyun */ 253*4882a593Smuzhiyun #define SATA_HC_MAX_PRD 63 /* Max PRD entry numbers per command */ 254*4882a593Smuzhiyun #define SATA_HC_MAX_PRD_DIRECT 16 /* Direct PRDT entries */ 255*4882a593Smuzhiyun #define SATA_HC_MAX_PRD_USABLE (SATA_HC_MAX_PRD - 1) 256*4882a593Smuzhiyun #define SATA_HC_MAX_XFER_LEN 0x4000000 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun /* 259*4882a593Smuzhiyun * PRDT - Physical Region Descriptor Table 260*4882a593Smuzhiyun */ 261*4882a593Smuzhiyun typedef struct prdt { 262*4882a593Smuzhiyun prd_entry_t prdt[SATA_HC_MAX_PRD]; 263*4882a593Smuzhiyun } __attribute__ ((packed)) prdt_t; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun /* 266*4882a593Smuzhiyun * Command Descriptor 267*4882a593Smuzhiyun */ 268*4882a593Smuzhiyun #define SATA_HC_CMD_DESC_CFIS_SIZE 32 /* bytes */ 269*4882a593Smuzhiyun #define SATA_HC_CMD_DESC_SFIS_SIZE 32 /* bytes */ 270*4882a593Smuzhiyun #define SATA_HC_CMD_DESC_ACMD_SIZE 16 /* bytes */ 271*4882a593Smuzhiyun #define SATA_HC_CMD_DESC_RES 16 /* bytes */ 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun typedef struct cmd_desc { 274*4882a593Smuzhiyun u8 cfis[SATA_HC_CMD_DESC_CFIS_SIZE]; 275*4882a593Smuzhiyun u8 sfis[SATA_HC_CMD_DESC_SFIS_SIZE]; 276*4882a593Smuzhiyun u8 acmd[SATA_HC_CMD_DESC_ACMD_SIZE]; 277*4882a593Smuzhiyun u8 res[SATA_HC_CMD_DESC_RES]; 278*4882a593Smuzhiyun prd_entry_t prdt[SATA_HC_MAX_PRD]; 279*4882a593Smuzhiyun } __attribute__ ((packed)) cmd_desc_t; 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun #define SATA_HC_CMD_DESC_SIZE sizeof(struct cmd_desc) 282*4882a593Smuzhiyun #define SATA_HC_CMD_DESC_ALIGN 4 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun /* 285*4882a593Smuzhiyun * SATA device driver info 286*4882a593Smuzhiyun */ 287*4882a593Smuzhiyun typedef struct fsl_sata_info { 288*4882a593Smuzhiyun u32 sata_reg_base; 289*4882a593Smuzhiyun u32 flags; 290*4882a593Smuzhiyun } fsl_sata_info_t; 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun #define FLAGS_DMA 0x00000000 293*4882a593Smuzhiyun #define FLAGS_FPDMA 0x00000001 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun /* 296*4882a593Smuzhiyun * SATA device driver struct 297*4882a593Smuzhiyun */ 298*4882a593Smuzhiyun typedef struct fsl_sata { 299*4882a593Smuzhiyun char name[12]; 300*4882a593Smuzhiyun fsl_sata_reg_t *reg_base; /* the base address of controller register */ 301*4882a593Smuzhiyun void *cmd_hdr_tbl_offset; /* alloc address of command header table */ 302*4882a593Smuzhiyun cmd_hdr_tbl_t *cmd_hdr; /* aligned address of command header table */ 303*4882a593Smuzhiyun void *cmd_desc_offset; /* alloc address of command descriptor */ 304*4882a593Smuzhiyun cmd_desc_t *cmd_desc; /* aligned address of command descriptor */ 305*4882a593Smuzhiyun int link; /* PHY link status */ 306*4882a593Smuzhiyun /* device attribute */ 307*4882a593Smuzhiyun int ata_device_type; /* device type */ 308*4882a593Smuzhiyun int lba48; 309*4882a593Smuzhiyun int queue_depth; /* Max NCQ queue depth */ 310*4882a593Smuzhiyun u16 pio; 311*4882a593Smuzhiyun u16 mwdma; 312*4882a593Smuzhiyun u16 udma; 313*4882a593Smuzhiyun int wcache; 314*4882a593Smuzhiyun int flush; 315*4882a593Smuzhiyun int flush_ext; 316*4882a593Smuzhiyun } fsl_sata_t; 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun #define READ_CMD 0 319*4882a593Smuzhiyun #define WRITE_CMD 1 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun #endif /* __FSL_SATA_H__ */ 322