xref: /OK3568_Linux_fs/u-boot/drivers/ata/fsl_sata.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2008,2010 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *		Dave Liu <daveliu@freescale.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <command.h>
10*4882a593Smuzhiyun #include <console.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun #include <asm/processor.h>
13*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
14*4882a593Smuzhiyun #include <malloc.h>
15*4882a593Smuzhiyun #include <libata.h>
16*4882a593Smuzhiyun #include <fis.h>
17*4882a593Smuzhiyun #include <sata.h>
18*4882a593Smuzhiyun #include "fsl_sata.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #ifndef CONFIG_SYS_SATA1_FLAGS
21*4882a593Smuzhiyun 	#define CONFIG_SYS_SATA1_FLAGS	FLAGS_DMA
22*4882a593Smuzhiyun #endif
23*4882a593Smuzhiyun #ifndef CONFIG_SYS_SATA2_FLAGS
24*4882a593Smuzhiyun 	#define CONFIG_SYS_SATA2_FLAGS	FLAGS_DMA
25*4882a593Smuzhiyun #endif
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun static struct fsl_sata_info fsl_sata_info[] = {
28*4882a593Smuzhiyun #ifdef CONFIG_SATA1
29*4882a593Smuzhiyun 	{CONFIG_SYS_SATA1, CONFIG_SYS_SATA1_FLAGS},
30*4882a593Smuzhiyun #else
31*4882a593Smuzhiyun 	{0, 0},
32*4882a593Smuzhiyun #endif
33*4882a593Smuzhiyun #ifdef CONFIG_SATA2
34*4882a593Smuzhiyun 	{CONFIG_SYS_SATA2, CONFIG_SYS_SATA2_FLAGS},
35*4882a593Smuzhiyun #else
36*4882a593Smuzhiyun 	{0, 0},
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
sdelay(unsigned long sec)40*4882a593Smuzhiyun static inline void sdelay(unsigned long sec)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun 	unsigned long i;
43*4882a593Smuzhiyun 	for (i = 0; i < sec; i++)
44*4882a593Smuzhiyun 		mdelay(1000);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun 
fsl_sata_dump_sfis(struct sata_fis_d2h * s)47*4882a593Smuzhiyun static void fsl_sata_dump_sfis(struct sata_fis_d2h *s)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	printf("Status FIS dump:\n\r");
50*4882a593Smuzhiyun 	printf("fis_type:		%02x\n\r", s->fis_type);
51*4882a593Smuzhiyun 	printf("pm_port_i:		%02x\n\r", s->pm_port_i);
52*4882a593Smuzhiyun 	printf("status:			%02x\n\r", s->status);
53*4882a593Smuzhiyun 	printf("error:			%02x\n\r", s->error);
54*4882a593Smuzhiyun 	printf("lba_low:		%02x\n\r", s->lba_low);
55*4882a593Smuzhiyun 	printf("lba_mid:		%02x\n\r", s->lba_mid);
56*4882a593Smuzhiyun 	printf("lba_high:		%02x\n\r", s->lba_high);
57*4882a593Smuzhiyun 	printf("device:			%02x\n\r", s->device);
58*4882a593Smuzhiyun 	printf("lba_low_exp:		%02x\n\r", s->lba_low_exp);
59*4882a593Smuzhiyun 	printf("lba_mid_exp:		%02x\n\r", s->lba_mid_exp);
60*4882a593Smuzhiyun 	printf("lba_high_exp:		%02x\n\r", s->lba_high_exp);
61*4882a593Smuzhiyun 	printf("res1:			%02x\n\r", s->res1);
62*4882a593Smuzhiyun 	printf("sector_count:		%02x\n\r", s->sector_count);
63*4882a593Smuzhiyun 	printf("sector_count_exp:	%02x\n\r", s->sector_count_exp);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
ata_wait_register(unsigned __iomem * addr,u32 mask,u32 val,u32 timeout_msec)66*4882a593Smuzhiyun static int ata_wait_register(unsigned __iomem *addr, u32 mask,
67*4882a593Smuzhiyun 			 u32 val, u32 timeout_msec)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	int i;
70*4882a593Smuzhiyun 	u32 temp;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	for (i = 0; (((temp = in_le32(addr)) & mask) != val)
73*4882a593Smuzhiyun 			 && i < timeout_msec; i++)
74*4882a593Smuzhiyun 		mdelay(1);
75*4882a593Smuzhiyun 	return (i < timeout_msec) ? 0 : -1;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
init_sata(int dev)78*4882a593Smuzhiyun int init_sata(int dev)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	u32 length, align;
81*4882a593Smuzhiyun 	cmd_hdr_tbl_t *cmd_hdr;
82*4882a593Smuzhiyun 	u32 cda;
83*4882a593Smuzhiyun 	u32 val32;
84*4882a593Smuzhiyun 	fsl_sata_reg_t __iomem *reg;
85*4882a593Smuzhiyun 	u32 sig;
86*4882a593Smuzhiyun 	int i;
87*4882a593Smuzhiyun 	fsl_sata_t *sata;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	if (dev < 0 || dev > (CONFIG_SYS_SATA_MAX_DEVICE - 1)) {
90*4882a593Smuzhiyun 		printf("the sata index %d is out of ranges\n\r", dev);
91*4882a593Smuzhiyun 		return -1;
92*4882a593Smuzhiyun 	}
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #ifdef CONFIG_MPC85xx
95*4882a593Smuzhiyun 	if ((dev == 0) && (!is_serdes_configured(SATA1))) {
96*4882a593Smuzhiyun 		printf("SATA%d [dev = %d] is not enabled\n", dev+1, dev);
97*4882a593Smuzhiyun 		return -1;
98*4882a593Smuzhiyun 	}
99*4882a593Smuzhiyun 	if ((dev == 1) && (!is_serdes_configured(SATA2))) {
100*4882a593Smuzhiyun 		printf("SATA%d [dev = %d] is not enabled\n", dev+1, dev);
101*4882a593Smuzhiyun 		return -1;
102*4882a593Smuzhiyun 	}
103*4882a593Smuzhiyun #endif
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	/* Allocate SATA device driver struct */
106*4882a593Smuzhiyun 	sata = (fsl_sata_t *)malloc(sizeof(fsl_sata_t));
107*4882a593Smuzhiyun 	if (!sata) {
108*4882a593Smuzhiyun 		printf("alloc the sata device struct failed\n\r");
109*4882a593Smuzhiyun 		return -1;
110*4882a593Smuzhiyun 	}
111*4882a593Smuzhiyun 	/* Zero all of the device driver struct */
112*4882a593Smuzhiyun 	memset((void *)sata, 0, sizeof(fsl_sata_t));
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	/* Save the private struct to block device struct */
115*4882a593Smuzhiyun 	sata_dev_desc[dev].priv = (void *)sata;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	snprintf(sata->name, 12, "SATA%d", dev);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/* Set the controller register base address to device struct */
120*4882a593Smuzhiyun 	reg = (fsl_sata_reg_t *)(fsl_sata_info[dev].sata_reg_base);
121*4882a593Smuzhiyun 	sata->reg_base = reg;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	/* Allocate the command header table, 4 bytes aligned */
124*4882a593Smuzhiyun 	length = sizeof(struct cmd_hdr_tbl);
125*4882a593Smuzhiyun 	align = SATA_HC_CMD_HDR_TBL_ALIGN;
126*4882a593Smuzhiyun 	sata->cmd_hdr_tbl_offset = (void *)malloc(length + align);
127*4882a593Smuzhiyun 	if (!sata->cmd_hdr_tbl_offset) {
128*4882a593Smuzhiyun 		printf("alloc the command header failed\n\r");
129*4882a593Smuzhiyun 		return -1;
130*4882a593Smuzhiyun 	}
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	cmd_hdr = (cmd_hdr_tbl_t *)(((u32)sata->cmd_hdr_tbl_offset + align)
133*4882a593Smuzhiyun 						& ~(align - 1));
134*4882a593Smuzhiyun 	sata->cmd_hdr = cmd_hdr;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	/* Zero all of the command header table */
137*4882a593Smuzhiyun 	memset((void *)sata->cmd_hdr_tbl_offset, 0, length + align);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/* Allocate command descriptor for all command */
140*4882a593Smuzhiyun 	length = sizeof(struct cmd_desc) * SATA_HC_MAX_CMD;
141*4882a593Smuzhiyun 	align = SATA_HC_CMD_DESC_ALIGN;
142*4882a593Smuzhiyun 	sata->cmd_desc_offset = (void *)malloc(length + align);
143*4882a593Smuzhiyun 	if (!sata->cmd_desc_offset) {
144*4882a593Smuzhiyun 		printf("alloc the command descriptor failed\n\r");
145*4882a593Smuzhiyun 		return -1;
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 	sata->cmd_desc = (cmd_desc_t *)(((u32)sata->cmd_desc_offset + align)
148*4882a593Smuzhiyun 						& ~(align - 1));
149*4882a593Smuzhiyun 	/* Zero all of command descriptor */
150*4882a593Smuzhiyun 	memset((void *)sata->cmd_desc_offset, 0, length + align);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/* Link the command descriptor to command header */
153*4882a593Smuzhiyun 	for (i = 0; i < SATA_HC_MAX_CMD; i++) {
154*4882a593Smuzhiyun 		cda = ((u32)sata->cmd_desc + SATA_HC_CMD_DESC_SIZE * i)
155*4882a593Smuzhiyun 					 & ~(CMD_HDR_CDA_ALIGN - 1);
156*4882a593Smuzhiyun 		cmd_hdr->cmd_slot[i].cda = cpu_to_le32(cda);
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* To have safe state, force the controller offline */
160*4882a593Smuzhiyun 	val32 = in_le32(&reg->hcontrol);
161*4882a593Smuzhiyun 	val32 &= ~HCONTROL_ONOFF;
162*4882a593Smuzhiyun 	val32 |= HCONTROL_FORCE_OFFLINE;
163*4882a593Smuzhiyun 	out_le32(&reg->hcontrol, val32);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	/* Wait the controller offline */
166*4882a593Smuzhiyun 	ata_wait_register(&reg->hstatus, HSTATUS_ONOFF, 0, 1000);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	/* Set the command header base address to CHBA register to tell DMA */
169*4882a593Smuzhiyun 	out_le32(&reg->chba, (u32)cmd_hdr & ~0x3);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	/* Snoop for the command header */
172*4882a593Smuzhiyun 	val32 = in_le32(&reg->hcontrol);
173*4882a593Smuzhiyun 	val32 |= HCONTROL_HDR_SNOOP;
174*4882a593Smuzhiyun 	out_le32(&reg->hcontrol, val32);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/* Disable all of interrupts */
177*4882a593Smuzhiyun 	val32 = in_le32(&reg->hcontrol);
178*4882a593Smuzhiyun 	val32 &= ~HCONTROL_INT_EN_ALL;
179*4882a593Smuzhiyun 	out_le32(&reg->hcontrol, val32);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/* Clear all of interrupts */
182*4882a593Smuzhiyun 	val32 = in_le32(&reg->hstatus);
183*4882a593Smuzhiyun 	out_le32(&reg->hstatus, val32);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/* Set the ICC, no interrupt coalescing */
186*4882a593Smuzhiyun 	out_le32(&reg->icc, 0x01000000);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	/* No PM attatched, the SATA device direct connect */
189*4882a593Smuzhiyun 	out_le32(&reg->cqpmp, 0);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	/* Clear SError register */
192*4882a593Smuzhiyun 	val32 = in_le32(&reg->serror);
193*4882a593Smuzhiyun 	out_le32(&reg->serror, val32);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* Clear CER register */
196*4882a593Smuzhiyun 	val32 = in_le32(&reg->cer);
197*4882a593Smuzhiyun 	out_le32(&reg->cer, val32);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/* Clear DER register */
200*4882a593Smuzhiyun 	val32 = in_le32(&reg->der);
201*4882a593Smuzhiyun 	out_le32(&reg->der, val32);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	/* No device detection or initialization action requested */
204*4882a593Smuzhiyun 	out_le32(&reg->scontrol, 0x00000300);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	/* Configure the transport layer, default value */
207*4882a593Smuzhiyun 	out_le32(&reg->transcfg, 0x08000016);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	/* Configure the link layer, default value */
210*4882a593Smuzhiyun 	out_le32(&reg->linkcfg, 0x0000ff34);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	/* Bring the controller online */
213*4882a593Smuzhiyun 	val32 = in_le32(&reg->hcontrol);
214*4882a593Smuzhiyun 	val32 |= HCONTROL_ONOFF;
215*4882a593Smuzhiyun 	out_le32(&reg->hcontrol, val32);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	mdelay(100);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	/* print sata device name */
220*4882a593Smuzhiyun 	if (!dev)
221*4882a593Smuzhiyun 		printf("%s ", sata->name);
222*4882a593Smuzhiyun 	else
223*4882a593Smuzhiyun 		printf("       %s ", sata->name);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	/* Wait PHY RDY signal changed for 500ms */
226*4882a593Smuzhiyun 	ata_wait_register(&reg->hstatus, HSTATUS_PHY_RDY,
227*4882a593Smuzhiyun 			  HSTATUS_PHY_RDY, 500);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	/* Check PHYRDY */
230*4882a593Smuzhiyun 	val32 = in_le32(&reg->hstatus);
231*4882a593Smuzhiyun 	if (val32 & HSTATUS_PHY_RDY) {
232*4882a593Smuzhiyun 		sata->link = 1;
233*4882a593Smuzhiyun 	} else {
234*4882a593Smuzhiyun 		sata->link = 0;
235*4882a593Smuzhiyun 		printf("(No RDY)\n\r");
236*4882a593Smuzhiyun 		return -1;
237*4882a593Smuzhiyun 	}
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	/* Wait for signature updated, which is 1st D2H */
240*4882a593Smuzhiyun 	ata_wait_register(&reg->hstatus, HSTATUS_SIGNATURE,
241*4882a593Smuzhiyun 			  HSTATUS_SIGNATURE, 10000);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	if (val32 & HSTATUS_SIGNATURE) {
244*4882a593Smuzhiyun 		sig = in_le32(&reg->sig);
245*4882a593Smuzhiyun 		debug("Signature updated, the sig =%08x\n\r", sig);
246*4882a593Smuzhiyun 		sata->ata_device_type = ata_dev_classify(sig);
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/* Check the speed */
250*4882a593Smuzhiyun 	val32 = in_le32(&reg->sstatus);
251*4882a593Smuzhiyun 	if ((val32 & SSTATUS_SPD_MASK) == SSTATUS_SPD_GEN1)
252*4882a593Smuzhiyun 		printf("(1.5 Gbps)\n\r");
253*4882a593Smuzhiyun 	else if ((val32 & SSTATUS_SPD_MASK) == SSTATUS_SPD_GEN2)
254*4882a593Smuzhiyun 		printf("(3 Gbps)\n\r");
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	return 0;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
reset_sata(int dev)259*4882a593Smuzhiyun int reset_sata(int dev)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	return 0;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
fsl_sata_dump_regs(fsl_sata_reg_t __iomem * reg)264*4882a593Smuzhiyun static void fsl_sata_dump_regs(fsl_sata_reg_t __iomem *reg)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	printf("\n\rSATA:           %08x\n\r", (u32)reg);
267*4882a593Smuzhiyun 	printf("CQR:            %08x\n\r", in_le32(&reg->cqr));
268*4882a593Smuzhiyun 	printf("CAR:            %08x\n\r", in_le32(&reg->car));
269*4882a593Smuzhiyun 	printf("CCR:            %08x\n\r", in_le32(&reg->ccr));
270*4882a593Smuzhiyun 	printf("CER:            %08x\n\r", in_le32(&reg->cer));
271*4882a593Smuzhiyun 	printf("CQR:            %08x\n\r", in_le32(&reg->cqr));
272*4882a593Smuzhiyun 	printf("DER:            %08x\n\r", in_le32(&reg->der));
273*4882a593Smuzhiyun 	printf("CHBA:           %08x\n\r", in_le32(&reg->chba));
274*4882a593Smuzhiyun 	printf("HStatus:        %08x\n\r", in_le32(&reg->hstatus));
275*4882a593Smuzhiyun 	printf("HControl:       %08x\n\r", in_le32(&reg->hcontrol));
276*4882a593Smuzhiyun 	printf("CQPMP:          %08x\n\r", in_le32(&reg->cqpmp));
277*4882a593Smuzhiyun 	printf("SIG:            %08x\n\r", in_le32(&reg->sig));
278*4882a593Smuzhiyun 	printf("ICC:            %08x\n\r", in_le32(&reg->icc));
279*4882a593Smuzhiyun 	printf("SStatus:        %08x\n\r", in_le32(&reg->sstatus));
280*4882a593Smuzhiyun 	printf("SError:         %08x\n\r", in_le32(&reg->serror));
281*4882a593Smuzhiyun 	printf("SControl:       %08x\n\r", in_le32(&reg->scontrol));
282*4882a593Smuzhiyun 	printf("SNotification:  %08x\n\r", in_le32(&reg->snotification));
283*4882a593Smuzhiyun 	printf("TransCfg:       %08x\n\r", in_le32(&reg->transcfg));
284*4882a593Smuzhiyun 	printf("TransStatus:    %08x\n\r", in_le32(&reg->transstatus));
285*4882a593Smuzhiyun 	printf("LinkCfg:        %08x\n\r", in_le32(&reg->linkcfg));
286*4882a593Smuzhiyun 	printf("LinkCfg1:       %08x\n\r", in_le32(&reg->linkcfg1));
287*4882a593Smuzhiyun 	printf("LinkCfg2:       %08x\n\r", in_le32(&reg->linkcfg2));
288*4882a593Smuzhiyun 	printf("LinkStatus:     %08x\n\r", in_le32(&reg->linkstatus));
289*4882a593Smuzhiyun 	printf("LinkStatus1:    %08x\n\r", in_le32(&reg->linkstatus1));
290*4882a593Smuzhiyun 	printf("PhyCtrlCfg:     %08x\n\r", in_le32(&reg->phyctrlcfg));
291*4882a593Smuzhiyun 	printf("SYSPR:          %08x\n\r", in_be32(&reg->syspr));
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
fsl_ata_exec_ata_cmd(struct fsl_sata * sata,struct sata_fis_h2d * cfis,int is_ncq,int tag,u8 * buffer,u32 len)294*4882a593Smuzhiyun static int fsl_ata_exec_ata_cmd(struct fsl_sata *sata, struct sata_fis_h2d *cfis,
295*4882a593Smuzhiyun 				int is_ncq, int tag, u8 *buffer, u32 len)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	cmd_hdr_entry_t *cmd_hdr;
298*4882a593Smuzhiyun 	cmd_desc_t *cmd_desc;
299*4882a593Smuzhiyun 	sata_fis_h2d_t *h2d;
300*4882a593Smuzhiyun 	prd_entry_t *prde;
301*4882a593Smuzhiyun 	u32 ext_c_ddc;
302*4882a593Smuzhiyun 	u32 prde_count;
303*4882a593Smuzhiyun 	u32 val32;
304*4882a593Smuzhiyun 	u32 ttl;
305*4882a593Smuzhiyun 	fsl_sata_reg_t __iomem *reg = sata->reg_base;
306*4882a593Smuzhiyun 	int i;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	/* Check xfer length */
309*4882a593Smuzhiyun 	if (len > SATA_HC_MAX_XFER_LEN) {
310*4882a593Smuzhiyun 		printf("max transfer length is 64MB\n\r");
311*4882a593Smuzhiyun 		return 0;
312*4882a593Smuzhiyun 	}
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	/* Setup the command descriptor */
315*4882a593Smuzhiyun 	cmd_desc = sata->cmd_desc + tag;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	/* Get the pointer cfis of command descriptor */
318*4882a593Smuzhiyun 	h2d = (sata_fis_h2d_t *)cmd_desc->cfis;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	/* Zero the cfis of command descriptor */
321*4882a593Smuzhiyun 	memset((void *)h2d, 0, SATA_HC_CMD_DESC_CFIS_SIZE);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	/* Copy the cfis from user to command descriptor */
324*4882a593Smuzhiyun 	h2d->fis_type = cfis->fis_type;
325*4882a593Smuzhiyun 	h2d->pm_port_c = cfis->pm_port_c;
326*4882a593Smuzhiyun 	h2d->command = cfis->command;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	h2d->features = cfis->features;
329*4882a593Smuzhiyun 	h2d->features_exp = cfis->features_exp;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	h2d->lba_low = cfis->lba_low;
332*4882a593Smuzhiyun 	h2d->lba_mid = cfis->lba_mid;
333*4882a593Smuzhiyun 	h2d->lba_high = cfis->lba_high;
334*4882a593Smuzhiyun 	h2d->lba_low_exp = cfis->lba_low_exp;
335*4882a593Smuzhiyun 	h2d->lba_mid_exp = cfis->lba_mid_exp;
336*4882a593Smuzhiyun 	h2d->lba_high_exp = cfis->lba_high_exp;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	if (!is_ncq) {
339*4882a593Smuzhiyun 		h2d->sector_count = cfis->sector_count;
340*4882a593Smuzhiyun 		h2d->sector_count_exp = cfis->sector_count_exp;
341*4882a593Smuzhiyun 	} else { /* NCQ */
342*4882a593Smuzhiyun 		h2d->sector_count = (u8)(tag << 3);
343*4882a593Smuzhiyun 	}
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	h2d->device = cfis->device;
346*4882a593Smuzhiyun 	h2d->control = cfis->control;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	/* Setup the PRD table */
349*4882a593Smuzhiyun 	prde = (prd_entry_t *)cmd_desc->prdt;
350*4882a593Smuzhiyun 	memset((void *)prde, 0, sizeof(struct prdt));
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	prde_count = 0;
353*4882a593Smuzhiyun 	ttl = len;
354*4882a593Smuzhiyun 	for (i = 0; i < SATA_HC_MAX_PRD_DIRECT; i++) {
355*4882a593Smuzhiyun 		if (!len)
356*4882a593Smuzhiyun 			break;
357*4882a593Smuzhiyun 		prde->dba = cpu_to_le32((u32)buffer & ~0x3);
358*4882a593Smuzhiyun 		debug("dba = %08x\n\r", (u32)buffer);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 		if (len < PRD_ENTRY_MAX_XFER_SZ) {
361*4882a593Smuzhiyun 			ext_c_ddc = PRD_ENTRY_DATA_SNOOP | len;
362*4882a593Smuzhiyun 			debug("ext_c_ddc1 = %08x, len = %08x\n\r", ext_c_ddc, len);
363*4882a593Smuzhiyun 			prde->ext_c_ddc = cpu_to_le32(ext_c_ddc);
364*4882a593Smuzhiyun 			prde_count++;
365*4882a593Smuzhiyun 			prde++;
366*4882a593Smuzhiyun 			break;
367*4882a593Smuzhiyun 		} else {
368*4882a593Smuzhiyun 			ext_c_ddc = PRD_ENTRY_DATA_SNOOP; /* 4M bytes */
369*4882a593Smuzhiyun 			debug("ext_c_ddc2 = %08x, len = %08x\n\r", ext_c_ddc, len);
370*4882a593Smuzhiyun 			prde->ext_c_ddc = cpu_to_le32(ext_c_ddc);
371*4882a593Smuzhiyun 			buffer += PRD_ENTRY_MAX_XFER_SZ;
372*4882a593Smuzhiyun 			len -= PRD_ENTRY_MAX_XFER_SZ;
373*4882a593Smuzhiyun 			prde_count++;
374*4882a593Smuzhiyun 			prde++;
375*4882a593Smuzhiyun 		}
376*4882a593Smuzhiyun 	}
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	/* Setup the command slot of cmd hdr */
379*4882a593Smuzhiyun 	cmd_hdr = (cmd_hdr_entry_t *)&sata->cmd_hdr->cmd_slot[tag];
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	cmd_hdr->cda = cpu_to_le32((u32)cmd_desc & ~0x3);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	val32 = prde_count << CMD_HDR_PRD_ENTRY_SHIFT;
384*4882a593Smuzhiyun 	val32 |= sizeof(sata_fis_h2d_t);
385*4882a593Smuzhiyun 	cmd_hdr->prde_fis_len = cpu_to_le32(val32);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	cmd_hdr->ttl = cpu_to_le32(ttl);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	if (!is_ncq) {
390*4882a593Smuzhiyun 		val32 = CMD_HDR_ATTR_RES | CMD_HDR_ATTR_SNOOP;
391*4882a593Smuzhiyun 	} else {
392*4882a593Smuzhiyun 		val32 = CMD_HDR_ATTR_RES | CMD_HDR_ATTR_SNOOP | CMD_HDR_ATTR_FPDMA;
393*4882a593Smuzhiyun 	}
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	tag &= CMD_HDR_ATTR_TAG;
396*4882a593Smuzhiyun 	val32 |= tag;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	debug("attribute = %08x\n\r", val32);
399*4882a593Smuzhiyun 	cmd_hdr->attribute = cpu_to_le32(val32);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	/* Make sure cmd desc and cmd slot valid before command issue */
402*4882a593Smuzhiyun 	sync();
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	/* PMP*/
405*4882a593Smuzhiyun 	val32 = (u32)(h2d->pm_port_c & 0x0f);
406*4882a593Smuzhiyun 	out_le32(&reg->cqpmp, val32);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	/* Wait no active */
409*4882a593Smuzhiyun 	if (ata_wait_register(&reg->car, (1 << tag), 0, 10000))
410*4882a593Smuzhiyun 		printf("Wait no active time out\n\r");
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	/* Issue command */
413*4882a593Smuzhiyun 	if (!(in_le32(&reg->cqr) & (1 << tag))) {
414*4882a593Smuzhiyun 		val32 = 1 << tag;
415*4882a593Smuzhiyun 		out_le32(&reg->cqr, val32);
416*4882a593Smuzhiyun 	}
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	/* Wait command completed for 10s */
419*4882a593Smuzhiyun 	if (ata_wait_register(&reg->ccr, (1 << tag), (1 << tag), 10000)) {
420*4882a593Smuzhiyun 		if (!is_ncq)
421*4882a593Smuzhiyun 			printf("Non-NCQ command time out\n\r");
422*4882a593Smuzhiyun 		else
423*4882a593Smuzhiyun 			printf("NCQ command time out\n\r");
424*4882a593Smuzhiyun 	}
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	val32 = in_le32(&reg->cer);
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	if (val32) {
429*4882a593Smuzhiyun 		u32 der;
430*4882a593Smuzhiyun 		fsl_sata_dump_sfis((struct sata_fis_d2h *)cmd_desc->sfis);
431*4882a593Smuzhiyun 		printf("CE at device\n\r");
432*4882a593Smuzhiyun 		fsl_sata_dump_regs(reg);
433*4882a593Smuzhiyun 		der = in_le32(&reg->der);
434*4882a593Smuzhiyun 		out_le32(&reg->cer, val32);
435*4882a593Smuzhiyun 		out_le32(&reg->der, der);
436*4882a593Smuzhiyun 	}
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	/* Clear complete flags */
439*4882a593Smuzhiyun 	val32 = in_le32(&reg->ccr);
440*4882a593Smuzhiyun 	out_le32(&reg->ccr, val32);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	return len;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
fsl_ata_exec_reset_cmd(struct fsl_sata * sata,struct sata_fis_h2d * cfis,int tag,u8 * buffer,u32 len)445*4882a593Smuzhiyun static int fsl_ata_exec_reset_cmd(struct fsl_sata *sata, struct sata_fis_h2d *cfis,
446*4882a593Smuzhiyun 				 int tag, u8 *buffer, u32 len)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	return 0;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun 
fsl_sata_exec_cmd(struct fsl_sata * sata,struct sata_fis_h2d * cfis,enum cmd_type command_type,int tag,u8 * buffer,u32 len)451*4882a593Smuzhiyun static int fsl_sata_exec_cmd(struct fsl_sata *sata, struct sata_fis_h2d *cfis,
452*4882a593Smuzhiyun 		 enum cmd_type command_type, int tag, u8 *buffer, u32 len)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	int rc;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	if (tag > SATA_HC_MAX_CMD || tag < 0) {
457*4882a593Smuzhiyun 		printf("tag is out of range, tag=%d\n\r", tag);
458*4882a593Smuzhiyun 		return -1;
459*4882a593Smuzhiyun 	}
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	switch (command_type) {
462*4882a593Smuzhiyun 	case CMD_ATA:
463*4882a593Smuzhiyun 		rc = fsl_ata_exec_ata_cmd(sata, cfis, 0, tag, buffer, len);
464*4882a593Smuzhiyun 		return rc;
465*4882a593Smuzhiyun 	case CMD_RESET:
466*4882a593Smuzhiyun 		rc = fsl_ata_exec_reset_cmd(sata, cfis, tag, buffer, len);
467*4882a593Smuzhiyun 		return rc;
468*4882a593Smuzhiyun 	case CMD_NCQ:
469*4882a593Smuzhiyun 		rc = fsl_ata_exec_ata_cmd(sata, cfis, 1, tag, buffer, len);
470*4882a593Smuzhiyun 		return rc;
471*4882a593Smuzhiyun 	case CMD_ATAPI:
472*4882a593Smuzhiyun 	case CMD_VENDOR_BIST:
473*4882a593Smuzhiyun 	case CMD_BIST:
474*4882a593Smuzhiyun 		printf("not support now\n\r");
475*4882a593Smuzhiyun 		return -1;
476*4882a593Smuzhiyun 	default:
477*4882a593Smuzhiyun 		break;
478*4882a593Smuzhiyun 	}
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	return -1;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun 
fsl_sata_identify(int dev,u16 * id)483*4882a593Smuzhiyun static void fsl_sata_identify(int dev, u16 *id)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	fsl_sata_t *sata = (fsl_sata_t *)sata_dev_desc[dev].priv;
486*4882a593Smuzhiyun 	struct sata_fis_h2d h2d, *cfis = &h2d;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	memset(cfis, 0, sizeof(struct sata_fis_h2d));
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	cfis->fis_type = SATA_FIS_TYPE_REGISTER_H2D;
491*4882a593Smuzhiyun 	cfis->pm_port_c = 0x80; /* is command */
492*4882a593Smuzhiyun 	cfis->command = ATA_CMD_ID_ATA;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	fsl_sata_exec_cmd(sata, cfis, CMD_ATA, 0, (u8 *)id, ATA_ID_WORDS * 2);
495*4882a593Smuzhiyun 	ata_swap_buf_le16(id, ATA_ID_WORDS);
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun 
fsl_sata_xfer_mode(int dev,u16 * id)498*4882a593Smuzhiyun static void fsl_sata_xfer_mode(int dev, u16 *id)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun 	fsl_sata_t *sata = (fsl_sata_t *)sata_dev_desc[dev].priv;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	sata->pio = id[ATA_ID_PIO_MODES];
503*4882a593Smuzhiyun 	sata->mwdma = id[ATA_ID_MWDMA_MODES];
504*4882a593Smuzhiyun 	sata->udma = id[ATA_ID_UDMA_MODES];
505*4882a593Smuzhiyun 	debug("pio %04x, mwdma %04x, udma %04x\n\r", sata->pio, sata->mwdma, sata->udma);
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
fsl_sata_set_features(int dev)508*4882a593Smuzhiyun static void fsl_sata_set_features(int dev)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun 	fsl_sata_t *sata = (fsl_sata_t *)sata_dev_desc[dev].priv;
511*4882a593Smuzhiyun 	struct sata_fis_h2d h2d, *cfis = &h2d;
512*4882a593Smuzhiyun 	u8 udma_cap;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	memset(cfis, 0, sizeof(struct sata_fis_h2d));
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	cfis->fis_type = SATA_FIS_TYPE_REGISTER_H2D;
517*4882a593Smuzhiyun 	cfis->pm_port_c = 0x80; /* is command */
518*4882a593Smuzhiyun 	cfis->command = ATA_CMD_SET_FEATURES;
519*4882a593Smuzhiyun 	cfis->features = SETFEATURES_XFER;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	/* First check the device capablity */
522*4882a593Smuzhiyun 	udma_cap = (u8)(sata->udma & 0xff);
523*4882a593Smuzhiyun 	debug("udma_cap %02x\n\r", udma_cap);
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	if (udma_cap == ATA_UDMA6)
526*4882a593Smuzhiyun 		cfis->sector_count = XFER_UDMA_6;
527*4882a593Smuzhiyun 	if (udma_cap == ATA_UDMA5)
528*4882a593Smuzhiyun 		cfis->sector_count = XFER_UDMA_5;
529*4882a593Smuzhiyun 	if (udma_cap == ATA_UDMA4)
530*4882a593Smuzhiyun 		cfis->sector_count = XFER_UDMA_4;
531*4882a593Smuzhiyun 	if (udma_cap == ATA_UDMA3)
532*4882a593Smuzhiyun 		cfis->sector_count = XFER_UDMA_3;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	fsl_sata_exec_cmd(sata, cfis, CMD_ATA, 0, NULL, 0);
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun 
fsl_sata_rw_cmd(int dev,u32 start,u32 blkcnt,u8 * buffer,int is_write)537*4882a593Smuzhiyun static u32 fsl_sata_rw_cmd(int dev, u32 start, u32 blkcnt, u8 *buffer, int is_write)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun 	fsl_sata_t *sata = (fsl_sata_t *)sata_dev_desc[dev].priv;
540*4882a593Smuzhiyun 	struct sata_fis_h2d h2d, *cfis = &h2d;
541*4882a593Smuzhiyun 	u32 block;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	block = start;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	memset(cfis, 0, sizeof(struct sata_fis_h2d));
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	cfis->fis_type = SATA_FIS_TYPE_REGISTER_H2D;
548*4882a593Smuzhiyun 	cfis->pm_port_c = 0x80; /* is command */
549*4882a593Smuzhiyun 	cfis->command = (is_write) ? ATA_CMD_WRITE : ATA_CMD_READ;
550*4882a593Smuzhiyun 	cfis->device = ATA_LBA;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	cfis->device |= (block >> 24) & 0xf;
553*4882a593Smuzhiyun 	cfis->lba_high = (block >> 16) & 0xff;
554*4882a593Smuzhiyun 	cfis->lba_mid = (block >> 8) & 0xff;
555*4882a593Smuzhiyun 	cfis->lba_low = block & 0xff;
556*4882a593Smuzhiyun 	cfis->sector_count = (u8)(blkcnt & 0xff);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	fsl_sata_exec_cmd(sata, cfis, CMD_ATA, 0, buffer, ATA_SECT_SIZE * blkcnt);
559*4882a593Smuzhiyun 	return blkcnt;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun 
fsl_sata_flush_cache(int dev)562*4882a593Smuzhiyun static void fsl_sata_flush_cache(int dev)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 	fsl_sata_t *sata = (fsl_sata_t *)sata_dev_desc[dev].priv;
565*4882a593Smuzhiyun 	struct sata_fis_h2d h2d, *cfis = &h2d;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	memset(cfis, 0, sizeof(struct sata_fis_h2d));
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	cfis->fis_type = SATA_FIS_TYPE_REGISTER_H2D;
570*4882a593Smuzhiyun 	cfis->pm_port_c = 0x80; /* is command */
571*4882a593Smuzhiyun 	cfis->command = ATA_CMD_FLUSH;
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	fsl_sata_exec_cmd(sata, cfis, CMD_ATA, 0, NULL, 0);
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun 
fsl_sata_rw_cmd_ext(int dev,u32 start,u32 blkcnt,u8 * buffer,int is_write)576*4882a593Smuzhiyun static u32 fsl_sata_rw_cmd_ext(int dev, u32 start, u32 blkcnt, u8 *buffer, int is_write)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun 	fsl_sata_t *sata = (fsl_sata_t *)sata_dev_desc[dev].priv;
579*4882a593Smuzhiyun 	struct sata_fis_h2d h2d, *cfis = &h2d;
580*4882a593Smuzhiyun 	u64 block;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	block = (u64)start;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	memset(cfis, 0, sizeof(struct sata_fis_h2d));
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	cfis->fis_type = SATA_FIS_TYPE_REGISTER_H2D;
587*4882a593Smuzhiyun 	cfis->pm_port_c = 0x80; /* is command */
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	cfis->command = (is_write) ? ATA_CMD_WRITE_EXT
590*4882a593Smuzhiyun 				 : ATA_CMD_READ_EXT;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	cfis->lba_high_exp = (block >> 40) & 0xff;
593*4882a593Smuzhiyun 	cfis->lba_mid_exp = (block >> 32) & 0xff;
594*4882a593Smuzhiyun 	cfis->lba_low_exp = (block >> 24) & 0xff;
595*4882a593Smuzhiyun 	cfis->lba_high = (block >> 16) & 0xff;
596*4882a593Smuzhiyun 	cfis->lba_mid = (block >> 8) & 0xff;
597*4882a593Smuzhiyun 	cfis->lba_low = block & 0xff;
598*4882a593Smuzhiyun 	cfis->device = ATA_LBA;
599*4882a593Smuzhiyun 	cfis->sector_count_exp = (blkcnt >> 8) & 0xff;
600*4882a593Smuzhiyun 	cfis->sector_count = blkcnt & 0xff;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	fsl_sata_exec_cmd(sata, cfis, CMD_ATA, 0, buffer, ATA_SECT_SIZE * blkcnt);
603*4882a593Smuzhiyun 	return blkcnt;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun 
fsl_sata_rw_ncq_cmd(int dev,u32 start,u32 blkcnt,u8 * buffer,int is_write)606*4882a593Smuzhiyun static u32 fsl_sata_rw_ncq_cmd(int dev, u32 start, u32 blkcnt, u8 *buffer,
607*4882a593Smuzhiyun 			       int is_write)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun 	fsl_sata_t *sata = (fsl_sata_t *)sata_dev_desc[dev].priv;
610*4882a593Smuzhiyun 	struct sata_fis_h2d h2d, *cfis = &h2d;
611*4882a593Smuzhiyun 	int ncq_channel;
612*4882a593Smuzhiyun 	u64 block;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	if (sata->lba48 != 1) {
615*4882a593Smuzhiyun 		printf("execute FPDMA command on non-LBA48 hard disk\n\r");
616*4882a593Smuzhiyun 		return -1;
617*4882a593Smuzhiyun 	}
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	block = (u64)start;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	memset(cfis, 0, sizeof(struct sata_fis_h2d));
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	cfis->fis_type = SATA_FIS_TYPE_REGISTER_H2D;
624*4882a593Smuzhiyun 	cfis->pm_port_c = 0x80; /* is command */
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	cfis->command = (is_write) ? ATA_CMD_FPDMA_WRITE
627*4882a593Smuzhiyun 				 : ATA_CMD_FPDMA_READ;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	cfis->lba_high_exp = (block >> 40) & 0xff;
630*4882a593Smuzhiyun 	cfis->lba_mid_exp = (block >> 32) & 0xff;
631*4882a593Smuzhiyun 	cfis->lba_low_exp = (block >> 24) & 0xff;
632*4882a593Smuzhiyun 	cfis->lba_high = (block >> 16) & 0xff;
633*4882a593Smuzhiyun 	cfis->lba_mid = (block >> 8) & 0xff;
634*4882a593Smuzhiyun 	cfis->lba_low = block & 0xff;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	cfis->device = ATA_LBA;
637*4882a593Smuzhiyun 	cfis->features_exp = (blkcnt >> 8) & 0xff;
638*4882a593Smuzhiyun 	cfis->features = blkcnt & 0xff;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	if (sata->queue_depth >= SATA_HC_MAX_CMD)
641*4882a593Smuzhiyun 		ncq_channel = SATA_HC_MAX_CMD - 1;
642*4882a593Smuzhiyun 	else
643*4882a593Smuzhiyun 		ncq_channel = sata->queue_depth - 1;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	/* Use the latest queue */
646*4882a593Smuzhiyun 	fsl_sata_exec_cmd(sata, cfis, CMD_NCQ, ncq_channel, buffer, ATA_SECT_SIZE * blkcnt);
647*4882a593Smuzhiyun 	return blkcnt;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun 
fsl_sata_flush_cache_ext(int dev)650*4882a593Smuzhiyun static void fsl_sata_flush_cache_ext(int dev)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun 	fsl_sata_t *sata = (fsl_sata_t *)sata_dev_desc[dev].priv;
653*4882a593Smuzhiyun 	struct sata_fis_h2d h2d, *cfis = &h2d;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	memset(cfis, 0, sizeof(struct sata_fis_h2d));
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	cfis->fis_type = SATA_FIS_TYPE_REGISTER_H2D;
658*4882a593Smuzhiyun 	cfis->pm_port_c = 0x80; /* is command */
659*4882a593Smuzhiyun 	cfis->command = ATA_CMD_FLUSH_EXT;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	fsl_sata_exec_cmd(sata, cfis, CMD_ATA, 0, NULL, 0);
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun 
fsl_sata_init_wcache(int dev,u16 * id)664*4882a593Smuzhiyun static void fsl_sata_init_wcache(int dev, u16 *id)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun 	fsl_sata_t *sata = (fsl_sata_t *)sata_dev_desc[dev].priv;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	if (ata_id_has_wcache(id) && ata_id_wcache_enabled(id))
669*4882a593Smuzhiyun 		sata->wcache = 1;
670*4882a593Smuzhiyun 	if (ata_id_has_flush(id))
671*4882a593Smuzhiyun 		sata->flush = 1;
672*4882a593Smuzhiyun 	if (ata_id_has_flush_ext(id))
673*4882a593Smuzhiyun 		sata->flush_ext = 1;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun 
fsl_sata_get_wcache(int dev)676*4882a593Smuzhiyun static int fsl_sata_get_wcache(int dev)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun 	fsl_sata_t *sata = (fsl_sata_t *)sata_dev_desc[dev].priv;
679*4882a593Smuzhiyun 	return sata->wcache;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun 
fsl_sata_get_flush(int dev)682*4882a593Smuzhiyun static int fsl_sata_get_flush(int dev)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun 	fsl_sata_t *sata = (fsl_sata_t *)sata_dev_desc[dev].priv;
685*4882a593Smuzhiyun 	return sata->flush;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun 
fsl_sata_get_flush_ext(int dev)688*4882a593Smuzhiyun static int fsl_sata_get_flush_ext(int dev)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun 	fsl_sata_t *sata = (fsl_sata_t *)sata_dev_desc[dev].priv;
691*4882a593Smuzhiyun 	return sata->flush_ext;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun 
ata_low_level_rw_lba48(int dev,u32 blknr,lbaint_t blkcnt,const void * buffer,int is_write)694*4882a593Smuzhiyun static u32 ata_low_level_rw_lba48(int dev, u32 blknr, lbaint_t blkcnt,
695*4882a593Smuzhiyun 		const void *buffer, int is_write)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun 	u32 start, blks;
698*4882a593Smuzhiyun 	u8 *addr;
699*4882a593Smuzhiyun 	int max_blks;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	start = blknr;
702*4882a593Smuzhiyun 	blks = blkcnt;
703*4882a593Smuzhiyun 	addr = (u8 *)buffer;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	max_blks = ATA_MAX_SECTORS_LBA48;
706*4882a593Smuzhiyun 	do {
707*4882a593Smuzhiyun 		if (blks > max_blks) {
708*4882a593Smuzhiyun 			if (fsl_sata_info[dev].flags != FLAGS_FPDMA)
709*4882a593Smuzhiyun 				fsl_sata_rw_cmd_ext(dev, start, max_blks, addr, is_write);
710*4882a593Smuzhiyun 			else
711*4882a593Smuzhiyun 				fsl_sata_rw_ncq_cmd(dev, start, max_blks, addr, is_write);
712*4882a593Smuzhiyun 			start += max_blks;
713*4882a593Smuzhiyun 			blks -= max_blks;
714*4882a593Smuzhiyun 			addr += ATA_SECT_SIZE * max_blks;
715*4882a593Smuzhiyun 		} else {
716*4882a593Smuzhiyun 			if (fsl_sata_info[dev].flags != FLAGS_FPDMA)
717*4882a593Smuzhiyun 				fsl_sata_rw_cmd_ext(dev, start, blks, addr, is_write);
718*4882a593Smuzhiyun 			else
719*4882a593Smuzhiyun 				fsl_sata_rw_ncq_cmd(dev, start, blks, addr, is_write);
720*4882a593Smuzhiyun 			start += blks;
721*4882a593Smuzhiyun 			blks = 0;
722*4882a593Smuzhiyun 			addr += ATA_SECT_SIZE * blks;
723*4882a593Smuzhiyun 		}
724*4882a593Smuzhiyun 	} while (blks != 0);
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	return blkcnt;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun 
ata_low_level_rw_lba28(int dev,u32 blknr,u32 blkcnt,const void * buffer,int is_write)729*4882a593Smuzhiyun static u32 ata_low_level_rw_lba28(int dev, u32 blknr, u32 blkcnt,
730*4882a593Smuzhiyun 				  const void *buffer, int is_write)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun 	u32 start, blks;
733*4882a593Smuzhiyun 	u8 *addr;
734*4882a593Smuzhiyun 	int max_blks;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	start = blknr;
737*4882a593Smuzhiyun 	blks = blkcnt;
738*4882a593Smuzhiyun 	addr = (u8 *)buffer;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	max_blks = ATA_MAX_SECTORS;
741*4882a593Smuzhiyun 	do {
742*4882a593Smuzhiyun 		if (blks > max_blks) {
743*4882a593Smuzhiyun 			fsl_sata_rw_cmd(dev, start, max_blks, addr, is_write);
744*4882a593Smuzhiyun 			start += max_blks;
745*4882a593Smuzhiyun 			blks -= max_blks;
746*4882a593Smuzhiyun 			addr += ATA_SECT_SIZE * max_blks;
747*4882a593Smuzhiyun 		} else {
748*4882a593Smuzhiyun 			fsl_sata_rw_cmd(dev, start, blks, addr, is_write);
749*4882a593Smuzhiyun 			start += blks;
750*4882a593Smuzhiyun 			blks = 0;
751*4882a593Smuzhiyun 			addr += ATA_SECT_SIZE * blks;
752*4882a593Smuzhiyun 		}
753*4882a593Smuzhiyun 	} while (blks != 0);
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	return blkcnt;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun /*
759*4882a593Smuzhiyun  * SATA interface between low level driver and command layer
760*4882a593Smuzhiyun  */
sata_read(int dev,ulong blknr,lbaint_t blkcnt,void * buffer)761*4882a593Smuzhiyun ulong sata_read(int dev, ulong blknr, lbaint_t blkcnt, void *buffer)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun 	u32 rc;
764*4882a593Smuzhiyun 	fsl_sata_t *sata = (fsl_sata_t *)sata_dev_desc[dev].priv;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	if (sata->lba48)
767*4882a593Smuzhiyun 		rc = ata_low_level_rw_lba48(dev, blknr, blkcnt, buffer, READ_CMD);
768*4882a593Smuzhiyun 	else
769*4882a593Smuzhiyun 		rc = ata_low_level_rw_lba28(dev, blknr, blkcnt, buffer, READ_CMD);
770*4882a593Smuzhiyun 	return rc;
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun 
sata_write(int dev,ulong blknr,lbaint_t blkcnt,const void * buffer)773*4882a593Smuzhiyun ulong sata_write(int dev, ulong blknr, lbaint_t blkcnt, const void *buffer)
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun 	u32 rc;
776*4882a593Smuzhiyun 	fsl_sata_t *sata = (fsl_sata_t *)sata_dev_desc[dev].priv;
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	if (sata->lba48) {
779*4882a593Smuzhiyun 		rc = ata_low_level_rw_lba48(dev, blknr, blkcnt, buffer, WRITE_CMD);
780*4882a593Smuzhiyun 		if (fsl_sata_get_wcache(dev) && fsl_sata_get_flush_ext(dev))
781*4882a593Smuzhiyun 			fsl_sata_flush_cache_ext(dev);
782*4882a593Smuzhiyun 	} else {
783*4882a593Smuzhiyun 		rc = ata_low_level_rw_lba28(dev, blknr, blkcnt, buffer, WRITE_CMD);
784*4882a593Smuzhiyun 		if (fsl_sata_get_wcache(dev) && fsl_sata_get_flush(dev))
785*4882a593Smuzhiyun 			fsl_sata_flush_cache(dev);
786*4882a593Smuzhiyun 	}
787*4882a593Smuzhiyun 	return rc;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun 
scan_sata(int dev)790*4882a593Smuzhiyun int scan_sata(int dev)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	fsl_sata_t *sata = (fsl_sata_t *)sata_dev_desc[dev].priv;
793*4882a593Smuzhiyun 	unsigned char serial[ATA_ID_SERNO_LEN + 1];
794*4882a593Smuzhiyun 	unsigned char firmware[ATA_ID_FW_REV_LEN + 1];
795*4882a593Smuzhiyun 	unsigned char product[ATA_ID_PROD_LEN + 1];
796*4882a593Smuzhiyun 	u16 *id;
797*4882a593Smuzhiyun 	u64 n_sectors;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	/* if no detected link */
800*4882a593Smuzhiyun 	if (!sata->link)
801*4882a593Smuzhiyun 		return -1;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	id = (u16 *)malloc(ATA_ID_WORDS * 2);
804*4882a593Smuzhiyun 	if (!id) {
805*4882a593Smuzhiyun 		printf("id malloc failed\n\r");
806*4882a593Smuzhiyun 		return -1;
807*4882a593Smuzhiyun 	}
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	/* Identify device to get information */
810*4882a593Smuzhiyun 	fsl_sata_identify(dev, id);
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	/* Serial number */
813*4882a593Smuzhiyun 	ata_id_c_string(id, serial, ATA_ID_SERNO, sizeof(serial));
814*4882a593Smuzhiyun 	memcpy(sata_dev_desc[dev].product, serial, sizeof(serial));
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	/* Firmware version */
817*4882a593Smuzhiyun 	ata_id_c_string(id, firmware, ATA_ID_FW_REV, sizeof(firmware));
818*4882a593Smuzhiyun 	memcpy(sata_dev_desc[dev].revision, firmware, sizeof(firmware));
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	/* Product model */
821*4882a593Smuzhiyun 	ata_id_c_string(id, product, ATA_ID_PROD, sizeof(product));
822*4882a593Smuzhiyun 	memcpy(sata_dev_desc[dev].vendor, product, sizeof(product));
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	/* Totoal sectors */
825*4882a593Smuzhiyun 	n_sectors = ata_id_n_sectors(id);
826*4882a593Smuzhiyun 	sata_dev_desc[dev].lba = (u32)n_sectors;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun #ifdef CONFIG_LBA48
829*4882a593Smuzhiyun 	/* Check if support LBA48 */
830*4882a593Smuzhiyun 	if (ata_id_has_lba48(id)) {
831*4882a593Smuzhiyun 		sata->lba48 = 1;
832*4882a593Smuzhiyun 		debug("Device support LBA48\n\r");
833*4882a593Smuzhiyun 	} else
834*4882a593Smuzhiyun 		debug("Device supports LBA28\n\r");
835*4882a593Smuzhiyun #endif
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	/* Get the NCQ queue depth from device */
838*4882a593Smuzhiyun 	sata->queue_depth = ata_id_queue_depth(id);
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	/* Get the xfer mode from device */
841*4882a593Smuzhiyun 	fsl_sata_xfer_mode(dev, id);
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	/* Get the write cache status from device */
844*4882a593Smuzhiyun 	fsl_sata_init_wcache(dev, id);
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	/* Set the xfer mode to highest speed */
847*4882a593Smuzhiyun 	fsl_sata_set_features(dev);
848*4882a593Smuzhiyun #ifdef DEBUG
849*4882a593Smuzhiyun 	fsl_sata_identify(dev, id);
850*4882a593Smuzhiyun 	ata_dump_id(id);
851*4882a593Smuzhiyun #endif
852*4882a593Smuzhiyun 	free((void *)id);
853*4882a593Smuzhiyun 	return 0;
854*4882a593Smuzhiyun }
855