1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun * Terry Lv <r65388@freescale.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <ahci.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <dwc_ahsata.h>
12*4882a593Smuzhiyun #include <fis.h>
13*4882a593Smuzhiyun #include <libata.h>
14*4882a593Smuzhiyun #include <malloc.h>
15*4882a593Smuzhiyun #include <memalign.h>
16*4882a593Smuzhiyun #include <sata.h>
17*4882a593Smuzhiyun #include <asm/io.h>
18*4882a593Smuzhiyun #include <asm/arch/clock.h>
19*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
20*4882a593Smuzhiyun #include <linux/bitops.h>
21*4882a593Smuzhiyun #include <linux/ctype.h>
22*4882a593Smuzhiyun #include <linux/errno.h>
23*4882a593Smuzhiyun #include "dwc_ahsata_priv.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun struct sata_port_regs {
26*4882a593Smuzhiyun u32 clb;
27*4882a593Smuzhiyun u32 clbu;
28*4882a593Smuzhiyun u32 fb;
29*4882a593Smuzhiyun u32 fbu;
30*4882a593Smuzhiyun u32 is;
31*4882a593Smuzhiyun u32 ie;
32*4882a593Smuzhiyun u32 cmd;
33*4882a593Smuzhiyun u32 res1[1];
34*4882a593Smuzhiyun u32 tfd;
35*4882a593Smuzhiyun u32 sig;
36*4882a593Smuzhiyun u32 ssts;
37*4882a593Smuzhiyun u32 sctl;
38*4882a593Smuzhiyun u32 serr;
39*4882a593Smuzhiyun u32 sact;
40*4882a593Smuzhiyun u32 ci;
41*4882a593Smuzhiyun u32 sntf;
42*4882a593Smuzhiyun u32 res2[1];
43*4882a593Smuzhiyun u32 dmacr;
44*4882a593Smuzhiyun u32 res3[1];
45*4882a593Smuzhiyun u32 phycr;
46*4882a593Smuzhiyun u32 physr;
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun struct sata_host_regs {
50*4882a593Smuzhiyun u32 cap;
51*4882a593Smuzhiyun u32 ghc;
52*4882a593Smuzhiyun u32 is;
53*4882a593Smuzhiyun u32 pi;
54*4882a593Smuzhiyun u32 vs;
55*4882a593Smuzhiyun u32 ccc_ctl;
56*4882a593Smuzhiyun u32 ccc_ports;
57*4882a593Smuzhiyun u32 res1[2];
58*4882a593Smuzhiyun u32 cap2;
59*4882a593Smuzhiyun u32 res2[30];
60*4882a593Smuzhiyun u32 bistafr;
61*4882a593Smuzhiyun u32 bistcr;
62*4882a593Smuzhiyun u32 bistfctr;
63*4882a593Smuzhiyun u32 bistsr;
64*4882a593Smuzhiyun u32 bistdecr;
65*4882a593Smuzhiyun u32 res3[2];
66*4882a593Smuzhiyun u32 oobr;
67*4882a593Smuzhiyun u32 res4[8];
68*4882a593Smuzhiyun u32 timer1ms;
69*4882a593Smuzhiyun u32 res5[1];
70*4882a593Smuzhiyun u32 gparam1r;
71*4882a593Smuzhiyun u32 gparam2r;
72*4882a593Smuzhiyun u32 pparamr;
73*4882a593Smuzhiyun u32 testr;
74*4882a593Smuzhiyun u32 versionr;
75*4882a593Smuzhiyun u32 idr;
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define MAX_DATA_BYTES_PER_SG (4 * 1024 * 1024)
79*4882a593Smuzhiyun #define MAX_BYTES_PER_TRANS (AHCI_MAX_SG * MAX_DATA_BYTES_PER_SG)
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define writel_with_flush(a, b) do { writel(a, b); readl(b); } while (0)
82*4882a593Smuzhiyun
ahci_port_base(void __iomem * base,u32 port)83*4882a593Smuzhiyun static inline void __iomem *ahci_port_base(void __iomem *base, u32 port)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun return base + 0x100 + (port * 0x80);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
waiting_for_cmd_completed(u8 * offset,int timeout_msec,u32 sign)88*4882a593Smuzhiyun static int waiting_for_cmd_completed(u8 *offset,
89*4882a593Smuzhiyun int timeout_msec,
90*4882a593Smuzhiyun u32 sign)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun int i;
93*4882a593Smuzhiyun u32 status;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun for (i = 0;
96*4882a593Smuzhiyun ((status = readl(offset)) & sign) && i < timeout_msec;
97*4882a593Smuzhiyun ++i)
98*4882a593Smuzhiyun mdelay(1);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun return (i < timeout_msec) ? 0 : -1;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
ahci_setup_oobr(struct ahci_uc_priv * uc_priv,int clk)103*4882a593Smuzhiyun static int ahci_setup_oobr(struct ahci_uc_priv *uc_priv, int clk)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun struct sata_host_regs *host_mmio = uc_priv->mmio_base;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun writel(SATA_HOST_OOBR_WE, &host_mmio->oobr);
108*4882a593Smuzhiyun writel(0x02060b14, &host_mmio->oobr);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun return 0;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
ahci_host_init(struct ahci_uc_priv * uc_priv)113*4882a593Smuzhiyun static int ahci_host_init(struct ahci_uc_priv *uc_priv)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun u32 tmp, cap_save, num_ports;
116*4882a593Smuzhiyun int i, j, timeout = 1000;
117*4882a593Smuzhiyun struct sata_port_regs *port_mmio = NULL;
118*4882a593Smuzhiyun struct sata_host_regs *host_mmio = uc_priv->mmio_base;
119*4882a593Smuzhiyun int clk = mxc_get_clock(MXC_SATA_CLK);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun cap_save = readl(&host_mmio->cap);
122*4882a593Smuzhiyun cap_save |= SATA_HOST_CAP_SSS;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* global controller reset */
125*4882a593Smuzhiyun tmp = readl(&host_mmio->ghc);
126*4882a593Smuzhiyun if ((tmp & SATA_HOST_GHC_HR) == 0)
127*4882a593Smuzhiyun writel_with_flush(tmp | SATA_HOST_GHC_HR, &host_mmio->ghc);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun while ((readl(&host_mmio->ghc) & SATA_HOST_GHC_HR) && --timeout)
130*4882a593Smuzhiyun ;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (timeout <= 0) {
133*4882a593Smuzhiyun debug("controller reset failed (0x%x)\n", tmp);
134*4882a593Smuzhiyun return -1;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* Set timer 1ms */
138*4882a593Smuzhiyun writel(clk / 1000, &host_mmio->timer1ms);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun ahci_setup_oobr(uc_priv, 0);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun writel_with_flush(SATA_HOST_GHC_AE, &host_mmio->ghc);
143*4882a593Smuzhiyun writel(cap_save, &host_mmio->cap);
144*4882a593Smuzhiyun num_ports = (cap_save & SATA_HOST_CAP_NP_MASK) + 1;
145*4882a593Smuzhiyun writel_with_flush((1 << num_ports) - 1, &host_mmio->pi);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /*
148*4882a593Smuzhiyun * Determine which Ports are implemented by the DWC_ahsata,
149*4882a593Smuzhiyun * by reading the PI register. This bit map value aids the
150*4882a593Smuzhiyun * software to determine how many Ports are available and
151*4882a593Smuzhiyun * which Port registers need to be initialized.
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun uc_priv->cap = readl(&host_mmio->cap);
154*4882a593Smuzhiyun uc_priv->port_map = readl(&host_mmio->pi);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* Determine how many command slots the HBA supports */
157*4882a593Smuzhiyun uc_priv->n_ports = (uc_priv->cap & SATA_HOST_CAP_NP_MASK) + 1;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun debug("cap 0x%x port_map 0x%x n_ports %d\n",
160*4882a593Smuzhiyun uc_priv->cap, uc_priv->port_map, uc_priv->n_ports);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun for (i = 0; i < uc_priv->n_ports; i++) {
163*4882a593Smuzhiyun uc_priv->port[i].port_mmio = ahci_port_base(host_mmio, i);
164*4882a593Smuzhiyun port_mmio = uc_priv->port[i].port_mmio;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* Ensure that the DWC_ahsata is in idle state */
167*4882a593Smuzhiyun tmp = readl(&port_mmio->cmd);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun * When P#CMD.ST, P#CMD.CR, P#CMD.FRE and P#CMD.FR
171*4882a593Smuzhiyun * are all cleared, the Port is in an idle state.
172*4882a593Smuzhiyun */
173*4882a593Smuzhiyun if (tmp & (SATA_PORT_CMD_CR | SATA_PORT_CMD_FR |
174*4882a593Smuzhiyun SATA_PORT_CMD_FRE | SATA_PORT_CMD_ST)) {
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /*
177*4882a593Smuzhiyun * System software places a Port into the idle state by
178*4882a593Smuzhiyun * clearing P#CMD.ST and waiting for P#CMD.CR to return
179*4882a593Smuzhiyun * 0 when read.
180*4882a593Smuzhiyun */
181*4882a593Smuzhiyun tmp &= ~SATA_PORT_CMD_ST;
182*4882a593Smuzhiyun writel_with_flush(tmp, &port_mmio->cmd);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /*
185*4882a593Smuzhiyun * spec says 500 msecs for each bit, so
186*4882a593Smuzhiyun * this is slightly incorrect.
187*4882a593Smuzhiyun */
188*4882a593Smuzhiyun mdelay(500);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun timeout = 1000;
191*4882a593Smuzhiyun while ((readl(&port_mmio->cmd) & SATA_PORT_CMD_CR)
192*4882a593Smuzhiyun && --timeout)
193*4882a593Smuzhiyun ;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (timeout <= 0) {
196*4882a593Smuzhiyun debug("port reset failed (0x%x)\n", tmp);
197*4882a593Smuzhiyun return -1;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* Spin-up device */
202*4882a593Smuzhiyun tmp = readl(&port_mmio->cmd);
203*4882a593Smuzhiyun writel((tmp | SATA_PORT_CMD_SUD), &port_mmio->cmd);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* Wait for spin-up to finish */
206*4882a593Smuzhiyun timeout = 1000;
207*4882a593Smuzhiyun while (!(readl(&port_mmio->cmd) | SATA_PORT_CMD_SUD)
208*4882a593Smuzhiyun && --timeout)
209*4882a593Smuzhiyun ;
210*4882a593Smuzhiyun if (timeout <= 0) {
211*4882a593Smuzhiyun debug("Spin-Up can't finish!\n");
212*4882a593Smuzhiyun return -1;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun for (j = 0; j < 100; ++j) {
216*4882a593Smuzhiyun mdelay(10);
217*4882a593Smuzhiyun tmp = readl(&port_mmio->ssts);
218*4882a593Smuzhiyun if (((tmp & SATA_PORT_SSTS_DET_MASK) == 0x3) ||
219*4882a593Smuzhiyun ((tmp & SATA_PORT_SSTS_DET_MASK) == 0x1))
220*4882a593Smuzhiyun break;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* Wait for COMINIT bit 26 (DIAG_X) in SERR */
224*4882a593Smuzhiyun timeout = 1000;
225*4882a593Smuzhiyun while (!(readl(&port_mmio->serr) | SATA_PORT_SERR_DIAG_X)
226*4882a593Smuzhiyun && --timeout)
227*4882a593Smuzhiyun ;
228*4882a593Smuzhiyun if (timeout <= 0) {
229*4882a593Smuzhiyun debug("Can't find DIAG_X set!\n");
230*4882a593Smuzhiyun return -1;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /*
234*4882a593Smuzhiyun * For each implemented Port, clear the P#SERR
235*4882a593Smuzhiyun * register, by writing ones to each implemented\
236*4882a593Smuzhiyun * bit location.
237*4882a593Smuzhiyun */
238*4882a593Smuzhiyun tmp = readl(&port_mmio->serr);
239*4882a593Smuzhiyun debug("P#SERR 0x%x\n",
240*4882a593Smuzhiyun tmp);
241*4882a593Smuzhiyun writel(tmp, &port_mmio->serr);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* Ack any pending irq events for this port */
244*4882a593Smuzhiyun tmp = readl(&host_mmio->is);
245*4882a593Smuzhiyun debug("IS 0x%x\n", tmp);
246*4882a593Smuzhiyun if (tmp)
247*4882a593Smuzhiyun writel(tmp, &host_mmio->is);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun writel(1 << i, &host_mmio->is);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* set irq mask (enables interrupts) */
252*4882a593Smuzhiyun writel(DEF_PORT_IRQ, &port_mmio->ie);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* register linkup ports */
255*4882a593Smuzhiyun tmp = readl(&port_mmio->ssts);
256*4882a593Smuzhiyun debug("Port %d status: 0x%x\n", i, tmp);
257*4882a593Smuzhiyun if ((tmp & SATA_PORT_SSTS_DET_MASK) == 0x03)
258*4882a593Smuzhiyun uc_priv->link_port_map |= (0x01 << i);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun tmp = readl(&host_mmio->ghc);
262*4882a593Smuzhiyun debug("GHC 0x%x\n", tmp);
263*4882a593Smuzhiyun writel(tmp | SATA_HOST_GHC_IE, &host_mmio->ghc);
264*4882a593Smuzhiyun tmp = readl(&host_mmio->ghc);
265*4882a593Smuzhiyun debug("GHC 0x%x\n", tmp);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun return 0;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
ahci_print_info(struct ahci_uc_priv * uc_priv)270*4882a593Smuzhiyun static void ahci_print_info(struct ahci_uc_priv *uc_priv)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun struct sata_host_regs *host_mmio = uc_priv->mmio_base;
273*4882a593Smuzhiyun u32 vers, cap, impl, speed;
274*4882a593Smuzhiyun const char *speed_s;
275*4882a593Smuzhiyun const char *scc_s;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun vers = readl(&host_mmio->vs);
278*4882a593Smuzhiyun cap = uc_priv->cap;
279*4882a593Smuzhiyun impl = uc_priv->port_map;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun speed = (cap & SATA_HOST_CAP_ISS_MASK)
282*4882a593Smuzhiyun >> SATA_HOST_CAP_ISS_OFFSET;
283*4882a593Smuzhiyun if (speed == 1)
284*4882a593Smuzhiyun speed_s = "1.5";
285*4882a593Smuzhiyun else if (speed == 2)
286*4882a593Smuzhiyun speed_s = "3";
287*4882a593Smuzhiyun else
288*4882a593Smuzhiyun speed_s = "?";
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun scc_s = "SATA";
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun printf("AHCI %02x%02x.%02x%02x "
293*4882a593Smuzhiyun "%u slots %u ports %s Gbps 0x%x impl %s mode\n",
294*4882a593Smuzhiyun (vers >> 24) & 0xff,
295*4882a593Smuzhiyun (vers >> 16) & 0xff,
296*4882a593Smuzhiyun (vers >> 8) & 0xff,
297*4882a593Smuzhiyun vers & 0xff,
298*4882a593Smuzhiyun ((cap >> 8) & 0x1f) + 1,
299*4882a593Smuzhiyun (cap & 0x1f) + 1,
300*4882a593Smuzhiyun speed_s,
301*4882a593Smuzhiyun impl,
302*4882a593Smuzhiyun scc_s);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun printf("flags: "
305*4882a593Smuzhiyun "%s%s%s%s%s%s"
306*4882a593Smuzhiyun "%s%s%s%s%s%s%s\n",
307*4882a593Smuzhiyun cap & (1 << 31) ? "64bit " : "",
308*4882a593Smuzhiyun cap & (1 << 30) ? "ncq " : "",
309*4882a593Smuzhiyun cap & (1 << 28) ? "ilck " : "",
310*4882a593Smuzhiyun cap & (1 << 27) ? "stag " : "",
311*4882a593Smuzhiyun cap & (1 << 26) ? "pm " : "",
312*4882a593Smuzhiyun cap & (1 << 25) ? "led " : "",
313*4882a593Smuzhiyun cap & (1 << 24) ? "clo " : "",
314*4882a593Smuzhiyun cap & (1 << 19) ? "nz " : "",
315*4882a593Smuzhiyun cap & (1 << 18) ? "only " : "",
316*4882a593Smuzhiyun cap & (1 << 17) ? "pmp " : "",
317*4882a593Smuzhiyun cap & (1 << 15) ? "pio " : "",
318*4882a593Smuzhiyun cap & (1 << 14) ? "slum " : "",
319*4882a593Smuzhiyun cap & (1 << 13) ? "part " : "");
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
ahci_fill_sg(struct ahci_uc_priv * uc_priv,u8 port,unsigned char * buf,int buf_len)322*4882a593Smuzhiyun static int ahci_fill_sg(struct ahci_uc_priv *uc_priv, u8 port,
323*4882a593Smuzhiyun unsigned char *buf, int buf_len)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun struct ahci_ioports *pp = &uc_priv->port[port];
326*4882a593Smuzhiyun struct ahci_sg *ahci_sg = pp->cmd_tbl_sg;
327*4882a593Smuzhiyun u32 sg_count, max_bytes;
328*4882a593Smuzhiyun int i;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun max_bytes = MAX_DATA_BYTES_PER_SG;
331*4882a593Smuzhiyun sg_count = ((buf_len - 1) / max_bytes) + 1;
332*4882a593Smuzhiyun if (sg_count > AHCI_MAX_SG) {
333*4882a593Smuzhiyun printf("Error:Too much sg!\n");
334*4882a593Smuzhiyun return -1;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun for (i = 0; i < sg_count; i++) {
338*4882a593Smuzhiyun ahci_sg->addr =
339*4882a593Smuzhiyun cpu_to_le32((u32)buf + i * max_bytes);
340*4882a593Smuzhiyun ahci_sg->addr_hi = 0;
341*4882a593Smuzhiyun ahci_sg->flags_size = cpu_to_le32(0x3fffff &
342*4882a593Smuzhiyun (buf_len < max_bytes
343*4882a593Smuzhiyun ? (buf_len - 1)
344*4882a593Smuzhiyun : (max_bytes - 1)));
345*4882a593Smuzhiyun ahci_sg++;
346*4882a593Smuzhiyun buf_len -= max_bytes;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun return sg_count;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
ahci_fill_cmd_slot(struct ahci_ioports * pp,u32 cmd_slot,u32 opts)352*4882a593Smuzhiyun static void ahci_fill_cmd_slot(struct ahci_ioports *pp, u32 cmd_slot, u32 opts)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun struct ahci_cmd_hdr *cmd_hdr = (struct ahci_cmd_hdr *)(pp->cmd_slot +
355*4882a593Smuzhiyun AHCI_CMD_SLOT_SZ * cmd_slot);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun memset(cmd_hdr, 0, AHCI_CMD_SLOT_SZ);
358*4882a593Smuzhiyun cmd_hdr->opts = cpu_to_le32(opts);
359*4882a593Smuzhiyun cmd_hdr->status = 0;
360*4882a593Smuzhiyun pp->cmd_slot->tbl_addr = cpu_to_le32((u32)pp->cmd_tbl & 0xffffffff);
361*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
362*4882a593Smuzhiyun pp->cmd_slot->tbl_addr_hi =
363*4882a593Smuzhiyun cpu_to_le32((u32)(((pp->cmd_tbl) >> 16) >> 16));
364*4882a593Smuzhiyun #endif
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun #define AHCI_GET_CMD_SLOT(c) ((c) ? ffs(c) : 0)
368*4882a593Smuzhiyun
ahci_exec_ata_cmd(struct ahci_uc_priv * uc_priv,u8 port,struct sata_fis_h2d * cfis,u8 * buf,u32 buf_len,s32 is_write)369*4882a593Smuzhiyun static int ahci_exec_ata_cmd(struct ahci_uc_priv *uc_priv, u8 port,
370*4882a593Smuzhiyun struct sata_fis_h2d *cfis, u8 *buf, u32 buf_len,
371*4882a593Smuzhiyun s32 is_write)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun struct ahci_ioports *pp = &uc_priv->port[port];
374*4882a593Smuzhiyun struct sata_port_regs *port_mmio = pp->port_mmio;
375*4882a593Smuzhiyun u32 opts;
376*4882a593Smuzhiyun int sg_count = 0, cmd_slot = 0;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun cmd_slot = AHCI_GET_CMD_SLOT(readl(&port_mmio->ci));
379*4882a593Smuzhiyun if (32 == cmd_slot) {
380*4882a593Smuzhiyun printf("Can't find empty command slot!\n");
381*4882a593Smuzhiyun return 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /* Check xfer length */
385*4882a593Smuzhiyun if (buf_len > MAX_BYTES_PER_TRANS) {
386*4882a593Smuzhiyun printf("Max transfer length is %dB\n\r",
387*4882a593Smuzhiyun MAX_BYTES_PER_TRANS);
388*4882a593Smuzhiyun return 0;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun memcpy((u8 *)(pp->cmd_tbl), cfis, sizeof(struct sata_fis_h2d));
392*4882a593Smuzhiyun if (buf && buf_len)
393*4882a593Smuzhiyun sg_count = ahci_fill_sg(uc_priv, port, buf, buf_len);
394*4882a593Smuzhiyun opts = (sizeof(struct sata_fis_h2d) >> 2) | (sg_count << 16);
395*4882a593Smuzhiyun if (is_write) {
396*4882a593Smuzhiyun opts |= 0x40;
397*4882a593Smuzhiyun flush_cache((ulong)buf, buf_len);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun ahci_fill_cmd_slot(pp, cmd_slot, opts);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun flush_cache((int)(pp->cmd_slot), AHCI_PORT_PRIV_DMA_SZ);
402*4882a593Smuzhiyun writel_with_flush(1 << cmd_slot, &port_mmio->ci);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun if (waiting_for_cmd_completed((u8 *)&port_mmio->ci, 10000,
405*4882a593Smuzhiyun 0x1 << cmd_slot)) {
406*4882a593Smuzhiyun printf("timeout exit!\n");
407*4882a593Smuzhiyun return -1;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun invalidate_dcache_range((int)(pp->cmd_slot),
410*4882a593Smuzhiyun (int)(pp->cmd_slot)+AHCI_PORT_PRIV_DMA_SZ);
411*4882a593Smuzhiyun debug("ahci_exec_ata_cmd: %d byte transferred.\n",
412*4882a593Smuzhiyun pp->cmd_slot->status);
413*4882a593Smuzhiyun if (!is_write)
414*4882a593Smuzhiyun invalidate_dcache_range((ulong)buf, (ulong)buf+buf_len);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun return buf_len;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
ahci_set_feature(struct ahci_uc_priv * uc_priv,u8 port)419*4882a593Smuzhiyun static void ahci_set_feature(struct ahci_uc_priv *uc_priv, u8 port)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun struct sata_fis_h2d h2d __aligned(ARCH_DMA_MINALIGN);
422*4882a593Smuzhiyun struct sata_fis_h2d *cfis = &h2d;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun memset(cfis, 0, sizeof(struct sata_fis_h2d));
425*4882a593Smuzhiyun cfis->fis_type = SATA_FIS_TYPE_REGISTER_H2D;
426*4882a593Smuzhiyun cfis->pm_port_c = 1 << 7;
427*4882a593Smuzhiyun cfis->command = ATA_CMD_SET_FEATURES;
428*4882a593Smuzhiyun cfis->features = SETFEATURES_XFER;
429*4882a593Smuzhiyun cfis->sector_count = ffs(uc_priv->udma_mask + 1) + 0x3e;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun ahci_exec_ata_cmd(uc_priv, port, cfis, NULL, 0, READ_CMD);
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
ahci_port_start(struct ahci_uc_priv * uc_priv,u8 port)434*4882a593Smuzhiyun static int ahci_port_start(struct ahci_uc_priv *uc_priv, u8 port)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun struct ahci_ioports *pp = &uc_priv->port[port];
437*4882a593Smuzhiyun struct sata_port_regs *port_mmio = pp->port_mmio;
438*4882a593Smuzhiyun u32 port_status;
439*4882a593Smuzhiyun u32 mem;
440*4882a593Smuzhiyun int timeout = 10000000;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun debug("Enter start port: %d\n", port);
443*4882a593Smuzhiyun port_status = readl(&port_mmio->ssts);
444*4882a593Smuzhiyun debug("Port %d status: %x\n", port, port_status);
445*4882a593Smuzhiyun if ((port_status & 0xf) != 0x03) {
446*4882a593Smuzhiyun printf("No Link on this port!\n");
447*4882a593Smuzhiyun return -1;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun mem = (u32)malloc(AHCI_PORT_PRIV_DMA_SZ + 1024);
451*4882a593Smuzhiyun if (!mem) {
452*4882a593Smuzhiyun free(pp);
453*4882a593Smuzhiyun printf("No mem for table!\n");
454*4882a593Smuzhiyun return -ENOMEM;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun mem = (mem + 0x400) & (~0x3ff); /* Aligned to 1024-bytes */
458*4882a593Smuzhiyun memset((u8 *)mem, 0, AHCI_PORT_PRIV_DMA_SZ);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /*
461*4882a593Smuzhiyun * First item in chunk of DMA memory: 32-slot command table,
462*4882a593Smuzhiyun * 32 bytes each in size
463*4882a593Smuzhiyun */
464*4882a593Smuzhiyun pp->cmd_slot = (struct ahci_cmd_hdr *)mem;
465*4882a593Smuzhiyun debug("cmd_slot = 0x%x\n", (unsigned int) pp->cmd_slot);
466*4882a593Smuzhiyun mem += (AHCI_CMD_SLOT_SZ * DWC_AHSATA_MAX_CMD_SLOTS);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /*
469*4882a593Smuzhiyun * Second item: Received-FIS area, 256-Byte aligned
470*4882a593Smuzhiyun */
471*4882a593Smuzhiyun pp->rx_fis = mem;
472*4882a593Smuzhiyun mem += AHCI_RX_FIS_SZ;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /*
475*4882a593Smuzhiyun * Third item: data area for storing a single command
476*4882a593Smuzhiyun * and its scatter-gather table
477*4882a593Smuzhiyun */
478*4882a593Smuzhiyun pp->cmd_tbl = mem;
479*4882a593Smuzhiyun debug("cmd_tbl_dma = 0x%lx\n", pp->cmd_tbl);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun mem += AHCI_CMD_TBL_HDR;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun writel_with_flush(0x00004444, &port_mmio->dmacr);
484*4882a593Smuzhiyun pp->cmd_tbl_sg = (struct ahci_sg *)mem;
485*4882a593Smuzhiyun writel_with_flush((u32)pp->cmd_slot, &port_mmio->clb);
486*4882a593Smuzhiyun writel_with_flush(pp->rx_fis, &port_mmio->fb);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun /* Enable FRE */
489*4882a593Smuzhiyun writel_with_flush((SATA_PORT_CMD_FRE | readl(&port_mmio->cmd)),
490*4882a593Smuzhiyun &port_mmio->cmd);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* Wait device ready */
493*4882a593Smuzhiyun while ((readl(&port_mmio->tfd) & (SATA_PORT_TFD_STS_ERR |
494*4882a593Smuzhiyun SATA_PORT_TFD_STS_DRQ | SATA_PORT_TFD_STS_BSY))
495*4882a593Smuzhiyun && --timeout)
496*4882a593Smuzhiyun ;
497*4882a593Smuzhiyun if (timeout <= 0) {
498*4882a593Smuzhiyun debug("Device not ready for BSY, DRQ and"
499*4882a593Smuzhiyun "ERR in TFD!\n");
500*4882a593Smuzhiyun return -1;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun writel_with_flush(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
504*4882a593Smuzhiyun PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
505*4882a593Smuzhiyun PORT_CMD_START, &port_mmio->cmd);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun debug("Exit start port %d\n", port);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun return 0;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
dwc_ahsata_print_info(struct blk_desc * pdev)512*4882a593Smuzhiyun static void dwc_ahsata_print_info(struct blk_desc *pdev)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun printf("SATA Device Info:\n\r");
515*4882a593Smuzhiyun #ifdef CONFIG_SYS_64BIT_LBA
516*4882a593Smuzhiyun printf("S/N: %s\n\rProduct model number: %s\n\r"
517*4882a593Smuzhiyun "Firmware version: %s\n\rCapacity: %lld sectors\n\r",
518*4882a593Smuzhiyun pdev->product, pdev->vendor, pdev->revision, pdev->lba);
519*4882a593Smuzhiyun #else
520*4882a593Smuzhiyun printf("S/N: %s\n\rProduct model number: %s\n\r"
521*4882a593Smuzhiyun "Firmware version: %s\n\rCapacity: %ld sectors\n\r",
522*4882a593Smuzhiyun pdev->product, pdev->vendor, pdev->revision, pdev->lba);
523*4882a593Smuzhiyun #endif
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
dwc_ahsata_identify(struct ahci_uc_priv * uc_priv,u16 * id)526*4882a593Smuzhiyun static void dwc_ahsata_identify(struct ahci_uc_priv *uc_priv, u16 *id)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun struct sata_fis_h2d h2d __aligned(ARCH_DMA_MINALIGN);
529*4882a593Smuzhiyun struct sata_fis_h2d *cfis = &h2d;
530*4882a593Smuzhiyun u8 port = uc_priv->hard_port_no;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun memset(cfis, 0, sizeof(struct sata_fis_h2d));
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun cfis->fis_type = SATA_FIS_TYPE_REGISTER_H2D;
535*4882a593Smuzhiyun cfis->pm_port_c = 0x80; /* is command */
536*4882a593Smuzhiyun cfis->command = ATA_CMD_ID_ATA;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun ahci_exec_ata_cmd(uc_priv, port, cfis, (u8 *)id, ATA_ID_WORDS * 2,
539*4882a593Smuzhiyun READ_CMD);
540*4882a593Smuzhiyun ata_swap_buf_le16(id, ATA_ID_WORDS);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
dwc_ahsata_xfer_mode(struct ahci_uc_priv * uc_priv,u16 * id)543*4882a593Smuzhiyun static void dwc_ahsata_xfer_mode(struct ahci_uc_priv *uc_priv, u16 *id)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun uc_priv->pio_mask = id[ATA_ID_PIO_MODES];
546*4882a593Smuzhiyun uc_priv->udma_mask = id[ATA_ID_UDMA_MODES];
547*4882a593Smuzhiyun debug("pio %04x, udma %04x\n\r", uc_priv->pio_mask, uc_priv->udma_mask);
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
dwc_ahsata_rw_cmd(struct ahci_uc_priv * uc_priv,u32 start,u32 blkcnt,u8 * buffer,int is_write)550*4882a593Smuzhiyun static u32 dwc_ahsata_rw_cmd(struct ahci_uc_priv *uc_priv, u32 start,
551*4882a593Smuzhiyun u32 blkcnt, u8 *buffer, int is_write)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun struct sata_fis_h2d h2d __aligned(ARCH_DMA_MINALIGN);
554*4882a593Smuzhiyun struct sata_fis_h2d *cfis = &h2d;
555*4882a593Smuzhiyun u8 port = uc_priv->hard_port_no;
556*4882a593Smuzhiyun u32 block;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun block = start;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun memset(cfis, 0, sizeof(struct sata_fis_h2d));
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun cfis->fis_type = SATA_FIS_TYPE_REGISTER_H2D;
563*4882a593Smuzhiyun cfis->pm_port_c = 0x80; /* is command */
564*4882a593Smuzhiyun cfis->command = (is_write) ? ATA_CMD_WRITE : ATA_CMD_READ;
565*4882a593Smuzhiyun cfis->device = ATA_LBA;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun cfis->device |= (block >> 24) & 0xf;
568*4882a593Smuzhiyun cfis->lba_high = (block >> 16) & 0xff;
569*4882a593Smuzhiyun cfis->lba_mid = (block >> 8) & 0xff;
570*4882a593Smuzhiyun cfis->lba_low = block & 0xff;
571*4882a593Smuzhiyun cfis->sector_count = (u8)(blkcnt & 0xff);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun if (ahci_exec_ata_cmd(uc_priv, port, cfis, buffer,
574*4882a593Smuzhiyun ATA_SECT_SIZE * blkcnt, is_write) > 0)
575*4882a593Smuzhiyun return blkcnt;
576*4882a593Smuzhiyun else
577*4882a593Smuzhiyun return 0;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
dwc_ahsata_flush_cache(struct ahci_uc_priv * uc_priv)580*4882a593Smuzhiyun static void dwc_ahsata_flush_cache(struct ahci_uc_priv *uc_priv)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun struct sata_fis_h2d h2d __aligned(ARCH_DMA_MINALIGN);
583*4882a593Smuzhiyun struct sata_fis_h2d *cfis = &h2d;
584*4882a593Smuzhiyun u8 port = uc_priv->hard_port_no;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun memset(cfis, 0, sizeof(struct sata_fis_h2d));
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun cfis->fis_type = SATA_FIS_TYPE_REGISTER_H2D;
589*4882a593Smuzhiyun cfis->pm_port_c = 0x80; /* is command */
590*4882a593Smuzhiyun cfis->command = ATA_CMD_FLUSH;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun ahci_exec_ata_cmd(uc_priv, port, cfis, NULL, 0, 0);
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
dwc_ahsata_rw_cmd_ext(struct ahci_uc_priv * uc_priv,u32 start,lbaint_t blkcnt,u8 * buffer,int is_write)595*4882a593Smuzhiyun static u32 dwc_ahsata_rw_cmd_ext(struct ahci_uc_priv *uc_priv, u32 start,
596*4882a593Smuzhiyun lbaint_t blkcnt, u8 *buffer, int is_write)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun struct sata_fis_h2d h2d __aligned(ARCH_DMA_MINALIGN);
599*4882a593Smuzhiyun struct sata_fis_h2d *cfis = &h2d;
600*4882a593Smuzhiyun u8 port = uc_priv->hard_port_no;
601*4882a593Smuzhiyun u64 block;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun block = (u64)start;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun memset(cfis, 0, sizeof(struct sata_fis_h2d));
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun cfis->fis_type = SATA_FIS_TYPE_REGISTER_H2D;
608*4882a593Smuzhiyun cfis->pm_port_c = 0x80; /* is command */
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun cfis->command = (is_write) ? ATA_CMD_WRITE_EXT
611*4882a593Smuzhiyun : ATA_CMD_READ_EXT;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun cfis->lba_high_exp = (block >> 40) & 0xff;
614*4882a593Smuzhiyun cfis->lba_mid_exp = (block >> 32) & 0xff;
615*4882a593Smuzhiyun cfis->lba_low_exp = (block >> 24) & 0xff;
616*4882a593Smuzhiyun cfis->lba_high = (block >> 16) & 0xff;
617*4882a593Smuzhiyun cfis->lba_mid = (block >> 8) & 0xff;
618*4882a593Smuzhiyun cfis->lba_low = block & 0xff;
619*4882a593Smuzhiyun cfis->device = ATA_LBA;
620*4882a593Smuzhiyun cfis->sector_count_exp = (blkcnt >> 8) & 0xff;
621*4882a593Smuzhiyun cfis->sector_count = blkcnt & 0xff;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun if (ahci_exec_ata_cmd(uc_priv, port, cfis, buffer,
624*4882a593Smuzhiyun ATA_SECT_SIZE * blkcnt, is_write) > 0)
625*4882a593Smuzhiyun return blkcnt;
626*4882a593Smuzhiyun else
627*4882a593Smuzhiyun return 0;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
dwc_ahsata_flush_cache_ext(struct ahci_uc_priv * uc_priv)630*4882a593Smuzhiyun static void dwc_ahsata_flush_cache_ext(struct ahci_uc_priv *uc_priv)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun struct sata_fis_h2d h2d __aligned(ARCH_DMA_MINALIGN);
633*4882a593Smuzhiyun struct sata_fis_h2d *cfis = &h2d;
634*4882a593Smuzhiyun u8 port = uc_priv->hard_port_no;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun memset(cfis, 0, sizeof(struct sata_fis_h2d));
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun cfis->fis_type = SATA_FIS_TYPE_REGISTER_H2D;
639*4882a593Smuzhiyun cfis->pm_port_c = 0x80; /* is command */
640*4882a593Smuzhiyun cfis->command = ATA_CMD_FLUSH_EXT;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun ahci_exec_ata_cmd(uc_priv, port, cfis, NULL, 0, 0);
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
dwc_ahsata_init_wcache(struct ahci_uc_priv * uc_priv,u16 * id)645*4882a593Smuzhiyun static void dwc_ahsata_init_wcache(struct ahci_uc_priv *uc_priv, u16 *id)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun if (ata_id_has_wcache(id) && ata_id_wcache_enabled(id))
648*4882a593Smuzhiyun uc_priv->flags |= SATA_FLAG_WCACHE;
649*4882a593Smuzhiyun if (ata_id_has_flush(id))
650*4882a593Smuzhiyun uc_priv->flags |= SATA_FLAG_FLUSH;
651*4882a593Smuzhiyun if (ata_id_has_flush_ext(id))
652*4882a593Smuzhiyun uc_priv->flags |= SATA_FLAG_FLUSH_EXT;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
ata_low_level_rw_lba48(struct ahci_uc_priv * uc_priv,u32 blknr,lbaint_t blkcnt,const void * buffer,int is_write)655*4882a593Smuzhiyun static u32 ata_low_level_rw_lba48(struct ahci_uc_priv *uc_priv, u32 blknr,
656*4882a593Smuzhiyun lbaint_t blkcnt, const void *buffer,
657*4882a593Smuzhiyun int is_write)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun u32 start, blks;
660*4882a593Smuzhiyun u8 *addr;
661*4882a593Smuzhiyun int max_blks;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun start = blknr;
664*4882a593Smuzhiyun blks = blkcnt;
665*4882a593Smuzhiyun addr = (u8 *)buffer;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun max_blks = ATA_MAX_SECTORS_LBA48;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun do {
670*4882a593Smuzhiyun if (blks > max_blks) {
671*4882a593Smuzhiyun if (max_blks != dwc_ahsata_rw_cmd_ext(uc_priv, start,
672*4882a593Smuzhiyun max_blks, addr,
673*4882a593Smuzhiyun is_write))
674*4882a593Smuzhiyun return 0;
675*4882a593Smuzhiyun start += max_blks;
676*4882a593Smuzhiyun blks -= max_blks;
677*4882a593Smuzhiyun addr += ATA_SECT_SIZE * max_blks;
678*4882a593Smuzhiyun } else {
679*4882a593Smuzhiyun if (blks != dwc_ahsata_rw_cmd_ext(uc_priv, start, blks,
680*4882a593Smuzhiyun addr, is_write))
681*4882a593Smuzhiyun return 0;
682*4882a593Smuzhiyun start += blks;
683*4882a593Smuzhiyun blks = 0;
684*4882a593Smuzhiyun addr += ATA_SECT_SIZE * blks;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun } while (blks != 0);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun return blkcnt;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
ata_low_level_rw_lba28(struct ahci_uc_priv * uc_priv,u32 blknr,lbaint_t blkcnt,const void * buffer,int is_write)691*4882a593Smuzhiyun static u32 ata_low_level_rw_lba28(struct ahci_uc_priv *uc_priv, u32 blknr,
692*4882a593Smuzhiyun lbaint_t blkcnt, const void *buffer,
693*4882a593Smuzhiyun int is_write)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun u32 start, blks;
696*4882a593Smuzhiyun u8 *addr;
697*4882a593Smuzhiyun int max_blks;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun start = blknr;
700*4882a593Smuzhiyun blks = blkcnt;
701*4882a593Smuzhiyun addr = (u8 *)buffer;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun max_blks = ATA_MAX_SECTORS;
704*4882a593Smuzhiyun do {
705*4882a593Smuzhiyun if (blks > max_blks) {
706*4882a593Smuzhiyun if (max_blks != dwc_ahsata_rw_cmd(uc_priv, start,
707*4882a593Smuzhiyun max_blks, addr,
708*4882a593Smuzhiyun is_write))
709*4882a593Smuzhiyun return 0;
710*4882a593Smuzhiyun start += max_blks;
711*4882a593Smuzhiyun blks -= max_blks;
712*4882a593Smuzhiyun addr += ATA_SECT_SIZE * max_blks;
713*4882a593Smuzhiyun } else {
714*4882a593Smuzhiyun if (blks != dwc_ahsata_rw_cmd(uc_priv, start, blks,
715*4882a593Smuzhiyun addr, is_write))
716*4882a593Smuzhiyun return 0;
717*4882a593Smuzhiyun start += blks;
718*4882a593Smuzhiyun blks = 0;
719*4882a593Smuzhiyun addr += ATA_SECT_SIZE * blks;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun } while (blks != 0);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun return blkcnt;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
dwc_ahci_start_ports(struct ahci_uc_priv * uc_priv)726*4882a593Smuzhiyun static int dwc_ahci_start_ports(struct ahci_uc_priv *uc_priv)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun u32 linkmap;
729*4882a593Smuzhiyun int i;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun linkmap = uc_priv->link_port_map;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun if (0 == linkmap) {
734*4882a593Smuzhiyun printf("No port device detected!\n");
735*4882a593Smuzhiyun return -ENXIO;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun for (i = 0; i < uc_priv->n_ports; i++) {
739*4882a593Smuzhiyun if ((linkmap >> i) && ((linkmap >> i) & 0x01)) {
740*4882a593Smuzhiyun if (ahci_port_start(uc_priv, (u8)i)) {
741*4882a593Smuzhiyun printf("Can not start port %d\n", i);
742*4882a593Smuzhiyun return 1;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun uc_priv->hard_port_no = i;
745*4882a593Smuzhiyun break;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun return 0;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
dwc_ahsata_scan_common(struct ahci_uc_priv * uc_priv,struct blk_desc * pdev)752*4882a593Smuzhiyun static int dwc_ahsata_scan_common(struct ahci_uc_priv *uc_priv,
753*4882a593Smuzhiyun struct blk_desc *pdev)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun u8 serial[ATA_ID_SERNO_LEN + 1] = { 0 };
756*4882a593Smuzhiyun u8 firmware[ATA_ID_FW_REV_LEN + 1] = { 0 };
757*4882a593Smuzhiyun u8 product[ATA_ID_PROD_LEN + 1] = { 0 };
758*4882a593Smuzhiyun u64 n_sectors;
759*4882a593Smuzhiyun u8 port = uc_priv->hard_port_no;
760*4882a593Smuzhiyun ALLOC_CACHE_ALIGN_BUFFER(u16, id, ATA_ID_WORDS);
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun /* Identify device to get information */
763*4882a593Smuzhiyun dwc_ahsata_identify(uc_priv, id);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun /* Serial number */
766*4882a593Smuzhiyun ata_id_c_string(id, serial, ATA_ID_SERNO, sizeof(serial));
767*4882a593Smuzhiyun memcpy(pdev->product, serial, sizeof(serial));
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun /* Firmware version */
770*4882a593Smuzhiyun ata_id_c_string(id, firmware, ATA_ID_FW_REV, sizeof(firmware));
771*4882a593Smuzhiyun memcpy(pdev->revision, firmware, sizeof(firmware));
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun /* Product model */
774*4882a593Smuzhiyun ata_id_c_string(id, product, ATA_ID_PROD, sizeof(product));
775*4882a593Smuzhiyun memcpy(pdev->vendor, product, sizeof(product));
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun /* Totoal sectors */
778*4882a593Smuzhiyun n_sectors = ata_id_n_sectors(id);
779*4882a593Smuzhiyun pdev->lba = (u32)n_sectors;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun pdev->type = DEV_TYPE_HARDDISK;
782*4882a593Smuzhiyun pdev->blksz = ATA_SECT_SIZE;
783*4882a593Smuzhiyun pdev->lun = 0;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun /* Check if support LBA48 */
786*4882a593Smuzhiyun if (ata_id_has_lba48(id)) {
787*4882a593Smuzhiyun pdev->lba48 = 1;
788*4882a593Smuzhiyun debug("Device support LBA48\n\r");
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun /* Get the NCQ queue depth from device */
792*4882a593Smuzhiyun uc_priv->flags &= (~SATA_FLAG_Q_DEP_MASK);
793*4882a593Smuzhiyun uc_priv->flags |= ata_id_queue_depth(id);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /* Get the xfer mode from device */
796*4882a593Smuzhiyun dwc_ahsata_xfer_mode(uc_priv, id);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun /* Get the write cache status from device */
799*4882a593Smuzhiyun dwc_ahsata_init_wcache(uc_priv, id);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun /* Set the xfer mode to highest speed */
802*4882a593Smuzhiyun ahci_set_feature(uc_priv, port);
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun dwc_ahsata_print_info(pdev);
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun return 0;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun /*
810*4882a593Smuzhiyun * SATA interface between low level driver and command layer
811*4882a593Smuzhiyun */
sata_read_common(struct ahci_uc_priv * uc_priv,struct blk_desc * desc,ulong blknr,lbaint_t blkcnt,void * buffer)812*4882a593Smuzhiyun static ulong sata_read_common(struct ahci_uc_priv *uc_priv,
813*4882a593Smuzhiyun struct blk_desc *desc, ulong blknr,
814*4882a593Smuzhiyun lbaint_t blkcnt, void *buffer)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun u32 rc;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun if (desc->lba48)
819*4882a593Smuzhiyun rc = ata_low_level_rw_lba48(uc_priv, blknr, blkcnt, buffer,
820*4882a593Smuzhiyun READ_CMD);
821*4882a593Smuzhiyun else
822*4882a593Smuzhiyun rc = ata_low_level_rw_lba28(uc_priv, blknr, blkcnt, buffer,
823*4882a593Smuzhiyun READ_CMD);
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun return rc;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
sata_write_common(struct ahci_uc_priv * uc_priv,struct blk_desc * desc,ulong blknr,lbaint_t blkcnt,const void * buffer)828*4882a593Smuzhiyun static ulong sata_write_common(struct ahci_uc_priv *uc_priv,
829*4882a593Smuzhiyun struct blk_desc *desc, ulong blknr,
830*4882a593Smuzhiyun lbaint_t blkcnt, const void *buffer)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun u32 rc;
833*4882a593Smuzhiyun u32 flags = uc_priv->flags;
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun if (desc->lba48) {
836*4882a593Smuzhiyun rc = ata_low_level_rw_lba48(uc_priv, blknr, blkcnt, buffer,
837*4882a593Smuzhiyun WRITE_CMD);
838*4882a593Smuzhiyun if ((flags & SATA_FLAG_WCACHE) && (flags & SATA_FLAG_FLUSH_EXT))
839*4882a593Smuzhiyun dwc_ahsata_flush_cache_ext(uc_priv);
840*4882a593Smuzhiyun } else {
841*4882a593Smuzhiyun rc = ata_low_level_rw_lba28(uc_priv, blknr, blkcnt, buffer,
842*4882a593Smuzhiyun WRITE_CMD);
843*4882a593Smuzhiyun if ((flags & SATA_FLAG_WCACHE) && (flags & SATA_FLAG_FLUSH))
844*4882a593Smuzhiyun dwc_ahsata_flush_cache(uc_priv);
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun return rc;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(AHCI)
ahci_init_one(int pdev)851*4882a593Smuzhiyun static int ahci_init_one(int pdev)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun int rc;
854*4882a593Smuzhiyun struct ahci_uc_priv *uc_priv = NULL;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun uc_priv = malloc(sizeof(struct ahci_uc_priv));
857*4882a593Smuzhiyun memset(uc_priv, 0, sizeof(struct ahci_uc_priv));
858*4882a593Smuzhiyun uc_priv->dev = pdev;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun uc_priv->host_flags = ATA_FLAG_SATA
861*4882a593Smuzhiyun | ATA_FLAG_NO_LEGACY
862*4882a593Smuzhiyun | ATA_FLAG_MMIO
863*4882a593Smuzhiyun | ATA_FLAG_PIO_DMA
864*4882a593Smuzhiyun | ATA_FLAG_NO_ATAPI;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun uc_priv->mmio_base = (void __iomem *)CONFIG_DWC_AHSATA_BASE_ADDR;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun /* initialize adapter */
869*4882a593Smuzhiyun rc = ahci_host_init(uc_priv);
870*4882a593Smuzhiyun if (rc)
871*4882a593Smuzhiyun goto err_out;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun ahci_print_info(uc_priv);
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun /* Save the uc_private struct to block device struct */
876*4882a593Smuzhiyun sata_dev_desc[pdev].priv = uc_priv;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun return 0;
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun err_out:
881*4882a593Smuzhiyun return rc;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
init_sata(int dev)884*4882a593Smuzhiyun int init_sata(int dev)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun struct ahci_uc_priv *uc_priv = NULL;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun #if defined(CONFIG_MX6)
889*4882a593Smuzhiyun if (!is_mx6dq() && !is_mx6dqp())
890*4882a593Smuzhiyun return 1;
891*4882a593Smuzhiyun #endif
892*4882a593Smuzhiyun if (dev < 0 || dev > (CONFIG_SYS_SATA_MAX_DEVICE - 1)) {
893*4882a593Smuzhiyun printf("The sata index %d is out of ranges\n\r", dev);
894*4882a593Smuzhiyun return -1;
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun ahci_init_one(dev);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun uc_priv = sata_dev_desc[dev].priv;
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun return dwc_ahci_start_ports(uc_priv) ? 1 : 0;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
reset_sata(int dev)904*4882a593Smuzhiyun int reset_sata(int dev)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun struct ahci_uc_priv *uc_priv;
907*4882a593Smuzhiyun struct sata_host_regs *host_mmio;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun if (dev < 0 || dev > (CONFIG_SYS_SATA_MAX_DEVICE - 1)) {
910*4882a593Smuzhiyun printf("The sata index %d is out of ranges\n\r", dev);
911*4882a593Smuzhiyun return -1;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun uc_priv = sata_dev_desc[dev].priv;
915*4882a593Smuzhiyun if (NULL == uc_priv)
916*4882a593Smuzhiyun /* not initialized, so nothing to reset */
917*4882a593Smuzhiyun return 0;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun host_mmio = uc_priv->mmio_base;
920*4882a593Smuzhiyun setbits_le32(&host_mmio->ghc, SATA_HOST_GHC_HR);
921*4882a593Smuzhiyun while (readl(&host_mmio->ghc) & SATA_HOST_GHC_HR)
922*4882a593Smuzhiyun udelay(100);
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun return 0;
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun
sata_port_status(int dev,int port)927*4882a593Smuzhiyun int sata_port_status(int dev, int port)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun struct sata_port_regs *port_mmio;
930*4882a593Smuzhiyun struct ahci_uc_priv *uc_priv = NULL;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun if (dev < 0 || dev > (CONFIG_SYS_SATA_MAX_DEVICE - 1))
933*4882a593Smuzhiyun return -EINVAL;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun if (sata_dev_desc[dev].priv == NULL)
936*4882a593Smuzhiyun return -ENODEV;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun uc_priv = sata_dev_desc[dev].priv;
939*4882a593Smuzhiyun port_mmio = uc_priv->port[port].port_mmio;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun return readl(&port_mmio->ssts) & SATA_PORT_SSTS_DET_MASK;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun /*
945*4882a593Smuzhiyun * SATA interface between low level driver and command layer
946*4882a593Smuzhiyun */
sata_read(int dev,ulong blknr,lbaint_t blkcnt,void * buffer)947*4882a593Smuzhiyun ulong sata_read(int dev, ulong blknr, lbaint_t blkcnt, void *buffer)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun struct ahci_uc_priv *uc_priv = sata_dev_desc[dev].priv;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun return sata_read_common(uc_priv, &sata_dev_desc[dev], blknr, blkcnt,
952*4882a593Smuzhiyun buffer);
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun
sata_write(int dev,ulong blknr,lbaint_t blkcnt,const void * buffer)955*4882a593Smuzhiyun ulong sata_write(int dev, ulong blknr, lbaint_t blkcnt, const void *buffer)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun struct ahci_uc_priv *uc_priv = sata_dev_desc[dev].priv;
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun return sata_write_common(uc_priv, &sata_dev_desc[dev], blknr, blkcnt,
960*4882a593Smuzhiyun buffer);
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun
scan_sata(int dev)963*4882a593Smuzhiyun int scan_sata(int dev)
964*4882a593Smuzhiyun {
965*4882a593Smuzhiyun struct ahci_uc_priv *uc_priv = sata_dev_desc[dev].priv;
966*4882a593Smuzhiyun struct blk_desc *pdev = &sata_dev_desc[dev];
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun return dwc_ahsata_scan_common(uc_priv, pdev);
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun #endif /* CONFIG_IS_ENABLED(AHCI) */
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(AHCI)
973*4882a593Smuzhiyun
dwc_ahsata_port_status(struct udevice * dev,int port)974*4882a593Smuzhiyun int dwc_ahsata_port_status(struct udevice *dev, int port)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun struct ahci_uc_priv *uc_priv = dev_get_uclass_priv(dev);
977*4882a593Smuzhiyun struct sata_port_regs *port_mmio;
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun port_mmio = uc_priv->port[port].port_mmio;
980*4882a593Smuzhiyun return readl(&port_mmio->ssts) & SATA_PORT_SSTS_DET_MASK ? 0 : -ENXIO;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun
dwc_ahsata_bus_reset(struct udevice * dev)983*4882a593Smuzhiyun int dwc_ahsata_bus_reset(struct udevice *dev)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun struct ahci_uc_priv *uc_priv = dev_get_uclass_priv(dev);
986*4882a593Smuzhiyun struct sata_host_regs *host_mmio = uc_priv->mmio_base;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun setbits_le32(&host_mmio->ghc, SATA_HOST_GHC_HR);
989*4882a593Smuzhiyun while (readl(&host_mmio->ghc) & SATA_HOST_GHC_HR)
990*4882a593Smuzhiyun udelay(100);
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun return 0;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
dwc_ahsata_scan(struct udevice * dev)995*4882a593Smuzhiyun int dwc_ahsata_scan(struct udevice *dev)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun struct ahci_uc_priv *uc_priv = dev_get_uclass_priv(dev);
998*4882a593Smuzhiyun struct blk_desc *desc;
999*4882a593Smuzhiyun struct udevice *blk;
1000*4882a593Smuzhiyun int ret;
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun /*
1003*4882a593Smuzhiyun * Create only one block device and do detection
1004*4882a593Smuzhiyun * to make sure that there won't be a lot of
1005*4882a593Smuzhiyun * block devices created
1006*4882a593Smuzhiyun */
1007*4882a593Smuzhiyun device_find_first_child(dev, &blk);
1008*4882a593Smuzhiyun if (!blk) {
1009*4882a593Smuzhiyun ret = blk_create_devicef(dev, "dwc_ahsata_blk", "blk",
1010*4882a593Smuzhiyun IF_TYPE_SATA, -1, 512, 0, &blk);
1011*4882a593Smuzhiyun if (ret) {
1012*4882a593Smuzhiyun debug("Can't create device\n");
1013*4882a593Smuzhiyun return ret;
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun desc = dev_get_uclass_platdata(blk);
1018*4882a593Smuzhiyun ret = dwc_ahsata_scan_common(uc_priv, desc);
1019*4882a593Smuzhiyun if (ret) {
1020*4882a593Smuzhiyun debug("%s: Failed to scan bus\n", __func__);
1021*4882a593Smuzhiyun return ret;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun return 0;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun
dwc_ahsata_probe(struct udevice * dev)1027*4882a593Smuzhiyun int dwc_ahsata_probe(struct udevice *dev)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun struct ahci_uc_priv *uc_priv = dev_get_uclass_priv(dev);
1030*4882a593Smuzhiyun int ret;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun uc_priv->host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
1033*4882a593Smuzhiyun ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA | ATA_FLAG_NO_ATAPI;
1034*4882a593Smuzhiyun uc_priv->mmio_base = (void __iomem *)dev_read_addr(dev);
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun /* initialize adapter */
1037*4882a593Smuzhiyun ret = ahci_host_init(uc_priv);
1038*4882a593Smuzhiyun if (ret)
1039*4882a593Smuzhiyun return ret;
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun ahci_print_info(uc_priv);
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun return dwc_ahci_start_ports(uc_priv);
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
dwc_ahsata_read(struct udevice * blk,lbaint_t blknr,lbaint_t blkcnt,void * buffer)1046*4882a593Smuzhiyun static ulong dwc_ahsata_read(struct udevice *blk, lbaint_t blknr,
1047*4882a593Smuzhiyun lbaint_t blkcnt, void *buffer)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun struct blk_desc *desc = dev_get_uclass_platdata(blk);
1050*4882a593Smuzhiyun struct udevice *dev = dev_get_parent(blk);
1051*4882a593Smuzhiyun struct ahci_uc_priv *uc_priv;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun uc_priv = dev_get_uclass_priv(dev);
1054*4882a593Smuzhiyun return sata_read_common(uc_priv, desc, blknr, blkcnt, buffer);
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun
dwc_ahsata_write(struct udevice * blk,lbaint_t blknr,lbaint_t blkcnt,const void * buffer)1057*4882a593Smuzhiyun static ulong dwc_ahsata_write(struct udevice *blk, lbaint_t blknr,
1058*4882a593Smuzhiyun lbaint_t blkcnt, const void *buffer)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun struct blk_desc *desc = dev_get_uclass_platdata(blk);
1061*4882a593Smuzhiyun struct udevice *dev = dev_get_parent(blk);
1062*4882a593Smuzhiyun struct ahci_uc_priv *uc_priv;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun uc_priv = dev_get_uclass_priv(dev);
1065*4882a593Smuzhiyun return sata_write_common(uc_priv, desc, blknr, blkcnt, buffer);
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun static const struct blk_ops dwc_ahsata_blk_ops = {
1069*4882a593Smuzhiyun .read = dwc_ahsata_read,
1070*4882a593Smuzhiyun .write = dwc_ahsata_write,
1071*4882a593Smuzhiyun };
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun U_BOOT_DRIVER(dwc_ahsata_blk) = {
1074*4882a593Smuzhiyun .name = "dwc_ahsata_blk",
1075*4882a593Smuzhiyun .id = UCLASS_BLK,
1076*4882a593Smuzhiyun .ops = &dwc_ahsata_blk_ops,
1077*4882a593Smuzhiyun };
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun #endif
1080