xref: /OK3568_Linux_fs/u-boot/drivers/ata/ahci.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) Freescale Semiconductor, Inc. 2006.
4*4882a593Smuzhiyun  * Author: Jason Jin<Jason.jin@freescale.com>
5*4882a593Smuzhiyun  *         Zhang Wei<wei.zhang@freescale.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * with the reference on libata and ahci drvier in kernel
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This driver provides a SCSI interface to SATA.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <blk.h>
13*4882a593Smuzhiyun #include <log.h>
14*4882a593Smuzhiyun #include <linux/bitops.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <command.h>
18*4882a593Smuzhiyun #include <dm.h>
19*4882a593Smuzhiyun #include <pci.h>
20*4882a593Smuzhiyun #include <asm/processor.h>
21*4882a593Smuzhiyun #include <linux/errno.h>
22*4882a593Smuzhiyun #include <asm/io.h>
23*4882a593Smuzhiyun #include <malloc.h>
24*4882a593Smuzhiyun #include <memalign.h>
25*4882a593Smuzhiyun #include <pci.h>
26*4882a593Smuzhiyun #include <scsi.h>
27*4882a593Smuzhiyun #include <libata.h>
28*4882a593Smuzhiyun #include <linux/ctype.h>
29*4882a593Smuzhiyun #include <ahci.h>
30*4882a593Smuzhiyun #include <dm/device-internal.h>
31*4882a593Smuzhiyun #include <dm/lists.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun static int ata_io_flush(struct ahci_uc_priv *uc_priv, u8 port);
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #ifndef CONFIG_DM_SCSI
36*4882a593Smuzhiyun struct ahci_uc_priv *probe_ent = NULL;
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define writel_with_flush(a,b)	do { writel(a,b); readl(b); } while (0)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /*
42*4882a593Smuzhiyun  * Some controllers limit number of blocks they can read/write at once.
43*4882a593Smuzhiyun  * Contemporary SSD devices work much faster if the read/write size is aligned
44*4882a593Smuzhiyun  * to a power of 2.  Let's set default to 128 and allowing to be overwritten if
45*4882a593Smuzhiyun  * needed.
46*4882a593Smuzhiyun  */
47*4882a593Smuzhiyun #ifndef MAX_SATA_BLOCKS_READ_WRITE
48*4882a593Smuzhiyun #define MAX_SATA_BLOCKS_READ_WRITE	0x80
49*4882a593Smuzhiyun #endif
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /* Maximum timeouts for each event */
52*4882a593Smuzhiyun #define WAIT_MS_SPINUP	20000
53*4882a593Smuzhiyun #define WAIT_MS_DATAIO	10000
54*4882a593Smuzhiyun #define WAIT_MS_FLUSH	5000
55*4882a593Smuzhiyun #define WAIT_MS_LINKUP	200
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define AHCI_CAP_S64A BIT(31)
58*4882a593Smuzhiyun 
ahci_port_base(void __iomem * base,u32 port)59*4882a593Smuzhiyun __weak void __iomem *ahci_port_base(void __iomem *base, u32 port)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	return base + 0x100 + (port * 0x80);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define msleep(a) udelay(a * 1000)
65*4882a593Smuzhiyun 
ahci_dcache_flush_range(unsigned long begin,unsigned long len)66*4882a593Smuzhiyun static void ahci_dcache_flush_range(unsigned long begin, unsigned long len)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	const unsigned long start = begin;
69*4882a593Smuzhiyun 	const unsigned long end = start + len;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	debug("%s: flush dcache: [%#lx, %#lx)\n", __func__, start, end);
72*4882a593Smuzhiyun 	flush_dcache_range(start, end);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /*
76*4882a593Smuzhiyun  * SATA controller DMAs to physical RAM.  Ensure data from the
77*4882a593Smuzhiyun  * controller is invalidated from dcache; next access comes from
78*4882a593Smuzhiyun  * physical RAM.
79*4882a593Smuzhiyun  */
ahci_dcache_invalidate_range(unsigned long begin,unsigned long len)80*4882a593Smuzhiyun static void ahci_dcache_invalidate_range(unsigned long begin, unsigned long len)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	const unsigned long start = begin;
83*4882a593Smuzhiyun 	const unsigned long end = start + len;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	debug("%s: invalidate dcache: [%#lx, %#lx)\n", __func__, start, end);
86*4882a593Smuzhiyun 	invalidate_dcache_range(start, end);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /*
90*4882a593Smuzhiyun  * Ensure data for SATA controller is flushed out of dcache and
91*4882a593Smuzhiyun  * written to physical memory.
92*4882a593Smuzhiyun  */
ahci_dcache_flush_sata_cmd(struct ahci_ioports * pp)93*4882a593Smuzhiyun static void ahci_dcache_flush_sata_cmd(struct ahci_ioports *pp)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	ahci_dcache_flush_range((unsigned long)pp->cmd_slot,
96*4882a593Smuzhiyun 				AHCI_PORT_PRIV_DMA_SZ);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
waiting_for_cmd_completed(void __iomem * offset,int timeout_msec,u32 sign)99*4882a593Smuzhiyun static int waiting_for_cmd_completed(void __iomem *offset,
100*4882a593Smuzhiyun 				     int timeout_msec,
101*4882a593Smuzhiyun 				     u32 sign)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	int i;
104*4882a593Smuzhiyun 	u32 status;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	for (i = 0; ((status = readl(offset)) & sign) && i < timeout_msec; i++)
107*4882a593Smuzhiyun 		msleep(1);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	return (i < timeout_msec) ? 0 : -1;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
ahci_link_up(struct ahci_uc_priv * uc_priv,u8 port)112*4882a593Smuzhiyun int __weak ahci_link_up(struct ahci_uc_priv *uc_priv, u8 port)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	u32 tmp;
115*4882a593Smuzhiyun 	int j = 0;
116*4882a593Smuzhiyun 	void __iomem *port_mmio = uc_priv->port[port].port_mmio;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/*
119*4882a593Smuzhiyun 	 * Bring up SATA link.
120*4882a593Smuzhiyun 	 * SATA link bringup time is usually less than 1 ms; only very
121*4882a593Smuzhiyun 	 * rarely has it taken between 1-2 ms. Never seen it above 2 ms.
122*4882a593Smuzhiyun 	 */
123*4882a593Smuzhiyun 	while (j < WAIT_MS_LINKUP) {
124*4882a593Smuzhiyun 		tmp = readl(port_mmio + PORT_SCR_STAT);
125*4882a593Smuzhiyun 		tmp &= PORT_SCR_STAT_DET_MASK;
126*4882a593Smuzhiyun 		if (tmp == PORT_SCR_STAT_DET_PHYRDY)
127*4882a593Smuzhiyun 			return 0;
128*4882a593Smuzhiyun 		udelay(1000);
129*4882a593Smuzhiyun 		j++;
130*4882a593Smuzhiyun 	}
131*4882a593Smuzhiyun 	return 1;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #ifdef CONFIG_SUNXI_AHCI
135*4882a593Smuzhiyun /* The sunxi AHCI controller requires this undocumented setup */
sunxi_dma_init(void __iomem * port_mmio)136*4882a593Smuzhiyun static void sunxi_dma_init(void __iomem *port_mmio)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	clrsetbits_le32(port_mmio + PORT_P0DMACR, 0x0000ff00, 0x00004400);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun #endif
141*4882a593Smuzhiyun 
ahci_reset(void __iomem * base)142*4882a593Smuzhiyun int ahci_reset(void __iomem *base)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	int i = 1000;
145*4882a593Smuzhiyun 	u32 __iomem *host_ctl_reg = base + HOST_CTL;
146*4882a593Smuzhiyun 	u32 tmp = readl(host_ctl_reg); /* global controller reset */
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	if ((tmp & HOST_RESET) == 0)
149*4882a593Smuzhiyun 		writel_with_flush(tmp | HOST_RESET, host_ctl_reg);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/*
152*4882a593Smuzhiyun 	 * reset must complete within 1 second, or
153*4882a593Smuzhiyun 	 * the hardware should be considered fried.
154*4882a593Smuzhiyun 	 */
155*4882a593Smuzhiyun 	do {
156*4882a593Smuzhiyun 		udelay(1000);
157*4882a593Smuzhiyun 		tmp = readl(host_ctl_reg);
158*4882a593Smuzhiyun 		i--;
159*4882a593Smuzhiyun 	} while ((i > 0) && (tmp & HOST_RESET));
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	if (i == 0) {
162*4882a593Smuzhiyun 		printf("controller reset failed (0x%x)\n", tmp);
163*4882a593Smuzhiyun 		return -1;
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	return 0;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
ahci_host_init(struct ahci_uc_priv * uc_priv)169*4882a593Smuzhiyun static int ahci_host_init(struct ahci_uc_priv *uc_priv)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun #if !defined(CONFIG_SCSI_AHCI_PLAT) && !defined(CONFIG_DM_SCSI)
172*4882a593Smuzhiyun # ifdef CONFIG_DM_PCI
173*4882a593Smuzhiyun 	struct udevice *dev = uc_priv->dev;
174*4882a593Smuzhiyun 	struct pci_child_platdata *pplat = dev_get_parent_platdata(dev);
175*4882a593Smuzhiyun # else
176*4882a593Smuzhiyun 	pci_dev_t pdev = uc_priv->dev;
177*4882a593Smuzhiyun 	unsigned short vendor;
178*4882a593Smuzhiyun # endif
179*4882a593Smuzhiyun 	u16 tmp16;
180*4882a593Smuzhiyun #endif
181*4882a593Smuzhiyun 	void __iomem *mmio = uc_priv->mmio_base;
182*4882a593Smuzhiyun 	u32 tmp, cap_save, cmd;
183*4882a593Smuzhiyun 	int i, j, ret;
184*4882a593Smuzhiyun 	void __iomem *port_mmio;
185*4882a593Smuzhiyun 	u32 port_map;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	debug("ahci_host_init: start\n");
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	cap_save = readl(mmio + HOST_CAP);
190*4882a593Smuzhiyun 	cap_save &= ((1 << 28) | (1 << 17));
191*4882a593Smuzhiyun 	cap_save |= (1 << 27);  /* Staggered Spin-up. Not needed. */
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	ret = ahci_reset(uc_priv->mmio_base);
194*4882a593Smuzhiyun 	if (ret)
195*4882a593Smuzhiyun 		return ret;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	writel_with_flush(HOST_AHCI_EN, mmio + HOST_CTL);
198*4882a593Smuzhiyun 	writel(cap_save, mmio + HOST_CAP);
199*4882a593Smuzhiyun 	writel_with_flush(0xf, mmio + HOST_PORTS_IMPL);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun #if !defined(CONFIG_SCSI_AHCI_PLAT) && !defined(CONFIG_DM_SCSI)
202*4882a593Smuzhiyun # ifdef CONFIG_DM_PCI
203*4882a593Smuzhiyun 	if (pplat->vendor == PCI_VENDOR_ID_INTEL) {
204*4882a593Smuzhiyun 		u16 tmp16;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 		dm_pci_read_config16(dev, 0x92, &tmp16);
207*4882a593Smuzhiyun 		dm_pci_write_config16(dev, 0x92, tmp16 | 0xf);
208*4882a593Smuzhiyun 	}
209*4882a593Smuzhiyun # else
210*4882a593Smuzhiyun 	pci_read_config_word(pdev, PCI_VENDOR_ID, &vendor);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	if (vendor == PCI_VENDOR_ID_INTEL) {
213*4882a593Smuzhiyun 		u16 tmp16;
214*4882a593Smuzhiyun 		pci_read_config_word(pdev, 0x92, &tmp16);
215*4882a593Smuzhiyun 		tmp16 |= 0xf;
216*4882a593Smuzhiyun 		pci_write_config_word(pdev, 0x92, tmp16);
217*4882a593Smuzhiyun 	}
218*4882a593Smuzhiyun # endif
219*4882a593Smuzhiyun #endif
220*4882a593Smuzhiyun 	uc_priv->cap = readl(mmio + HOST_CAP);
221*4882a593Smuzhiyun 	uc_priv->port_map = readl(mmio + HOST_PORTS_IMPL);
222*4882a593Smuzhiyun 	port_map = uc_priv->port_map;
223*4882a593Smuzhiyun 	uc_priv->n_ports = (uc_priv->cap & 0x1f) + 1;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	debug("cap 0x%x  port_map 0x%x  n_ports %d\n",
226*4882a593Smuzhiyun 	      uc_priv->cap, uc_priv->port_map, uc_priv->n_ports);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun #if !defined(CONFIG_DM_SCSI)
229*4882a593Smuzhiyun 	if (uc_priv->n_ports > CONFIG_SYS_SCSI_MAX_SCSI_ID)
230*4882a593Smuzhiyun 		uc_priv->n_ports = CONFIG_SYS_SCSI_MAX_SCSI_ID;
231*4882a593Smuzhiyun #endif
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	for (i = 0; i < uc_priv->n_ports; i++) {
234*4882a593Smuzhiyun 		if (!(port_map & (1 << i)))
235*4882a593Smuzhiyun 			continue;
236*4882a593Smuzhiyun 		uc_priv->port[i].port_mmio = ahci_port_base(mmio, i);
237*4882a593Smuzhiyun 		port_mmio = (u8 *)uc_priv->port[i].port_mmio;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 		/* make sure port is not active */
240*4882a593Smuzhiyun 		tmp = readl(port_mmio + PORT_CMD);
241*4882a593Smuzhiyun 		if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
242*4882a593Smuzhiyun 			   PORT_CMD_FIS_RX | PORT_CMD_START)) {
243*4882a593Smuzhiyun 			debug("Port %d is active. Deactivating.\n", i);
244*4882a593Smuzhiyun 			tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
245*4882a593Smuzhiyun 				 PORT_CMD_FIS_RX | PORT_CMD_START);
246*4882a593Smuzhiyun 			writel_with_flush(tmp, port_mmio + PORT_CMD);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 			/* spec says 500 msecs for each bit, so
249*4882a593Smuzhiyun 			 * this is slightly incorrect.
250*4882a593Smuzhiyun 			 */
251*4882a593Smuzhiyun 			msleep(500);
252*4882a593Smuzhiyun 		}
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun #ifdef CONFIG_SUNXI_AHCI
255*4882a593Smuzhiyun 		sunxi_dma_init(port_mmio);
256*4882a593Smuzhiyun #endif
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 		/* Add the spinup command to whatever mode bits may
259*4882a593Smuzhiyun 		 * already be on in the command register.
260*4882a593Smuzhiyun 		 */
261*4882a593Smuzhiyun 		cmd = readl(port_mmio + PORT_CMD);
262*4882a593Smuzhiyun 		cmd |= PORT_CMD_SPIN_UP;
263*4882a593Smuzhiyun 		writel_with_flush(cmd, port_mmio + PORT_CMD);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 		/* Bring up SATA link. */
266*4882a593Smuzhiyun 		ret = ahci_link_up(uc_priv, i);
267*4882a593Smuzhiyun 		if (ret) {
268*4882a593Smuzhiyun 			printf("SATA link %d timeout.\n", i);
269*4882a593Smuzhiyun 			continue;
270*4882a593Smuzhiyun 		} else {
271*4882a593Smuzhiyun 			debug("SATA link ok.\n");
272*4882a593Smuzhiyun 		}
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 		/* Clear error status */
275*4882a593Smuzhiyun 		tmp = readl(port_mmio + PORT_SCR_ERR);
276*4882a593Smuzhiyun 		if (tmp)
277*4882a593Smuzhiyun 			writel(tmp, port_mmio + PORT_SCR_ERR);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 		debug("Spinning up device on SATA port %d... ", i);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 		j = 0;
282*4882a593Smuzhiyun 		while (j < WAIT_MS_SPINUP) {
283*4882a593Smuzhiyun 			tmp = readl(port_mmio + PORT_TFDATA);
284*4882a593Smuzhiyun 			if (!(tmp & (ATA_BUSY | ATA_DRQ)))
285*4882a593Smuzhiyun 				break;
286*4882a593Smuzhiyun 			udelay(1000);
287*4882a593Smuzhiyun 			tmp = readl(port_mmio + PORT_SCR_STAT);
288*4882a593Smuzhiyun 			tmp &= PORT_SCR_STAT_DET_MASK;
289*4882a593Smuzhiyun 			if (tmp == PORT_SCR_STAT_DET_PHYRDY)
290*4882a593Smuzhiyun 				break;
291*4882a593Smuzhiyun 			j++;
292*4882a593Smuzhiyun 		}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 		tmp = readl(port_mmio + PORT_SCR_STAT) & PORT_SCR_STAT_DET_MASK;
295*4882a593Smuzhiyun 		if (tmp == PORT_SCR_STAT_DET_COMINIT) {
296*4882a593Smuzhiyun 			debug("SATA link %d down (COMINIT received), retrying...\n", i);
297*4882a593Smuzhiyun 			i--;
298*4882a593Smuzhiyun 			continue;
299*4882a593Smuzhiyun 		}
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 		printf("Target spinup took %d ms.\n", j);
302*4882a593Smuzhiyun 		if (j == WAIT_MS_SPINUP)
303*4882a593Smuzhiyun 			debug("timeout.\n");
304*4882a593Smuzhiyun 		else
305*4882a593Smuzhiyun 			debug("ok.\n");
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 		tmp = readl(port_mmio + PORT_SCR_ERR);
308*4882a593Smuzhiyun 		debug("PORT_SCR_ERR 0x%x\n", tmp);
309*4882a593Smuzhiyun 		writel(tmp, port_mmio + PORT_SCR_ERR);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 		/* ack any pending irq events for this port */
312*4882a593Smuzhiyun 		tmp = readl(port_mmio + PORT_IRQ_STAT);
313*4882a593Smuzhiyun 		debug("PORT_IRQ_STAT 0x%x\n", tmp);
314*4882a593Smuzhiyun 		if (tmp)
315*4882a593Smuzhiyun 			writel(tmp, port_mmio + PORT_IRQ_STAT);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 		writel(1 << i, mmio + HOST_IRQ_STAT);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 		/* register linkup ports */
320*4882a593Smuzhiyun 		tmp = readl(port_mmio + PORT_SCR_STAT);
321*4882a593Smuzhiyun 		debug("SATA port %d status: 0x%x\n", i, tmp);
322*4882a593Smuzhiyun 		if ((tmp & PORT_SCR_STAT_DET_MASK) == PORT_SCR_STAT_DET_PHYRDY)
323*4882a593Smuzhiyun 			uc_priv->link_port_map |= (0x01 << i);
324*4882a593Smuzhiyun 	}
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	tmp = readl(mmio + HOST_CTL);
327*4882a593Smuzhiyun 	debug("HOST_CTL 0x%x\n", tmp);
328*4882a593Smuzhiyun 	writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
329*4882a593Smuzhiyun 	tmp = readl(mmio + HOST_CTL);
330*4882a593Smuzhiyun 	debug("HOST_CTL 0x%x\n", tmp);
331*4882a593Smuzhiyun #if !defined(CONFIG_DM_SCSI)
332*4882a593Smuzhiyun #ifndef CONFIG_SCSI_AHCI_PLAT
333*4882a593Smuzhiyun # ifdef CONFIG_DM_PCI
334*4882a593Smuzhiyun 	dm_pci_read_config16(dev, PCI_COMMAND, &tmp16);
335*4882a593Smuzhiyun 	tmp |= PCI_COMMAND_MASTER;
336*4882a593Smuzhiyun 	dm_pci_write_config16(dev, PCI_COMMAND, tmp16);
337*4882a593Smuzhiyun # else
338*4882a593Smuzhiyun 	pci_read_config_word(pdev, PCI_COMMAND, &tmp16);
339*4882a593Smuzhiyun 	tmp |= PCI_COMMAND_MASTER;
340*4882a593Smuzhiyun 	pci_write_config_word(pdev, PCI_COMMAND, tmp16);
341*4882a593Smuzhiyun # endif
342*4882a593Smuzhiyun #endif
343*4882a593Smuzhiyun #endif
344*4882a593Smuzhiyun 	return 0;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 
ahci_print_info(struct ahci_uc_priv * uc_priv)348*4882a593Smuzhiyun static void ahci_print_info(struct ahci_uc_priv *uc_priv)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun #if !defined(CONFIG_SCSI_AHCI_PLAT) && !defined(CONFIG_DM_SCSI)
351*4882a593Smuzhiyun # if defined(CONFIG_DM_PCI)
352*4882a593Smuzhiyun 	struct udevice *dev = uc_priv->dev;
353*4882a593Smuzhiyun # else
354*4882a593Smuzhiyun 	pci_dev_t pdev = uc_priv->dev;
355*4882a593Smuzhiyun # endif
356*4882a593Smuzhiyun 	u16 cc;
357*4882a593Smuzhiyun #endif
358*4882a593Smuzhiyun 	void __iomem *mmio = uc_priv->mmio_base;
359*4882a593Smuzhiyun 	u32 vers, cap, cap2, impl, speed;
360*4882a593Smuzhiyun 	const char *speed_s;
361*4882a593Smuzhiyun 	const char *scc_s;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	vers = readl(mmio + HOST_VERSION);
364*4882a593Smuzhiyun 	cap = uc_priv->cap;
365*4882a593Smuzhiyun 	cap2 = readl(mmio + HOST_CAP2);
366*4882a593Smuzhiyun 	impl = uc_priv->port_map;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	speed = (cap >> 20) & 0xf;
369*4882a593Smuzhiyun 	if (speed == 1)
370*4882a593Smuzhiyun 		speed_s = "1.5";
371*4882a593Smuzhiyun 	else if (speed == 2)
372*4882a593Smuzhiyun 		speed_s = "3";
373*4882a593Smuzhiyun 	else if (speed == 3)
374*4882a593Smuzhiyun 		speed_s = "6";
375*4882a593Smuzhiyun 	else
376*4882a593Smuzhiyun 		speed_s = "?";
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun #if defined(CONFIG_SCSI_AHCI_PLAT) || defined(CONFIG_DM_SCSI)
379*4882a593Smuzhiyun 	scc_s = "SATA";
380*4882a593Smuzhiyun #else
381*4882a593Smuzhiyun # ifdef CONFIG_DM_PCI
382*4882a593Smuzhiyun 	dm_pci_read_config16(dev, 0x0a, &cc);
383*4882a593Smuzhiyun # else
384*4882a593Smuzhiyun 	pci_read_config_word(pdev, 0x0a, &cc);
385*4882a593Smuzhiyun # endif
386*4882a593Smuzhiyun 	if (cc == 0x0101)
387*4882a593Smuzhiyun 		scc_s = "IDE";
388*4882a593Smuzhiyun 	else if (cc == 0x0106)
389*4882a593Smuzhiyun 		scc_s = "SATA";
390*4882a593Smuzhiyun 	else if (cc == 0x0104)
391*4882a593Smuzhiyun 		scc_s = "RAID";
392*4882a593Smuzhiyun 	else
393*4882a593Smuzhiyun 		scc_s = "unknown";
394*4882a593Smuzhiyun #endif
395*4882a593Smuzhiyun 	printf("AHCI %02x%02x.%02x%02x "
396*4882a593Smuzhiyun 	       "%u slots %u ports %s Gbps 0x%x impl %s mode\n",
397*4882a593Smuzhiyun 	       (vers >> 24) & 0xff,
398*4882a593Smuzhiyun 	       (vers >> 16) & 0xff,
399*4882a593Smuzhiyun 	       (vers >> 8) & 0xff,
400*4882a593Smuzhiyun 	       vers & 0xff,
401*4882a593Smuzhiyun 	       ((cap >> 8) & 0x1f) + 1, (cap & 0x1f) + 1, speed_s, impl, scc_s);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	printf("flags: "
404*4882a593Smuzhiyun 	       "%s%s%s%s%s%s%s"
405*4882a593Smuzhiyun 	       "%s%s%s%s%s%s%s"
406*4882a593Smuzhiyun 	       "%s%s%s%s%s%s\n",
407*4882a593Smuzhiyun 	       cap & (1 << 31) ? "64bit " : "",
408*4882a593Smuzhiyun 	       cap & (1 << 30) ? "ncq " : "",
409*4882a593Smuzhiyun 	       cap & (1 << 28) ? "ilck " : "",
410*4882a593Smuzhiyun 	       cap & (1 << 27) ? "stag " : "",
411*4882a593Smuzhiyun 	       cap & (1 << 26) ? "pm " : "",
412*4882a593Smuzhiyun 	       cap & (1 << 25) ? "led " : "",
413*4882a593Smuzhiyun 	       cap & (1 << 24) ? "clo " : "",
414*4882a593Smuzhiyun 	       cap & (1 << 19) ? "nz " : "",
415*4882a593Smuzhiyun 	       cap & (1 << 18) ? "only " : "",
416*4882a593Smuzhiyun 	       cap & (1 << 17) ? "pmp " : "",
417*4882a593Smuzhiyun 	       cap & (1 << 16) ? "fbss " : "",
418*4882a593Smuzhiyun 	       cap & (1 << 15) ? "pio " : "",
419*4882a593Smuzhiyun 	       cap & (1 << 14) ? "slum " : "",
420*4882a593Smuzhiyun 	       cap & (1 << 13) ? "part " : "",
421*4882a593Smuzhiyun 	       cap & (1 << 7) ? "ccc " : "",
422*4882a593Smuzhiyun 	       cap & (1 << 6) ? "ems " : "",
423*4882a593Smuzhiyun 	       cap & (1 << 5) ? "sxs " : "",
424*4882a593Smuzhiyun 	       cap2 & (1 << 2) ? "apst " : "",
425*4882a593Smuzhiyun 	       cap2 & (1 << 1) ? "nvmp " : "",
426*4882a593Smuzhiyun 	       cap2 & (1 << 0) ? "boh " : "");
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun #if defined(CONFIG_DM_SCSI) || !defined(CONFIG_SCSI_AHCI_PLAT)
430*4882a593Smuzhiyun # if defined(CONFIG_DM_PCI) || defined(CONFIG_DM_SCSI)
ahci_init_one(struct ahci_uc_priv * uc_priv,struct udevice * dev)431*4882a593Smuzhiyun static int ahci_init_one(struct ahci_uc_priv *uc_priv, struct udevice *dev)
432*4882a593Smuzhiyun # else
433*4882a593Smuzhiyun static int ahci_init_one(struct ahci_uc_priv *uc_priv, pci_dev_t dev)
434*4882a593Smuzhiyun # endif
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun #if !defined(CONFIG_DM_SCSI)
437*4882a593Smuzhiyun 	u16 vendor;
438*4882a593Smuzhiyun #endif
439*4882a593Smuzhiyun 	int rc;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	uc_priv->dev = dev;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	uc_priv->host_flags = ATA_FLAG_SATA
444*4882a593Smuzhiyun 				| ATA_FLAG_NO_LEGACY
445*4882a593Smuzhiyun 				| ATA_FLAG_MMIO
446*4882a593Smuzhiyun 				| ATA_FLAG_PIO_DMA
447*4882a593Smuzhiyun 				| ATA_FLAG_NO_ATAPI;
448*4882a593Smuzhiyun 	uc_priv->pio_mask = 0x1f;
449*4882a593Smuzhiyun 	uc_priv->udma_mask = 0x7f;	/*Fixme,assume to support UDMA6 */
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun #if !defined(CONFIG_DM_SCSI)
452*4882a593Smuzhiyun #ifdef CONFIG_DM_PCI
453*4882a593Smuzhiyun 	uc_priv->mmio_base = dm_pci_map_bar(dev, PCI_BASE_ADDRESS_5,
454*4882a593Smuzhiyun 					      PCI_REGION_MEM);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	/* Take from kernel:
457*4882a593Smuzhiyun 	 * JMicron-specific fixup:
458*4882a593Smuzhiyun 	 * make sure we're in AHCI mode
459*4882a593Smuzhiyun 	 */
460*4882a593Smuzhiyun 	dm_pci_read_config16(dev, PCI_VENDOR_ID, &vendor);
461*4882a593Smuzhiyun 	if (vendor == 0x197b)
462*4882a593Smuzhiyun 		dm_pci_write_config8(dev, 0x41, 0xa1);
463*4882a593Smuzhiyun #else
464*4882a593Smuzhiyun 	uc_priv->mmio_base = pci_map_bar(dev, PCI_BASE_ADDRESS_5,
465*4882a593Smuzhiyun 					   PCI_REGION_MEM);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	/* Take from kernel:
468*4882a593Smuzhiyun 	 * JMicron-specific fixup:
469*4882a593Smuzhiyun 	 * make sure we're in AHCI mode
470*4882a593Smuzhiyun 	 */
471*4882a593Smuzhiyun 	pci_read_config_word(dev, PCI_VENDOR_ID, &vendor);
472*4882a593Smuzhiyun 	if (vendor == 0x197b)
473*4882a593Smuzhiyun 		pci_write_config_byte(dev, 0x41, 0xa1);
474*4882a593Smuzhiyun #endif
475*4882a593Smuzhiyun #else
476*4882a593Smuzhiyun 	struct scsi_platdata *plat = dev_get_uclass_platdata(dev);
477*4882a593Smuzhiyun 	uc_priv->mmio_base = (void *)plat->base;
478*4882a593Smuzhiyun #endif
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	debug("ahci mmio_base=0x%p\n", uc_priv->mmio_base);
481*4882a593Smuzhiyun 	/* initialize adapter */
482*4882a593Smuzhiyun 	rc = ahci_host_init(uc_priv);
483*4882a593Smuzhiyun 	if (rc)
484*4882a593Smuzhiyun 		goto err_out;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	ahci_print_info(uc_priv);
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	return 0;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun       err_out:
491*4882a593Smuzhiyun 	return rc;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun #endif
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun #define MAX_DATA_BYTE_COUNT  (4*1024*1024)
496*4882a593Smuzhiyun 
ahci_fill_sg(struct ahci_uc_priv * uc_priv,u8 port,unsigned char * buf,int buf_len)497*4882a593Smuzhiyun static int ahci_fill_sg(struct ahci_uc_priv *uc_priv, u8 port,
498*4882a593Smuzhiyun 			unsigned char *buf, int buf_len)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun 	struct ahci_ioports *pp = &(uc_priv->port[port]);
501*4882a593Smuzhiyun 	struct ahci_sg *ahci_sg = pp->cmd_tbl_sg;
502*4882a593Smuzhiyun 	u32 sg_count;
503*4882a593Smuzhiyun 	int i;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	sg_count = ((buf_len - 1) / MAX_DATA_BYTE_COUNT) + 1;
506*4882a593Smuzhiyun 	if (sg_count > AHCI_MAX_SG) {
507*4882a593Smuzhiyun 		printf("Error:Too much sg!\n");
508*4882a593Smuzhiyun 		return -1;
509*4882a593Smuzhiyun 	}
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	for (i = 0; i < sg_count; i++) {
512*4882a593Smuzhiyun 		/* We assume virt=phys */
513*4882a593Smuzhiyun 		phys_addr_t pa = (unsigned long)buf + i * MAX_DATA_BYTE_COUNT;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 		ahci_sg->addr = cpu_to_le32(lower_32_bits(pa));
516*4882a593Smuzhiyun 		ahci_sg->addr_hi = cpu_to_le32(upper_32_bits(pa));
517*4882a593Smuzhiyun 		if (ahci_sg->addr_hi && !(uc_priv->cap & AHCI_CAP_S64A)) {
518*4882a593Smuzhiyun 			printf("Error: DMA address too high\n");
519*4882a593Smuzhiyun 			return -1;
520*4882a593Smuzhiyun 		}
521*4882a593Smuzhiyun 		ahci_sg->flags_size = cpu_to_le32(0x3fffff &
522*4882a593Smuzhiyun 					  (buf_len < MAX_DATA_BYTE_COUNT
523*4882a593Smuzhiyun 					   ? (buf_len - 1)
524*4882a593Smuzhiyun 					   : (MAX_DATA_BYTE_COUNT - 1)));
525*4882a593Smuzhiyun 		ahci_sg++;
526*4882a593Smuzhiyun 		buf_len -= MAX_DATA_BYTE_COUNT;
527*4882a593Smuzhiyun 	}
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	return sg_count;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 
ahci_fill_cmd_slot(struct ahci_ioports * pp,u32 opts)533*4882a593Smuzhiyun static void ahci_fill_cmd_slot(struct ahci_ioports *pp, u32 opts)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun 	pp->cmd_slot->opts = cpu_to_le32(opts);
536*4882a593Smuzhiyun 	pp->cmd_slot->status = 0;
537*4882a593Smuzhiyun 	pp->cmd_slot->tbl_addr = cpu_to_le32((u32)pp->cmd_tbl & 0xffffffff);
538*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
539*4882a593Smuzhiyun 	pp->cmd_slot->tbl_addr_hi =
540*4882a593Smuzhiyun 	    cpu_to_le32((u32)(((pp->cmd_tbl) >> 16) >> 16));
541*4882a593Smuzhiyun #endif
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun 
wait_spinup(void __iomem * port_mmio)544*4882a593Smuzhiyun static int wait_spinup(void __iomem *port_mmio)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	ulong start;
547*4882a593Smuzhiyun 	u32 tf_data;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	start = get_timer(0);
550*4882a593Smuzhiyun 	do {
551*4882a593Smuzhiyun 		tf_data = readl(port_mmio + PORT_TFDATA);
552*4882a593Smuzhiyun 		if (!(tf_data & ATA_BUSY))
553*4882a593Smuzhiyun 			return 0;
554*4882a593Smuzhiyun 	} while (get_timer(start) < WAIT_MS_SPINUP);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	return -ETIMEDOUT;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun 
ahci_port_start(struct ahci_uc_priv * uc_priv,u8 port)559*4882a593Smuzhiyun static int ahci_port_start(struct ahci_uc_priv *uc_priv, u8 port)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun 	struct ahci_ioports *pp = &(uc_priv->port[port]);
562*4882a593Smuzhiyun 	void __iomem *port_mmio = pp->port_mmio;
563*4882a593Smuzhiyun 	u64 dma_addr;
564*4882a593Smuzhiyun 	u32 port_status;
565*4882a593Smuzhiyun 	void __iomem *mem;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	debug("Enter start port: %d\n", port);
568*4882a593Smuzhiyun 	port_status = readl(port_mmio + PORT_SCR_STAT);
569*4882a593Smuzhiyun 	debug("Port %d status: %x\n", port, port_status);
570*4882a593Smuzhiyun 	if ((port_status & 0xf) != 0x03) {
571*4882a593Smuzhiyun 		printf("No Link on this port!\n");
572*4882a593Smuzhiyun 		return -1;
573*4882a593Smuzhiyun 	}
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	mem = memalign(2048, AHCI_PORT_PRIV_DMA_SZ);
576*4882a593Smuzhiyun 	if (!mem) {
577*4882a593Smuzhiyun 		free(pp);
578*4882a593Smuzhiyun 		printf("%s: No mem for table!\n", __func__);
579*4882a593Smuzhiyun 		return -ENOMEM;
580*4882a593Smuzhiyun 	}
581*4882a593Smuzhiyun 	memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	/*
584*4882a593Smuzhiyun 	 * First item in chunk of DMA memory: 32-slot command table,
585*4882a593Smuzhiyun 	 * 32 bytes each in size
586*4882a593Smuzhiyun 	 */
587*4882a593Smuzhiyun 	pp->cmd_slot =
588*4882a593Smuzhiyun 		(struct ahci_cmd_hdr *)(uintptr_t)virt_to_phys((void *)mem);
589*4882a593Smuzhiyun 	debug("cmd_slot = %p\n", pp->cmd_slot);
590*4882a593Smuzhiyun 	mem += (AHCI_CMD_SLOT_SZ + 224);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	/*
593*4882a593Smuzhiyun 	 * Second item: Received-FIS area
594*4882a593Smuzhiyun 	 */
595*4882a593Smuzhiyun 	pp->rx_fis = virt_to_phys((void *)mem);
596*4882a593Smuzhiyun 	mem += AHCI_RX_FIS_SZ;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	/*
599*4882a593Smuzhiyun 	 * Third item: data area for storing a single command
600*4882a593Smuzhiyun 	 * and its scatter-gather table
601*4882a593Smuzhiyun 	 */
602*4882a593Smuzhiyun 	pp->cmd_tbl = virt_to_phys((void *)mem);
603*4882a593Smuzhiyun 	debug("cmd_tbl_dma = %lx\n", pp->cmd_tbl);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	mem += AHCI_CMD_TBL_HDR;
606*4882a593Smuzhiyun 	pp->cmd_tbl_sg =
607*4882a593Smuzhiyun 			(struct ahci_sg *)(uintptr_t)virt_to_phys((void *)mem);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	dma_addr = (ulong)pp->cmd_slot;
610*4882a593Smuzhiyun 	writel_with_flush(dma_addr, port_mmio + PORT_LST_ADDR);
611*4882a593Smuzhiyun 	writel_with_flush(dma_addr >> 32, port_mmio + PORT_LST_ADDR_HI);
612*4882a593Smuzhiyun 	dma_addr = (ulong)pp->rx_fis;
613*4882a593Smuzhiyun 	writel_with_flush(dma_addr, port_mmio + PORT_FIS_ADDR);
614*4882a593Smuzhiyun 	writel_with_flush(dma_addr >> 32, port_mmio + PORT_FIS_ADDR_HI);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun #ifdef CONFIG_SUNXI_AHCI
617*4882a593Smuzhiyun 	sunxi_dma_init(port_mmio);
618*4882a593Smuzhiyun #endif
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	writel_with_flush(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
621*4882a593Smuzhiyun 			  PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
622*4882a593Smuzhiyun 			  PORT_CMD_START, port_mmio + PORT_CMD);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	debug("Exit start port %d\n", port);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	/*
627*4882a593Smuzhiyun 	 * Make sure interface is not busy based on error and status
628*4882a593Smuzhiyun 	 * information from task file data register before proceeding
629*4882a593Smuzhiyun 	 */
630*4882a593Smuzhiyun 	return wait_spinup(port_mmio);
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 
ahci_device_data_io(struct ahci_uc_priv * uc_priv,u8 port,u8 * fis,int fis_len,u8 * buf,int buf_len,u8 is_write)634*4882a593Smuzhiyun static int ahci_device_data_io(struct ahci_uc_priv *uc_priv, u8 port, u8 *fis,
635*4882a593Smuzhiyun 			       int fis_len, u8 *buf, int buf_len, u8 is_write)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	struct ahci_ioports *pp = &(uc_priv->port[port]);
639*4882a593Smuzhiyun 	void __iomem *port_mmio = pp->port_mmio;
640*4882a593Smuzhiyun 	u32 opts;
641*4882a593Smuzhiyun 	u32 port_status;
642*4882a593Smuzhiyun 	int sg_count;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	debug("Enter %s: for port %d\n", __func__, port);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	if (port > uc_priv->n_ports) {
647*4882a593Smuzhiyun 		printf("Invalid port number %d\n", port);
648*4882a593Smuzhiyun 		return -1;
649*4882a593Smuzhiyun 	}
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	port_status = readl(port_mmio + PORT_SCR_STAT);
652*4882a593Smuzhiyun 	if ((port_status & 0xf) != 0x03) {
653*4882a593Smuzhiyun 		debug("No Link on port %d!\n", port);
654*4882a593Smuzhiyun 		return -1;
655*4882a593Smuzhiyun 	}
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	memcpy((unsigned char *)pp->cmd_tbl, fis, fis_len);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	sg_count = ahci_fill_sg(uc_priv, port, buf, buf_len);
660*4882a593Smuzhiyun 	opts = (fis_len >> 2) | (sg_count << 16) | (is_write << 6);
661*4882a593Smuzhiyun 	ahci_fill_cmd_slot(pp, opts);
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	ahci_dcache_flush_sata_cmd(pp);
664*4882a593Smuzhiyun 	ahci_dcache_flush_range((unsigned long)buf, (unsigned long)buf_len);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	writel_with_flush(1, port_mmio + PORT_CMD_ISSUE);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE,
669*4882a593Smuzhiyun 				WAIT_MS_DATAIO, 0x1)) {
670*4882a593Smuzhiyun 		printf("timeout exit!\n");
671*4882a593Smuzhiyun 		return -1;
672*4882a593Smuzhiyun 	}
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	ahci_dcache_invalidate_range((unsigned long)buf,
675*4882a593Smuzhiyun 				     (unsigned long)buf_len);
676*4882a593Smuzhiyun 	debug("%s: %d byte transferred.\n", __func__, pp->cmd_slot->status);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	return 0;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 
ata_id_strcpy(u16 * target,u16 * src,int len)682*4882a593Smuzhiyun static char *ata_id_strcpy(u16 *target, u16 *src, int len)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun 	int i;
685*4882a593Smuzhiyun 	for (i = 0; i < len / 2; i++)
686*4882a593Smuzhiyun 		target[i] = swab16(src[i]);
687*4882a593Smuzhiyun 	return (char *)target;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun /*
691*4882a593Smuzhiyun  * SCSI INQUIRY command operation.
692*4882a593Smuzhiyun  */
ata_scsiop_inquiry(struct ahci_uc_priv * uc_priv,struct scsi_cmd * pccb)693*4882a593Smuzhiyun static int ata_scsiop_inquiry(struct ahci_uc_priv *uc_priv,
694*4882a593Smuzhiyun 			      struct scsi_cmd *pccb)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun 	static const u8 hdr[] = {
697*4882a593Smuzhiyun 		0,
698*4882a593Smuzhiyun 		0,
699*4882a593Smuzhiyun 		0x5,		/* claim SPC-3 version compatibility */
700*4882a593Smuzhiyun 		2,
701*4882a593Smuzhiyun 		95 - 4,
702*4882a593Smuzhiyun 	};
703*4882a593Smuzhiyun 	u8 fis[20];
704*4882a593Smuzhiyun 	u16 *idbuf;
705*4882a593Smuzhiyun 	ALLOC_CACHE_ALIGN_BUFFER(u16, tmpid, ATA_ID_WORDS);
706*4882a593Smuzhiyun 	u8 port;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	/* Clean ccb data buffer */
709*4882a593Smuzhiyun 	memset(pccb->pdata, 0, pccb->datalen);
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	memcpy(pccb->pdata, hdr, sizeof(hdr));
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	if (pccb->datalen <= 35)
714*4882a593Smuzhiyun 		return 0;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	memset(fis, 0, sizeof(fis));
717*4882a593Smuzhiyun 	/* Construct the FIS */
718*4882a593Smuzhiyun 	fis[0] = 0x27;		/* Host to device FIS. */
719*4882a593Smuzhiyun 	fis[1] = 1 << 7;	/* Command FIS. */
720*4882a593Smuzhiyun 	fis[2] = ATA_CMD_ID_ATA; /* Command byte. */
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	/* Read id from sata */
723*4882a593Smuzhiyun 	port = pccb->target;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	if (ahci_device_data_io(uc_priv, port, (u8 *)&fis, sizeof(fis),
726*4882a593Smuzhiyun 				(u8 *)tmpid, ATA_ID_WORDS * 2, 0)) {
727*4882a593Smuzhiyun 		debug("scsi_ahci: SCSI inquiry command failure.\n");
728*4882a593Smuzhiyun 		return -EIO;
729*4882a593Smuzhiyun 	}
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	if (!uc_priv->ataid[port]) {
732*4882a593Smuzhiyun 		uc_priv->ataid[port] = malloc(ATA_ID_WORDS * 2);
733*4882a593Smuzhiyun 		if (!uc_priv->ataid[port]) {
734*4882a593Smuzhiyun 			printf("%s: No memory for ataid[port]\n", __func__);
735*4882a593Smuzhiyun 			return -ENOMEM;
736*4882a593Smuzhiyun 		}
737*4882a593Smuzhiyun 	}
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	idbuf = uc_priv->ataid[port];
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	memcpy(idbuf, tmpid, ATA_ID_WORDS * 2);
742*4882a593Smuzhiyun 	ata_swap_buf_le16(idbuf, ATA_ID_WORDS);
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	memcpy(&pccb->pdata[8], "ATA     ", 8);
745*4882a593Smuzhiyun 	ata_id_strcpy((u16 *)&pccb->pdata[16], &idbuf[ATA_ID_PROD], 16);
746*4882a593Smuzhiyun 	ata_id_strcpy((u16 *)&pccb->pdata[32], &idbuf[ATA_ID_FW_REV], 4);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun #ifdef DEBUG
749*4882a593Smuzhiyun 	ata_dump_id(idbuf);
750*4882a593Smuzhiyun #endif
751*4882a593Smuzhiyun 	return 0;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun /*
756*4882a593Smuzhiyun  * SCSI READ10/WRITE10 command operation.
757*4882a593Smuzhiyun  */
ata_scsiop_read_write(struct ahci_uc_priv * uc_priv,struct scsi_cmd * pccb,u8 is_write)758*4882a593Smuzhiyun static int ata_scsiop_read_write(struct ahci_uc_priv *uc_priv,
759*4882a593Smuzhiyun 				 struct scsi_cmd *pccb, u8 is_write)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun 	lbaint_t lba = 0;
762*4882a593Smuzhiyun 	u16 blocks = 0;
763*4882a593Smuzhiyun 	u8 fis[20];
764*4882a593Smuzhiyun 	u8 *user_buffer = pccb->pdata;
765*4882a593Smuzhiyun 	u32 user_buffer_size = pccb->datalen;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	/* Retrieve the base LBA number from the ccb structure. */
768*4882a593Smuzhiyun 	if (pccb->cmd[0] == SCSI_READ16) {
769*4882a593Smuzhiyun 		memcpy(&lba, pccb->cmd + 2, 8);
770*4882a593Smuzhiyun 		lba = be64_to_cpu(lba);
771*4882a593Smuzhiyun 	} else {
772*4882a593Smuzhiyun 		u32 temp;
773*4882a593Smuzhiyun 		memcpy(&temp, pccb->cmd + 2, 4);
774*4882a593Smuzhiyun 		lba = be32_to_cpu(temp);
775*4882a593Smuzhiyun 	}
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	/*
778*4882a593Smuzhiyun 	 * Retrieve the base LBA number and the block count from
779*4882a593Smuzhiyun 	 * the ccb structure.
780*4882a593Smuzhiyun 	 *
781*4882a593Smuzhiyun 	 * For 10-byte and 16-byte SCSI R/W commands, transfer
782*4882a593Smuzhiyun 	 * length 0 means transfer 0 block of data.
783*4882a593Smuzhiyun 	 * However, for ATA R/W commands, sector count 0 means
784*4882a593Smuzhiyun 	 * 256 or 65536 sectors, not 0 sectors as in SCSI.
785*4882a593Smuzhiyun 	 *
786*4882a593Smuzhiyun 	 * WARNING: one or two older ATA drives treat 0 as 0...
787*4882a593Smuzhiyun 	 */
788*4882a593Smuzhiyun 	if (pccb->cmd[0] == SCSI_READ16)
789*4882a593Smuzhiyun 		blocks = (((u16)pccb->cmd[13]) << 8) | ((u16) pccb->cmd[14]);
790*4882a593Smuzhiyun 	else
791*4882a593Smuzhiyun 		blocks = (((u16)pccb->cmd[7]) << 8) | ((u16) pccb->cmd[8]);
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	debug("scsi_ahci: %s %u blocks starting from lba 0x" LBAFU "\n",
794*4882a593Smuzhiyun 	      is_write ?  "write" : "read", blocks, lba);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	/* Preset the FIS */
797*4882a593Smuzhiyun 	memset(fis, 0, sizeof(fis));
798*4882a593Smuzhiyun 	fis[0] = 0x27;		 /* Host to device FIS. */
799*4882a593Smuzhiyun 	fis[1] = 1 << 7;	 /* Command FIS. */
800*4882a593Smuzhiyun 	/* Command byte (read/write). */
801*4882a593Smuzhiyun 	fis[2] = is_write ? ATA_CMD_WRITE_EXT : ATA_CMD_READ_EXT;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	while (blocks) {
804*4882a593Smuzhiyun 		u16 now_blocks; /* number of blocks per iteration */
805*4882a593Smuzhiyun 		u32 transfer_size; /* number of bytes per iteration */
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 		now_blocks = min((u16)MAX_SATA_BLOCKS_READ_WRITE, blocks);
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 		transfer_size = ATA_SECT_SIZE * now_blocks;
810*4882a593Smuzhiyun 		if (transfer_size > user_buffer_size) {
811*4882a593Smuzhiyun 			printf("scsi_ahci: Error: buffer too small.\n");
812*4882a593Smuzhiyun 			return -EIO;
813*4882a593Smuzhiyun 		}
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 		/*
816*4882a593Smuzhiyun 		 * LBA48 SATA command but only use 32bit address range within
817*4882a593Smuzhiyun 		 * that (unless we've enabled 64bit LBA support). The next
818*4882a593Smuzhiyun 		 * smaller command range (28bit) is too small.
819*4882a593Smuzhiyun 		 */
820*4882a593Smuzhiyun 		fis[4] = (lba >> 0) & 0xff;
821*4882a593Smuzhiyun 		fis[5] = (lba >> 8) & 0xff;
822*4882a593Smuzhiyun 		fis[6] = (lba >> 16) & 0xff;
823*4882a593Smuzhiyun 		fis[7] = 1 << 6; /* device reg: set LBA mode */
824*4882a593Smuzhiyun 		fis[8] = ((lba >> 24) & 0xff);
825*4882a593Smuzhiyun #ifdef CONFIG_SYS_64BIT_LBA
826*4882a593Smuzhiyun 		if (pccb->cmd[0] == SCSI_READ16) {
827*4882a593Smuzhiyun 			fis[9] = ((lba >> 32) & 0xff);
828*4882a593Smuzhiyun 			fis[10] = ((lba >> 40) & 0xff);
829*4882a593Smuzhiyun 		}
830*4882a593Smuzhiyun #endif
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 		fis[3] = 0xe0; /* features */
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 		/* Block (sector) count */
835*4882a593Smuzhiyun 		fis[12] = (now_blocks >> 0) & 0xff;
836*4882a593Smuzhiyun 		fis[13] = (now_blocks >> 8) & 0xff;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 		/* Read/Write from ahci */
839*4882a593Smuzhiyun 		if (ahci_device_data_io(uc_priv, pccb->target, (u8 *)&fis,
840*4882a593Smuzhiyun 					sizeof(fis), user_buffer, transfer_size,
841*4882a593Smuzhiyun 					is_write)) {
842*4882a593Smuzhiyun 			debug("scsi_ahci: SCSI %s10 command failure.\n",
843*4882a593Smuzhiyun 			      is_write ? "WRITE" : "READ");
844*4882a593Smuzhiyun 			return -EIO;
845*4882a593Smuzhiyun 		}
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 		/* If this transaction is a write, do a following flush.
848*4882a593Smuzhiyun 		 * Writes in u-boot are so rare, and the logic to know when is
849*4882a593Smuzhiyun 		 * the last write and do a flush only there is sufficiently
850*4882a593Smuzhiyun 		 * difficult. Just do a flush after every write. This incurs,
851*4882a593Smuzhiyun 		 * usually, one extra flush when the rare writes do happen.
852*4882a593Smuzhiyun 		 */
853*4882a593Smuzhiyun 		if (is_write) {
854*4882a593Smuzhiyun 			if (-EIO == ata_io_flush(uc_priv, pccb->target))
855*4882a593Smuzhiyun 				return -EIO;
856*4882a593Smuzhiyun 		}
857*4882a593Smuzhiyun 		user_buffer += transfer_size;
858*4882a593Smuzhiyun 		user_buffer_size -= transfer_size;
859*4882a593Smuzhiyun 		blocks -= now_blocks;
860*4882a593Smuzhiyun 		lba += now_blocks;
861*4882a593Smuzhiyun 	}
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	return 0;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun /*
868*4882a593Smuzhiyun  * SCSI READ CAPACITY10 command operation.
869*4882a593Smuzhiyun  */
ata_scsiop_read_capacity10(struct ahci_uc_priv * uc_priv,struct scsi_cmd * pccb)870*4882a593Smuzhiyun static int ata_scsiop_read_capacity10(struct ahci_uc_priv *uc_priv,
871*4882a593Smuzhiyun 				      struct scsi_cmd *pccb)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun 	u32 cap;
874*4882a593Smuzhiyun 	u64 cap64;
875*4882a593Smuzhiyun 	u32 block_size;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	if (!uc_priv->ataid[pccb->target]) {
878*4882a593Smuzhiyun 		printf("scsi_ahci: SCSI READ CAPACITY10 command failure. "
879*4882a593Smuzhiyun 		       "\tNo ATA info!\n"
880*4882a593Smuzhiyun 		       "\tPlease run SCSI command INQUIRY first!\n");
881*4882a593Smuzhiyun 		return -EPERM;
882*4882a593Smuzhiyun 	}
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	cap64 = ata_id_n_sectors(uc_priv->ataid[pccb->target]);
885*4882a593Smuzhiyun 	if (cap64 > 0x100000000ULL)
886*4882a593Smuzhiyun 		cap64 = 0xffffffff;
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	cap = cpu_to_be32(cap64);
889*4882a593Smuzhiyun 	memcpy(pccb->pdata, &cap, sizeof(cap));
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	block_size = cpu_to_be32((u32)512);
892*4882a593Smuzhiyun 	memcpy(&pccb->pdata[4], &block_size, 4);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	return 0;
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun /*
899*4882a593Smuzhiyun  * SCSI READ CAPACITY16 command operation.
900*4882a593Smuzhiyun  */
ata_scsiop_read_capacity16(struct ahci_uc_priv * uc_priv,struct scsi_cmd * pccb)901*4882a593Smuzhiyun static int ata_scsiop_read_capacity16(struct ahci_uc_priv *uc_priv,
902*4882a593Smuzhiyun 				      struct scsi_cmd *pccb)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun 	u64 cap;
905*4882a593Smuzhiyun 	u64 block_size;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	if (!uc_priv->ataid[pccb->target]) {
908*4882a593Smuzhiyun 		printf("scsi_ahci: SCSI READ CAPACITY16 command failure. "
909*4882a593Smuzhiyun 		       "\tNo ATA info!\n"
910*4882a593Smuzhiyun 		       "\tPlease run SCSI command INQUIRY first!\n");
911*4882a593Smuzhiyun 		return -EPERM;
912*4882a593Smuzhiyun 	}
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	cap = ata_id_n_sectors(uc_priv->ataid[pccb->target]);
915*4882a593Smuzhiyun 	cap = cpu_to_be64(cap);
916*4882a593Smuzhiyun 	memcpy(pccb->pdata, &cap, sizeof(cap));
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	block_size = cpu_to_be64((u64)512);
919*4882a593Smuzhiyun 	memcpy(&pccb->pdata[8], &block_size, 8);
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	return 0;
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun /*
926*4882a593Smuzhiyun  * SCSI TEST UNIT READY command operation.
927*4882a593Smuzhiyun  */
ata_scsiop_test_unit_ready(struct ahci_uc_priv * uc_priv,struct scsi_cmd * pccb)928*4882a593Smuzhiyun static int ata_scsiop_test_unit_ready(struct ahci_uc_priv *uc_priv,
929*4882a593Smuzhiyun 				      struct scsi_cmd *pccb)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun 	return (uc_priv->ataid[pccb->target]) ? 0 : -EPERM;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 
ahci_scsi_exec(struct udevice * dev,struct scsi_cmd * pccb)935*4882a593Smuzhiyun static int ahci_scsi_exec(struct udevice *dev, struct scsi_cmd *pccb)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun 	struct ahci_uc_priv *uc_priv;
938*4882a593Smuzhiyun #ifdef CONFIG_DM_SCSI
939*4882a593Smuzhiyun 	uc_priv = dev_get_uclass_priv(dev->parent);
940*4882a593Smuzhiyun #else
941*4882a593Smuzhiyun 	uc_priv = probe_ent;
942*4882a593Smuzhiyun #endif
943*4882a593Smuzhiyun 	int ret;
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	switch (pccb->cmd[0]) {
946*4882a593Smuzhiyun 	case SCSI_READ16:
947*4882a593Smuzhiyun 	case SCSI_READ10:
948*4882a593Smuzhiyun 		ret = ata_scsiop_read_write(uc_priv, pccb, 0);
949*4882a593Smuzhiyun 		break;
950*4882a593Smuzhiyun 	case SCSI_WRITE10:
951*4882a593Smuzhiyun 		ret = ata_scsiop_read_write(uc_priv, pccb, 1);
952*4882a593Smuzhiyun 		break;
953*4882a593Smuzhiyun 	case SCSI_RD_CAPAC10:
954*4882a593Smuzhiyun 		ret = ata_scsiop_read_capacity10(uc_priv, pccb);
955*4882a593Smuzhiyun 		break;
956*4882a593Smuzhiyun 	case SCSI_RD_CAPAC16:
957*4882a593Smuzhiyun 		ret = ata_scsiop_read_capacity16(uc_priv, pccb);
958*4882a593Smuzhiyun 		break;
959*4882a593Smuzhiyun 	case SCSI_TST_U_RDY:
960*4882a593Smuzhiyun 		ret = ata_scsiop_test_unit_ready(uc_priv, pccb);
961*4882a593Smuzhiyun 		break;
962*4882a593Smuzhiyun 	case SCSI_INQUIRY:
963*4882a593Smuzhiyun 		ret = ata_scsiop_inquiry(uc_priv, pccb);
964*4882a593Smuzhiyun 		break;
965*4882a593Smuzhiyun 	default:
966*4882a593Smuzhiyun 		printf("Unsupport SCSI command 0x%02x\n", pccb->cmd[0]);
967*4882a593Smuzhiyun 		return -ENOTSUPP;
968*4882a593Smuzhiyun 	}
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	if (ret) {
971*4882a593Smuzhiyun 		debug("SCSI command 0x%02x ret errno %d\n", pccb->cmd[0], ret);
972*4882a593Smuzhiyun 		return ret;
973*4882a593Smuzhiyun 	}
974*4882a593Smuzhiyun 	return 0;
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun 
ahci_start_ports(struct ahci_uc_priv * uc_priv)978*4882a593Smuzhiyun static int ahci_start_ports(struct ahci_uc_priv *uc_priv)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun 	u32 linkmap;
981*4882a593Smuzhiyun 	int i;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	linkmap = uc_priv->link_port_map;
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	for (i = 0; i < uc_priv->n_ports; i++) {
986*4882a593Smuzhiyun 		if (((linkmap >> i) & 0x01)) {
987*4882a593Smuzhiyun 			if (ahci_port_start(uc_priv, (u8) i)) {
988*4882a593Smuzhiyun 				printf("Can not start port %d\n", i);
989*4882a593Smuzhiyun 				continue;
990*4882a593Smuzhiyun 			}
991*4882a593Smuzhiyun 		}
992*4882a593Smuzhiyun 	}
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	return 0;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun #ifndef CONFIG_DM_SCSI
scsi_low_level_init(int busdevfunc)998*4882a593Smuzhiyun void scsi_low_level_init(int busdevfunc)
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun 	struct ahci_uc_priv *uc_priv;
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun #ifndef CONFIG_SCSI_AHCI_PLAT
1003*4882a593Smuzhiyun 	probe_ent = calloc(1, sizeof(struct ahci_uc_priv));
1004*4882a593Smuzhiyun 	if (!probe_ent) {
1005*4882a593Smuzhiyun 		printf("%s: No memory for uc_priv\n", __func__);
1006*4882a593Smuzhiyun 		return;
1007*4882a593Smuzhiyun 	}
1008*4882a593Smuzhiyun 	uc_priv = probe_ent;
1009*4882a593Smuzhiyun # if defined(CONFIG_DM_PCI)
1010*4882a593Smuzhiyun 	struct udevice *dev;
1011*4882a593Smuzhiyun 	int ret;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	ret = dm_pci_bus_find_bdf(busdevfunc, &dev);
1014*4882a593Smuzhiyun 	if (ret)
1015*4882a593Smuzhiyun 		return;
1016*4882a593Smuzhiyun 	ahci_init_one(uc_priv, dev);
1017*4882a593Smuzhiyun # else
1018*4882a593Smuzhiyun 	ahci_init_one(uc_priv, busdevfunc);
1019*4882a593Smuzhiyun # endif
1020*4882a593Smuzhiyun #else
1021*4882a593Smuzhiyun 	uc_priv = probe_ent;
1022*4882a593Smuzhiyun #endif
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	ahci_start_ports(uc_priv);
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun #endif
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun #ifndef CONFIG_SCSI_AHCI_PLAT
1029*4882a593Smuzhiyun # if defined(CONFIG_DM_PCI) || defined(CONFIG_DM_SCSI)
achi_init_one_dm(struct udevice * dev)1030*4882a593Smuzhiyun int achi_init_one_dm(struct udevice *dev)
1031*4882a593Smuzhiyun {
1032*4882a593Smuzhiyun 	struct ahci_uc_priv *uc_priv = dev_get_uclass_priv(dev);
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	return ahci_init_one(uc_priv, dev);
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun #endif
1037*4882a593Smuzhiyun #endif
1038*4882a593Smuzhiyun 
achi_start_ports_dm(struct udevice * dev)1039*4882a593Smuzhiyun int achi_start_ports_dm(struct udevice *dev)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun 	struct ahci_uc_priv *uc_priv = dev_get_uclass_priv(dev);
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	return ahci_start_ports(uc_priv);
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun #ifdef CONFIG_SCSI_AHCI_PLAT
ahci_init_common(struct ahci_uc_priv * uc_priv,void __iomem * base)1047*4882a593Smuzhiyun static int ahci_init_common(struct ahci_uc_priv *uc_priv, void __iomem *base)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun 	int rc;
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	uc_priv->host_flags = ATA_FLAG_SATA
1052*4882a593Smuzhiyun 				| ATA_FLAG_NO_LEGACY
1053*4882a593Smuzhiyun 				| ATA_FLAG_MMIO
1054*4882a593Smuzhiyun 				| ATA_FLAG_PIO_DMA
1055*4882a593Smuzhiyun 				| ATA_FLAG_NO_ATAPI;
1056*4882a593Smuzhiyun 	uc_priv->pio_mask = 0x1f;
1057*4882a593Smuzhiyun 	uc_priv->udma_mask = 0x7f;	/*Fixme,assume to support UDMA6 */
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	uc_priv->mmio_base = base;
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	/* initialize adapter */
1062*4882a593Smuzhiyun 	rc = ahci_host_init(uc_priv);
1063*4882a593Smuzhiyun 	if (rc)
1064*4882a593Smuzhiyun 		goto err_out;
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	ahci_print_info(uc_priv);
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	rc = ahci_start_ports(uc_priv);
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun err_out:
1071*4882a593Smuzhiyun 	return rc;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun #ifndef CONFIG_DM_SCSI
ahci_init(void __iomem * base)1075*4882a593Smuzhiyun int ahci_init(void __iomem *base)
1076*4882a593Smuzhiyun {
1077*4882a593Smuzhiyun 	struct ahci_uc_priv *uc_priv;
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	probe_ent = malloc(sizeof(struct ahci_uc_priv));
1080*4882a593Smuzhiyun 	if (!probe_ent) {
1081*4882a593Smuzhiyun 		printf("%s: No memory for uc_priv\n", __func__);
1082*4882a593Smuzhiyun 		return -ENOMEM;
1083*4882a593Smuzhiyun 	}
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	uc_priv = probe_ent;
1086*4882a593Smuzhiyun 	memset(uc_priv, 0, sizeof(struct ahci_uc_priv));
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	return ahci_init_common(uc_priv, base);
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun #endif
1091*4882a593Smuzhiyun 
ahci_init_dm(struct udevice * dev,void __iomem * base)1092*4882a593Smuzhiyun int ahci_init_dm(struct udevice *dev, void __iomem *base)
1093*4882a593Smuzhiyun {
1094*4882a593Smuzhiyun 	struct ahci_uc_priv *uc_priv = dev_get_uclass_priv(dev);
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	return ahci_init_common(uc_priv, base);
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun 
scsi_init(void)1099*4882a593Smuzhiyun void __weak scsi_init(void)
1100*4882a593Smuzhiyun {
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun #endif /* CONFIG_SCSI_AHCI_PLAT */
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun /*
1106*4882a593Smuzhiyun  * In the general case of generic rotating media it makes sense to have a
1107*4882a593Smuzhiyun  * flush capability. It probably even makes sense in the case of SSDs because
1108*4882a593Smuzhiyun  * one cannot always know for sure what kind of internal cache/flush mechanism
1109*4882a593Smuzhiyun  * is embodied therein. At first it was planned to invoke this after the last
1110*4882a593Smuzhiyun  * write to disk and before rebooting. In practice, knowing, a priori, which
1111*4882a593Smuzhiyun  * is the last write is difficult. Because writing to the disk in u-boot is
1112*4882a593Smuzhiyun  * very rare, this flush command will be invoked after every block write.
1113*4882a593Smuzhiyun  */
ata_io_flush(struct ahci_uc_priv * uc_priv,u8 port)1114*4882a593Smuzhiyun static int ata_io_flush(struct ahci_uc_priv *uc_priv, u8 port)
1115*4882a593Smuzhiyun {
1116*4882a593Smuzhiyun 	u8 fis[20];
1117*4882a593Smuzhiyun 	struct ahci_ioports *pp = &(uc_priv->port[port]);
1118*4882a593Smuzhiyun 	void __iomem *port_mmio = pp->port_mmio;
1119*4882a593Smuzhiyun 	u32 cmd_fis_len = 5;	/* five dwords */
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	/* Preset the FIS */
1122*4882a593Smuzhiyun 	memset(fis, 0, 20);
1123*4882a593Smuzhiyun 	fis[0] = 0x27;		 /* Host to device FIS. */
1124*4882a593Smuzhiyun 	fis[1] = 1 << 7;	 /* Command FIS. */
1125*4882a593Smuzhiyun 	fis[2] = ATA_CMD_FLUSH_EXT;
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 	memcpy((unsigned char *)pp->cmd_tbl, fis, 20);
1128*4882a593Smuzhiyun 	ahci_fill_cmd_slot(pp, cmd_fis_len);
1129*4882a593Smuzhiyun 	ahci_dcache_flush_sata_cmd(pp);
1130*4882a593Smuzhiyun 	writel_with_flush(1, port_mmio + PORT_CMD_ISSUE);
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE,
1133*4882a593Smuzhiyun 			WAIT_MS_FLUSH, 0x1)) {
1134*4882a593Smuzhiyun 		debug("scsi_ahci: flush command timeout on port %d.\n", port);
1135*4882a593Smuzhiyun 		return -EIO;
1136*4882a593Smuzhiyun 	}
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	return 0;
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun 
ahci_scsi_bus_reset(struct udevice * dev)1141*4882a593Smuzhiyun static int ahci_scsi_bus_reset(struct udevice *dev)
1142*4882a593Smuzhiyun {
1143*4882a593Smuzhiyun 	/* Not implemented */
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	return 0;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun #ifdef CONFIG_DM_SCSI
ahci_bind_scsi(struct udevice * ahci_dev,struct udevice ** devp)1149*4882a593Smuzhiyun int ahci_bind_scsi(struct udevice *ahci_dev, struct udevice **devp)
1150*4882a593Smuzhiyun {
1151*4882a593Smuzhiyun 	struct udevice *dev;
1152*4882a593Smuzhiyun 	int ret;
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	ret = device_bind_driver(ahci_dev, "ahci_scsi", "ahci_scsi", &dev);
1155*4882a593Smuzhiyun 	if (ret)
1156*4882a593Smuzhiyun 		return ret;
1157*4882a593Smuzhiyun 	*devp = dev;
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	return 0;
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun 
ahci_probe_scsi(struct udevice * ahci_dev,ulong base)1162*4882a593Smuzhiyun int ahci_probe_scsi(struct udevice *ahci_dev, ulong base)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun 	struct ahci_uc_priv *uc_priv;
1165*4882a593Smuzhiyun 	struct scsi_platdata *uc_plat;
1166*4882a593Smuzhiyun 	struct udevice *dev;
1167*4882a593Smuzhiyun 	int ret;
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	device_find_first_child(ahci_dev, &dev);
1170*4882a593Smuzhiyun 	if (!dev)
1171*4882a593Smuzhiyun 		return -ENODEV;
1172*4882a593Smuzhiyun 	uc_plat = dev_get_uclass_platdata(dev);
1173*4882a593Smuzhiyun 	uc_plat->base = base;
1174*4882a593Smuzhiyun 	uc_plat->max_lun = 1;
1175*4882a593Smuzhiyun 	uc_plat->max_id = 2;
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	uc_priv = dev_get_uclass_priv(ahci_dev);
1178*4882a593Smuzhiyun 	ret = ahci_init_one(uc_priv, dev);
1179*4882a593Smuzhiyun 	if (ret)
1180*4882a593Smuzhiyun 		return ret;
1181*4882a593Smuzhiyun 	ret = ahci_start_ports(uc_priv);
1182*4882a593Smuzhiyun 	if (ret)
1183*4882a593Smuzhiyun 		return ret;
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	/*
1186*4882a593Smuzhiyun 	 * scsi_scan_dev() scans devices up-to the number of max_id.
1187*4882a593Smuzhiyun 	 * Update max_id if the number of detected ports exceeds max_id.
1188*4882a593Smuzhiyun 	 * This allows SCSI to scan all detected ports.
1189*4882a593Smuzhiyun 	 */
1190*4882a593Smuzhiyun 	uc_plat->max_id = max_t(unsigned long, uc_priv->n_ports,
1191*4882a593Smuzhiyun 				uc_plat->max_id);
1192*4882a593Smuzhiyun 	/* If port count is less than max_id, update max_id */
1193*4882a593Smuzhiyun 	if (uc_priv->n_ports < uc_plat->max_id)
1194*4882a593Smuzhiyun 		uc_plat->max_id = uc_priv->n_ports;
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	return 0;
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun #ifdef CONFIG_DM_PCI
ahci_probe_scsi_pci(struct udevice * ahci_dev)1200*4882a593Smuzhiyun int ahci_probe_scsi_pci(struct udevice *ahci_dev)
1201*4882a593Smuzhiyun {
1202*4882a593Smuzhiyun 	ulong base;
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	base = (ulong)dm_pci_map_bar(ahci_dev, PCI_BASE_ADDRESS_5,
1205*4882a593Smuzhiyun 				     PCI_REGION_MEM);
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	return ahci_probe_scsi(ahci_dev, base);
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun #endif
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun struct scsi_ops scsi_ops = {
1212*4882a593Smuzhiyun 	.exec		= ahci_scsi_exec,
1213*4882a593Smuzhiyun 	.bus_reset	= ahci_scsi_bus_reset,
1214*4882a593Smuzhiyun };
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun U_BOOT_DRIVER(ahci_scsi) = {
1217*4882a593Smuzhiyun 	.name		= "ahci_scsi",
1218*4882a593Smuzhiyun 	.id		= UCLASS_SCSI,
1219*4882a593Smuzhiyun 	.ops		= &scsi_ops,
1220*4882a593Smuzhiyun };
1221*4882a593Smuzhiyun #else
scsi_exec(struct udevice * dev,struct scsi_cmd * pccb)1222*4882a593Smuzhiyun int scsi_exec(struct udevice *dev, struct scsi_cmd *pccb)
1223*4882a593Smuzhiyun {
1224*4882a593Smuzhiyun 	return ahci_scsi_exec(dev, pccb);
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun 
scsi_bus_reset(struct udevice * dev)1227*4882a593Smuzhiyun __weak int scsi_bus_reset(struct udevice *dev)
1228*4882a593Smuzhiyun {
1229*4882a593Smuzhiyun 	return ahci_scsi_bus_reset(dev);
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	return 0;
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun #endif
1234