xref: /OK3568_Linux_fs/u-boot/drivers/adc/rockchip-saradc-v2.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier:     GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * (C) Copyright 2021, Rockchip Electronics Co., Ltd
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Rockchip SARADC driver for U-Boot
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <adc.h>
10*4882a593Smuzhiyun #include <clk.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <errno.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <reset.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define SARADC2_EN_END_INT		BIT(0)
17*4882a593Smuzhiyun #define SARADC2_START			BIT(4)
18*4882a593Smuzhiyun #define SARADC2_SINGLE_MODE		BIT(5)
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define SARADC_TIMEOUT			(100 * 1000)
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun struct rockchip_saradc_regs {
23*4882a593Smuzhiyun 	u32 conv_con;
24*4882a593Smuzhiyun 	u32 t_pd_soc;
25*4882a593Smuzhiyun 	u32 t_as_soc;
26*4882a593Smuzhiyun 	u32 t_das_soc;
27*4882a593Smuzhiyun 	u32 t_sel_soc;
28*4882a593Smuzhiyun 	u32 high_comp0;
29*4882a593Smuzhiyun 	u32 high_comp1;
30*4882a593Smuzhiyun 	u32 high_comp2;
31*4882a593Smuzhiyun 	u32 high_comp3;
32*4882a593Smuzhiyun 	u32 high_comp4;
33*4882a593Smuzhiyun 	u32 high_comp5;
34*4882a593Smuzhiyun 	u32 reserved0044;
35*4882a593Smuzhiyun 	u32 high_comp7;
36*4882a593Smuzhiyun 	u32 high_comp8;
37*4882a593Smuzhiyun 	u32 high_comp9;
38*4882a593Smuzhiyun 	u32 high_comp10;
39*4882a593Smuzhiyun 	u32 high_comp11;
40*4882a593Smuzhiyun 	u32 high_comp12;
41*4882a593Smuzhiyun 	u32 high_comp13;
42*4882a593Smuzhiyun 	u32 high_comp14;
43*4882a593Smuzhiyun 	u32 high_comp15;
44*4882a593Smuzhiyun 	u32 low_comp0;
45*4882a593Smuzhiyun 	u32 low_comp1;
46*4882a593Smuzhiyun 	u32 low_comp2;
47*4882a593Smuzhiyun 	u32 low_comp3;
48*4882a593Smuzhiyun 	u32 low_comp4;
49*4882a593Smuzhiyun 	u32 low_comp5;
50*4882a593Smuzhiyun 	u32 low_comp6;
51*4882a593Smuzhiyun 	u32 low_comp7;
52*4882a593Smuzhiyun 	u32 low_comp8;
53*4882a593Smuzhiyun 	u32 low_comp9;
54*4882a593Smuzhiyun 	u32 low_comp10;
55*4882a593Smuzhiyun 	u32 low_comp11;
56*4882a593Smuzhiyun 	u32 low_comp12;
57*4882a593Smuzhiyun 	u32 low_comp13;
58*4882a593Smuzhiyun 	u32 low_comp14;
59*4882a593Smuzhiyun 	u32 low_comp15;
60*4882a593Smuzhiyun 	u32 debounce;
61*4882a593Smuzhiyun 	u32 ht_int_en;
62*4882a593Smuzhiyun 	u32 lt_int_en;
63*4882a593Smuzhiyun 	u32 reserved0160[24];
64*4882a593Smuzhiyun 	u32 mt_int_en;
65*4882a593Smuzhiyun 	u32 end_int_en;
66*4882a593Smuzhiyun 	u32 st_con;
67*4882a593Smuzhiyun 	u32 status;
68*4882a593Smuzhiyun 	u32 end_int_st;
69*4882a593Smuzhiyun 	u32 ht_int_st;
70*4882a593Smuzhiyun 	u32 lt_int_st;
71*4882a593Smuzhiyun 	u32 mt_int_st;
72*4882a593Smuzhiyun 	u32 data0;
73*4882a593Smuzhiyun 	u32 data1;
74*4882a593Smuzhiyun 	u32 data2;
75*4882a593Smuzhiyun 	u32 data3;
76*4882a593Smuzhiyun 	u32 data4;
77*4882a593Smuzhiyun 	u32 data5;
78*4882a593Smuzhiyun 	u32 data6;
79*4882a593Smuzhiyun 	u32 data7;
80*4882a593Smuzhiyun 	u32 data8;
81*4882a593Smuzhiyun 	u32 data9;
82*4882a593Smuzhiyun 	u32 data10;
83*4882a593Smuzhiyun 	u32 data11;
84*4882a593Smuzhiyun 	u32 data12;
85*4882a593Smuzhiyun 	u32 data13;
86*4882a593Smuzhiyun 	u32 data14;
87*4882a593Smuzhiyun 	u32 data15;
88*4882a593Smuzhiyun 	u32 auto_ch_en;
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun struct rockchip_saradc_data {
92*4882a593Smuzhiyun 	int				num_bits;
93*4882a593Smuzhiyun 	int				num_channels;
94*4882a593Smuzhiyun 	unsigned long			clk_rate;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun struct rockchip_saradc_priv {
98*4882a593Smuzhiyun 	struct rockchip_saradc_regs		*regs;
99*4882a593Smuzhiyun 	int					active_channel;
100*4882a593Smuzhiyun 	const struct rockchip_saradc_data	*data;
101*4882a593Smuzhiyun 	struct reset_ctl			rst;
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
rockchip_saradc_channel_data(struct udevice * dev,int channel,unsigned int * data)104*4882a593Smuzhiyun static int rockchip_saradc_channel_data(struct udevice *dev, int channel,
105*4882a593Smuzhiyun 					unsigned int *data)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	struct rockchip_saradc_priv *priv = dev_get_priv(dev);
108*4882a593Smuzhiyun 	struct adc_uclass_platdata *uc_pdata = dev_get_uclass_platdata(dev);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	if (channel != priv->active_channel) {
111*4882a593Smuzhiyun 		pr_err("Requested channel is not active!");
112*4882a593Smuzhiyun 		return -EINVAL;
113*4882a593Smuzhiyun 	}
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	/* Clear irq */
116*4882a593Smuzhiyun 	writel(0x1, &priv->regs->end_int_st);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	*data = readl(&priv->regs->data0 + priv->active_channel);
119*4882a593Smuzhiyun 	*data &= uc_pdata->data_mask;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	return 0;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
rockchip_saradc_start_channel(struct udevice * dev,int channel)124*4882a593Smuzhiyun static int rockchip_saradc_start_channel(struct udevice *dev, int channel)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	struct rockchip_saradc_priv *priv = dev_get_priv(dev);
127*4882a593Smuzhiyun 	int val;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	if (channel < 0 || channel >= priv->data->num_channels) {
130*4882a593Smuzhiyun 		pr_err("Requested channel is invalid!");
131*4882a593Smuzhiyun 		return -EINVAL;
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(DM_RESET)
135*4882a593Smuzhiyun 	reset_assert(&priv->rst);
136*4882a593Smuzhiyun 	udelay(10);
137*4882a593Smuzhiyun 	reset_deassert(&priv->rst);
138*4882a593Smuzhiyun #endif
139*4882a593Smuzhiyun 	writel(0x20, &priv->regs->t_pd_soc);
140*4882a593Smuzhiyun 	writel(0xc, &priv->regs->t_das_soc);
141*4882a593Smuzhiyun 	val = SARADC2_EN_END_INT << 16 | SARADC2_EN_END_INT;
142*4882a593Smuzhiyun 	writel(val, &priv->regs->end_int_en);
143*4882a593Smuzhiyun 	val = SARADC2_START | SARADC2_SINGLE_MODE | channel;
144*4882a593Smuzhiyun 	writel(val << 16 | val, &priv->regs->conv_con);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	udelay(100);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	priv->active_channel = channel;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
rockchip_saradc_stop(struct udevice * dev)153*4882a593Smuzhiyun static int rockchip_saradc_stop(struct udevice *dev)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	struct rockchip_saradc_priv *priv = dev_get_priv(dev);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	priv->active_channel = -1;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	return 0;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
rockchip_saradc_probe(struct udevice * dev)162*4882a593Smuzhiyun static int rockchip_saradc_probe(struct udevice *dev)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	struct rockchip_saradc_priv *priv = dev_get_priv(dev);
165*4882a593Smuzhiyun 	struct clk clk;
166*4882a593Smuzhiyun 	int ret;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(DM_RESET)
169*4882a593Smuzhiyun 	ret = reset_get_by_name(dev, "saradc-apb", &priv->rst);
170*4882a593Smuzhiyun 	if (ret) {
171*4882a593Smuzhiyun 		debug("reset_get_by_name() failed: %d\n", ret);
172*4882a593Smuzhiyun 		return ret;
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun #endif
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	ret = clk_get_by_index(dev, 0, &clk);
177*4882a593Smuzhiyun 	if (ret)
178*4882a593Smuzhiyun 		return ret;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	ret = clk_set_rate(&clk, priv->data->clk_rate);
181*4882a593Smuzhiyun 	if (IS_ERR_VALUE(ret))
182*4882a593Smuzhiyun 		return ret;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	/* Wait until pll stable */
185*4882a593Smuzhiyun 	mdelay(5);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	priv->active_channel = -1;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
rockchip_saradc_ofdata_to_platdata(struct udevice * dev)192*4882a593Smuzhiyun static int rockchip_saradc_ofdata_to_platdata(struct udevice *dev)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	struct adc_uclass_platdata *uc_pdata = dev_get_uclass_platdata(dev);
195*4882a593Smuzhiyun 	struct rockchip_saradc_priv *priv = dev_get_priv(dev);
196*4882a593Smuzhiyun 	struct rockchip_saradc_data *data;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	data = (struct rockchip_saradc_data *)dev_get_driver_data(dev);
199*4882a593Smuzhiyun 	priv->regs = (struct rockchip_saradc_regs *)dev_read_addr(dev);
200*4882a593Smuzhiyun 	if (priv->regs == (struct rockchip_saradc_regs *)FDT_ADDR_T_NONE) {
201*4882a593Smuzhiyun 		pr_err("Dev: %s - can't get address!", dev->name);
202*4882a593Smuzhiyun 		return -ENODATA;
203*4882a593Smuzhiyun 	}
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	priv->data = data;
206*4882a593Smuzhiyun 	uc_pdata->data_mask = (1 << priv->data->num_bits) - 1;
207*4882a593Smuzhiyun 	uc_pdata->data_format = ADC_DATA_FORMAT_BIN;
208*4882a593Smuzhiyun 	uc_pdata->data_timeout_us = SARADC_TIMEOUT / 5;
209*4882a593Smuzhiyun 	uc_pdata->channel_mask = (1 << priv->data->num_channels) - 1;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	return 0;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun static const struct adc_ops rockchip_saradc_ops = {
215*4882a593Smuzhiyun 	.start_channel = rockchip_saradc_start_channel,
216*4882a593Smuzhiyun 	.channel_data = rockchip_saradc_channel_data,
217*4882a593Smuzhiyun 	.stop = rockchip_saradc_stop,
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun static const struct rockchip_saradc_data rk3588_saradc_data = {
221*4882a593Smuzhiyun 	.num_bits = 12,
222*4882a593Smuzhiyun 	.num_channels = 8,
223*4882a593Smuzhiyun 	.clk_rate = 1000000,
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun static const struct rockchip_saradc_data rk3562_saradc_data = {
227*4882a593Smuzhiyun 	.num_bits = 10,
228*4882a593Smuzhiyun 	.num_channels = 8,
229*4882a593Smuzhiyun 	.clk_rate = 1000000,
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun static const struct rockchip_saradc_data rk1106_saradc_data = {
233*4882a593Smuzhiyun 	.num_bits = 10,
234*4882a593Smuzhiyun 	.num_channels = 2,
235*4882a593Smuzhiyun 	.clk_rate = 1000000,
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun static const struct udevice_id rockchip_saradc_ids[] = {
239*4882a593Smuzhiyun 	{
240*4882a593Smuzhiyun 		.compatible = "rockchip,rk3588-saradc",
241*4882a593Smuzhiyun 		.data = (ulong)&rk3588_saradc_data
242*4882a593Smuzhiyun 	},
243*4882a593Smuzhiyun 	{
244*4882a593Smuzhiyun 		.compatible = "rockchip,rk3528-saradc",
245*4882a593Smuzhiyun 		.data = (ulong)&rk3588_saradc_data
246*4882a593Smuzhiyun 	},
247*4882a593Smuzhiyun 	{
248*4882a593Smuzhiyun 		.compatible = "rockchip,rk3562-saradc",
249*4882a593Smuzhiyun 		.data = (ulong)&rk3562_saradc_data
250*4882a593Smuzhiyun 	},
251*4882a593Smuzhiyun 	{
252*4882a593Smuzhiyun 		.compatible = "rockchip,rv1106-saradc",
253*4882a593Smuzhiyun 		.data = (ulong)&rk1106_saradc_data
254*4882a593Smuzhiyun 	},
255*4882a593Smuzhiyun 	{ }
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun U_BOOT_DRIVER(rockchip_saradc_v2) = {
259*4882a593Smuzhiyun 	.name		= "rockchip_saradc_v2",
260*4882a593Smuzhiyun 	.id		= UCLASS_ADC,
261*4882a593Smuzhiyun 	.of_match	= rockchip_saradc_ids,
262*4882a593Smuzhiyun 	.ops		= &rockchip_saradc_ops,
263*4882a593Smuzhiyun 	.probe		= rockchip_saradc_probe,
264*4882a593Smuzhiyun 	.ofdata_to_platdata = rockchip_saradc_ofdata_to_platdata,
265*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct rockchip_saradc_priv),
266*4882a593Smuzhiyun };
267