1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2009 Reinhard Arlt, reinhard.arlt@esd-electronics.com
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * base on universe.h by
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * (C) Copyright 2003 Stefan Roese, stefan.roese@esd-electronics.com
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <command.h>
13*4882a593Smuzhiyun #include <malloc.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <pci.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <tsi148.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define LPCI_VENDOR PCI_VENDOR_ID_TUNDRA
20*4882a593Smuzhiyun #define LPCI_DEVICE PCI_DEVICE_ID_TUNDRA_TSI148
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun typedef struct _TSI148_DEV TSI148_DEV;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun struct _TSI148_DEV {
25*4882a593Smuzhiyun int bus;
26*4882a593Smuzhiyun pci_dev_t busdevfn;
27*4882a593Smuzhiyun TSI148 *uregs;
28*4882a593Smuzhiyun unsigned int pci_bs;
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static TSI148_DEV *dev;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun * Most of the TSI148 register are BIGENDIAN
35*4882a593Smuzhiyun * This is the reason for the __raw_writel(htonl(x), x) usage!
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun
tsi148_init(void)38*4882a593Smuzhiyun int tsi148_init(void)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun int j, result;
41*4882a593Smuzhiyun pci_dev_t busdevfn;
42*4882a593Smuzhiyun unsigned int val;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun busdevfn = pci_find_device(LPCI_VENDOR, LPCI_DEVICE, 0);
45*4882a593Smuzhiyun if (busdevfn == -1) {
46*4882a593Smuzhiyun puts("Tsi148: No Tundra Tsi148 found!\n");
47*4882a593Smuzhiyun return -1;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* Lets turn Latency off */
51*4882a593Smuzhiyun pci_write_config_dword(busdevfn, 0x0c, 0);
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun dev = malloc(sizeof(*dev));
54*4882a593Smuzhiyun if (NULL == dev) {
55*4882a593Smuzhiyun puts("Tsi148: No memory!\n");
56*4882a593Smuzhiyun return -1;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun memset(dev, 0, sizeof(*dev));
60*4882a593Smuzhiyun dev->busdevfn = busdevfn;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun pci_read_config_dword(busdevfn, PCI_BASE_ADDRESS_0, &val);
63*4882a593Smuzhiyun val &= ~0xf;
64*4882a593Smuzhiyun dev->uregs = (TSI148 *)val;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun debug("Tsi148: Base : %p\n", dev->uregs);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* check mapping */
69*4882a593Smuzhiyun debug("Tsi148: Read via mapping, PCI_ID = %08X\n",
70*4882a593Smuzhiyun readl(&dev->uregs->pci_id));
71*4882a593Smuzhiyun if (((LPCI_DEVICE << 16) | LPCI_VENDOR) != readl(&dev->uregs->pci_id)) {
72*4882a593Smuzhiyun printf("Tsi148: Cannot read PCI-ID via Mapping: %08x\n",
73*4882a593Smuzhiyun readl(&dev->uregs->pci_id));
74*4882a593Smuzhiyun result = -1;
75*4882a593Smuzhiyun goto break_30;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun debug("Tsi148: PCI_BS = %08X\n", readl(&dev->uregs->pci_mbarl));
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun dev->pci_bs = readl(&dev->uregs->pci_mbarl);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* turn off windows */
83*4882a593Smuzhiyun for (j = 0; j < 8; j++) {
84*4882a593Smuzhiyun __raw_writel(htonl(0x00000000), &dev->uregs->outbound[j].otat);
85*4882a593Smuzhiyun __raw_writel(htonl(0x00000000), &dev->uregs->inbound[j].itat);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* Tsi148 VME timeout etc */
89*4882a593Smuzhiyun __raw_writel(htonl(0x00000084), &dev->uregs->vctrl);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #ifdef DEBUG
92*4882a593Smuzhiyun if ((__raw_readl(&dev->uregs->vstat) & 0x00000100) != 0)
93*4882a593Smuzhiyun printf("Tsi148: System Controller!\n");
94*4882a593Smuzhiyun else
95*4882a593Smuzhiyun printf("Tsi148: Not System Controller!\n");
96*4882a593Smuzhiyun #endif
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /*
99*4882a593Smuzhiyun * Lets turn off interrupts
100*4882a593Smuzhiyun */
101*4882a593Smuzhiyun /* Disable interrupts in Tsi148 first */
102*4882a593Smuzhiyun __raw_writel(htonl(0x00000000), &dev->uregs->inten);
103*4882a593Smuzhiyun /* Disable interrupt out */
104*4882a593Smuzhiyun __raw_writel(htonl(0x00000000), &dev->uregs->inteo);
105*4882a593Smuzhiyun eieio();
106*4882a593Smuzhiyun /* Reset all IRQ's */
107*4882a593Smuzhiyun __raw_writel(htonl(0x03ff3f00), &dev->uregs->intc);
108*4882a593Smuzhiyun /* Map all ints to 0 */
109*4882a593Smuzhiyun __raw_writel(htonl(0x00000000), &dev->uregs->intm1);
110*4882a593Smuzhiyun __raw_writel(htonl(0x00000000), &dev->uregs->intm2);
111*4882a593Smuzhiyun eieio();
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun val = __raw_readl(&dev->uregs->vstat);
114*4882a593Smuzhiyun val &= ~(0x00004000);
115*4882a593Smuzhiyun __raw_writel(val, &dev->uregs->vstat);
116*4882a593Smuzhiyun eieio();
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun debug("Tsi148: register struct size %08x\n", sizeof(TSI148));
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun return 0;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun break_30:
123*4882a593Smuzhiyun free(dev);
124*4882a593Smuzhiyun dev = NULL;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun return result;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /*
130*4882a593Smuzhiyun * Create pci slave window (access: pci -> vme)
131*4882a593Smuzhiyun */
tsi148_pci_slave_window(unsigned int pciAddr,unsigned int vmeAddr,int size,int vam,int vdw)132*4882a593Smuzhiyun int tsi148_pci_slave_window(unsigned int pciAddr, unsigned int vmeAddr,
133*4882a593Smuzhiyun int size, int vam, int vdw)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun int result, i;
136*4882a593Smuzhiyun unsigned int ctl = 0;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun if (NULL == dev) {
139*4882a593Smuzhiyun result = -1;
140*4882a593Smuzhiyun goto exit_10;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
144*4882a593Smuzhiyun if (0x00000000 == readl(&dev->uregs->outbound[i].otat))
145*4882a593Smuzhiyun break;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun if (i > 7) {
149*4882a593Smuzhiyun printf("Tsi148: No Image available\n");
150*4882a593Smuzhiyun result = -1;
151*4882a593Smuzhiyun goto exit_10;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun debug("Tsi148: Using image %d\n", i);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun printf("Tsi148: Pci addr %08x\n", pciAddr);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun __raw_writel(htonl(pciAddr), &dev->uregs->outbound[i].otsal);
159*4882a593Smuzhiyun __raw_writel(0x00000000, &dev->uregs->outbound[i].otsau);
160*4882a593Smuzhiyun __raw_writel(htonl(pciAddr + size), &dev->uregs->outbound[i].oteal);
161*4882a593Smuzhiyun __raw_writel(0x00000000, &dev->uregs->outbound[i].oteau);
162*4882a593Smuzhiyun __raw_writel(htonl(vmeAddr - pciAddr), &dev->uregs->outbound[i].otofl);
163*4882a593Smuzhiyun __raw_writel(0x00000000, &dev->uregs->outbound[i].otofu);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun switch (vam & VME_AM_Axx) {
166*4882a593Smuzhiyun case VME_AM_A16:
167*4882a593Smuzhiyun ctl = 0x00000000;
168*4882a593Smuzhiyun break;
169*4882a593Smuzhiyun case VME_AM_A24:
170*4882a593Smuzhiyun ctl = 0x00000001;
171*4882a593Smuzhiyun break;
172*4882a593Smuzhiyun case VME_AM_A32:
173*4882a593Smuzhiyun ctl = 0x00000002;
174*4882a593Smuzhiyun break;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun switch (vam & VME_AM_Mxx) {
178*4882a593Smuzhiyun case VME_AM_DATA:
179*4882a593Smuzhiyun ctl |= 0x00000000;
180*4882a593Smuzhiyun break;
181*4882a593Smuzhiyun case VME_AM_PROG:
182*4882a593Smuzhiyun ctl |= 0x00000010;
183*4882a593Smuzhiyun break;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (vam & VME_AM_SUP)
187*4882a593Smuzhiyun ctl |= 0x00000020;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun switch (vdw & VME_FLAG_Dxx) {
190*4882a593Smuzhiyun case VME_FLAG_D16:
191*4882a593Smuzhiyun ctl |= 0x00000000;
192*4882a593Smuzhiyun break;
193*4882a593Smuzhiyun case VME_FLAG_D32:
194*4882a593Smuzhiyun ctl |= 0x00000040;
195*4882a593Smuzhiyun break;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun ctl |= 0x80040000; /* enable, no prefetch */
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun __raw_writel(htonl(ctl), &dev->uregs->outbound[i].otat);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun debug("Tsi148: window-addr =%p\n",
203*4882a593Smuzhiyun &dev->uregs->outbound[i].otsau);
204*4882a593Smuzhiyun debug("Tsi148: pci slave window[%d] attr =%08x\n",
205*4882a593Smuzhiyun i, ntohl(__raw_readl(&dev->uregs->outbound[i].otat)));
206*4882a593Smuzhiyun debug("Tsi148: pci slave window[%d] start =%08x\n",
207*4882a593Smuzhiyun i, ntohl(__raw_readl(&dev->uregs->outbound[i].otsal)));
208*4882a593Smuzhiyun debug("Tsi148: pci slave window[%d] end =%08x\n",
209*4882a593Smuzhiyun i, ntohl(__raw_readl(&dev->uregs->outbound[i].oteal)));
210*4882a593Smuzhiyun debug("Tsi148: pci slave window[%d] offset=%08x\n",
211*4882a593Smuzhiyun i, ntohl(__raw_readl(&dev->uregs->outbound[i].otofl)));
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun return 0;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun exit_10:
216*4882a593Smuzhiyun return -result;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
tsi148_eval_vam(int vam)219*4882a593Smuzhiyun unsigned int tsi148_eval_vam(int vam)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun unsigned int ctl = 0;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun switch (vam & VME_AM_Axx) {
224*4882a593Smuzhiyun case VME_AM_A16:
225*4882a593Smuzhiyun ctl = 0x00000000;
226*4882a593Smuzhiyun break;
227*4882a593Smuzhiyun case VME_AM_A24:
228*4882a593Smuzhiyun ctl = 0x00000010;
229*4882a593Smuzhiyun break;
230*4882a593Smuzhiyun case VME_AM_A32:
231*4882a593Smuzhiyun ctl = 0x00000020;
232*4882a593Smuzhiyun break;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun switch (vam & VME_AM_Mxx) {
235*4882a593Smuzhiyun case VME_AM_DATA:
236*4882a593Smuzhiyun ctl |= 0x00000001;
237*4882a593Smuzhiyun break;
238*4882a593Smuzhiyun case VME_AM_PROG:
239*4882a593Smuzhiyun ctl |= 0x00000002;
240*4882a593Smuzhiyun break;
241*4882a593Smuzhiyun case (VME_AM_PROG | VME_AM_DATA):
242*4882a593Smuzhiyun ctl |= 0x00000003;
243*4882a593Smuzhiyun break;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun if (vam & VME_AM_SUP)
247*4882a593Smuzhiyun ctl |= 0x00000008;
248*4882a593Smuzhiyun if (vam & VME_AM_USR)
249*4882a593Smuzhiyun ctl |= 0x00000004;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun return ctl;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /*
255*4882a593Smuzhiyun * Create vme slave window (access: vme -> pci)
256*4882a593Smuzhiyun */
tsi148_vme_slave_window(unsigned int vmeAddr,unsigned int pciAddr,int size,int vam)257*4882a593Smuzhiyun int tsi148_vme_slave_window(unsigned int vmeAddr, unsigned int pciAddr,
258*4882a593Smuzhiyun int size, int vam)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun int result, i;
261*4882a593Smuzhiyun unsigned int ctl = 0;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (NULL == dev) {
264*4882a593Smuzhiyun result = -1;
265*4882a593Smuzhiyun goto exit_10;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
269*4882a593Smuzhiyun if (0x00000000 == readl(&dev->uregs->inbound[i].itat))
270*4882a593Smuzhiyun break;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun if (i > 7) {
274*4882a593Smuzhiyun printf("Tsi148: No Image available\n");
275*4882a593Smuzhiyun result = -1;
276*4882a593Smuzhiyun goto exit_10;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun debug("Tsi148: Using image %d\n", i);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun __raw_writel(htonl(vmeAddr), &dev->uregs->inbound[i].itsal);
282*4882a593Smuzhiyun __raw_writel(0x00000000, &dev->uregs->inbound[i].itsau);
283*4882a593Smuzhiyun __raw_writel(htonl(vmeAddr + size), &dev->uregs->inbound[i].iteal);
284*4882a593Smuzhiyun __raw_writel(0x00000000, &dev->uregs->inbound[i].iteau);
285*4882a593Smuzhiyun __raw_writel(htonl(pciAddr - vmeAddr), &dev->uregs->inbound[i].itofl);
286*4882a593Smuzhiyun if (vmeAddr > pciAddr)
287*4882a593Smuzhiyun __raw_writel(0xffffffff, &dev->uregs->inbound[i].itofu);
288*4882a593Smuzhiyun else
289*4882a593Smuzhiyun __raw_writel(0x00000000, &dev->uregs->inbound[i].itofu);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun ctl = tsi148_eval_vam(vam);
292*4882a593Smuzhiyun ctl |= 0x80000000; /* enable */
293*4882a593Smuzhiyun __raw_writel(htonl(ctl), &dev->uregs->inbound[i].itat);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun debug("Tsi148: window-addr =%p\n",
296*4882a593Smuzhiyun &dev->uregs->inbound[i].itsau);
297*4882a593Smuzhiyun debug("Tsi148: vme slave window[%d] attr =%08x\n",
298*4882a593Smuzhiyun i, ntohl(__raw_readl(&dev->uregs->inbound[i].itat)));
299*4882a593Smuzhiyun debug("Tsi148: vme slave window[%d] start =%08x\n",
300*4882a593Smuzhiyun i, ntohl(__raw_readl(&dev->uregs->inbound[i].itsal)));
301*4882a593Smuzhiyun debug("Tsi148: vme slave window[%d] end =%08x\n",
302*4882a593Smuzhiyun i, ntohl(__raw_readl(&dev->uregs->inbound[i].iteal)));
303*4882a593Smuzhiyun debug("Tsi148: vme slave window[%d] offset=%08x\n",
304*4882a593Smuzhiyun i, ntohl(__raw_readl(&dev->uregs->inbound[i].itofl)));
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun return 0;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun exit_10:
309*4882a593Smuzhiyun return -result;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /*
313*4882a593Smuzhiyun * Create vme slave window (access: vme -> gcsr)
314*4882a593Smuzhiyun */
tsi148_vme_gcsr_window(unsigned int vmeAddr,int vam)315*4882a593Smuzhiyun int tsi148_vme_gcsr_window(unsigned int vmeAddr, int vam)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun int result;
318*4882a593Smuzhiyun unsigned int ctl;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun result = 0;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun if (NULL == dev) {
323*4882a593Smuzhiyun result = 1;
324*4882a593Smuzhiyun } else {
325*4882a593Smuzhiyun __raw_writel(htonl(vmeAddr), &dev->uregs->gbal);
326*4882a593Smuzhiyun __raw_writel(0x00000000, &dev->uregs->gbau);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun ctl = tsi148_eval_vam(vam);
329*4882a593Smuzhiyun ctl |= 0x00000080; /* enable */
330*4882a593Smuzhiyun __raw_writel(htonl(ctl), &dev->uregs->gcsrat);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun return result;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /*
337*4882a593Smuzhiyun * Create vme slave window (access: vme -> crcsr)
338*4882a593Smuzhiyun */
tsi148_vme_crcsr_window(unsigned int vmeAddr)339*4882a593Smuzhiyun int tsi148_vme_crcsr_window(unsigned int vmeAddr)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun int result;
342*4882a593Smuzhiyun unsigned int ctl;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun result = 0;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun if (NULL == dev) {
347*4882a593Smuzhiyun result = 1;
348*4882a593Smuzhiyun } else {
349*4882a593Smuzhiyun __raw_writel(htonl(vmeAddr), &dev->uregs->crol);
350*4882a593Smuzhiyun __raw_writel(0x00000000, &dev->uregs->crou);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun ctl = 0x00000080; /* enable */
353*4882a593Smuzhiyun __raw_writel(htonl(ctl), &dev->uregs->crat);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun return result;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /*
360*4882a593Smuzhiyun * Create vme slave window (access: vme -> crg)
361*4882a593Smuzhiyun */
tsi148_vme_crg_window(unsigned int vmeAddr,int vam)362*4882a593Smuzhiyun int tsi148_vme_crg_window(unsigned int vmeAddr, int vam)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun int result;
365*4882a593Smuzhiyun unsigned int ctl;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun result = 0;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun if (NULL == dev) {
370*4882a593Smuzhiyun result = 1;
371*4882a593Smuzhiyun } else {
372*4882a593Smuzhiyun __raw_writel(htonl(vmeAddr), &dev->uregs->cbal);
373*4882a593Smuzhiyun __raw_writel(0x00000000, &dev->uregs->cbau);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun ctl = tsi148_eval_vam(vam);
376*4882a593Smuzhiyun ctl |= 0x00000080; /* enable */
377*4882a593Smuzhiyun __raw_writel(htonl(ctl), &dev->uregs->crgat);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun return result;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /*
384*4882a593Smuzhiyun * Tundra Tsi148 configuration
385*4882a593Smuzhiyun */
do_tsi148(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])386*4882a593Smuzhiyun int do_tsi148(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun ulong addr1 = 0, addr2 = 0, size = 0, vam = 0, vdw = 0;
389*4882a593Smuzhiyun char cmd = 'x';
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* get parameter */
392*4882a593Smuzhiyun if (argc > 1)
393*4882a593Smuzhiyun cmd = argv[1][0];
394*4882a593Smuzhiyun if (argc > 2)
395*4882a593Smuzhiyun addr1 = simple_strtoul(argv[2], NULL, 16);
396*4882a593Smuzhiyun if (argc > 3)
397*4882a593Smuzhiyun addr2 = simple_strtoul(argv[3], NULL, 16);
398*4882a593Smuzhiyun if (argc > 4)
399*4882a593Smuzhiyun size = simple_strtoul(argv[4], NULL, 16);
400*4882a593Smuzhiyun if (argc > 5)
401*4882a593Smuzhiyun vam = simple_strtoul(argv[5], NULL, 16);
402*4882a593Smuzhiyun if (argc > 6)
403*4882a593Smuzhiyun vdw = simple_strtoul(argv[6], NULL, 16);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun switch (cmd) {
406*4882a593Smuzhiyun case 'c':
407*4882a593Smuzhiyun if (strcmp(argv[1], "crg") == 0) {
408*4882a593Smuzhiyun vam = addr2;
409*4882a593Smuzhiyun printf("Tsi148: Configuring VME CRG Window "
410*4882a593Smuzhiyun "(VME->CRG):\n");
411*4882a593Smuzhiyun printf(" vme=%08lx vam=%02lx\n", addr1, vam);
412*4882a593Smuzhiyun tsi148_vme_crg_window(addr1, vam);
413*4882a593Smuzhiyun } else {
414*4882a593Smuzhiyun printf("Tsi148: Configuring VME CR/CSR Window "
415*4882a593Smuzhiyun "(VME->CR/CSR):\n");
416*4882a593Smuzhiyun printf(" pci=%08lx\n", addr1);
417*4882a593Smuzhiyun tsi148_vme_crcsr_window(addr1);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun break;
420*4882a593Smuzhiyun case 'i': /* init */
421*4882a593Smuzhiyun tsi148_init();
422*4882a593Smuzhiyun break;
423*4882a593Smuzhiyun case 'g':
424*4882a593Smuzhiyun vam = addr2;
425*4882a593Smuzhiyun printf("Tsi148: Configuring VME GCSR Window (VME->GCSR):\n");
426*4882a593Smuzhiyun printf(" vme=%08lx vam=%02lx\n", addr1, vam);
427*4882a593Smuzhiyun tsi148_vme_gcsr_window(addr1, vam);
428*4882a593Smuzhiyun break;
429*4882a593Smuzhiyun case 'v': /* vme */
430*4882a593Smuzhiyun printf("Tsi148: Configuring VME Slave Window (VME->PCI):\n");
431*4882a593Smuzhiyun printf(" vme=%08lx pci=%08lx size=%08lx vam=%02lx\n",
432*4882a593Smuzhiyun addr1, addr2, size, vam);
433*4882a593Smuzhiyun tsi148_vme_slave_window(addr1, addr2, size, vam);
434*4882a593Smuzhiyun break;
435*4882a593Smuzhiyun case 'p': /* pci */
436*4882a593Smuzhiyun printf("Tsi148: Configuring PCI Slave Window (PCI->VME):\n");
437*4882a593Smuzhiyun printf(" pci=%08lx vme=%08lx size=%08lx vam=%02lx vdw=%02lx\n",
438*4882a593Smuzhiyun addr1, addr2, size, vam, vdw);
439*4882a593Smuzhiyun tsi148_pci_slave_window(addr1, addr2, size, vam, vdw);
440*4882a593Smuzhiyun break;
441*4882a593Smuzhiyun default:
442*4882a593Smuzhiyun printf("Tsi148: Command %s not supported!\n", argv[1]);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun return 0;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun U_BOOT_CMD(
449*4882a593Smuzhiyun tsi148, 7, 1, do_tsi148,
450*4882a593Smuzhiyun "initialize and configure Turndra Tsi148\n",
451*4882a593Smuzhiyun "init\n"
452*4882a593Smuzhiyun " - initialize tsi148\n"
453*4882a593Smuzhiyun "tsi148 vme [vme_addr] [pci_addr] [size] [vam]\n"
454*4882a593Smuzhiyun " - create vme slave window (access: vme->pci)\n"
455*4882a593Smuzhiyun "tsi148 pci [pci_addr] [vme_addr] [size] [vam] [vdw]\n"
456*4882a593Smuzhiyun " - create pci slave window (access: pci->vme)\n"
457*4882a593Smuzhiyun "tsi148 crg [vme_addr] [vam]\n"
458*4882a593Smuzhiyun " - create vme slave window: (access vme->CRG\n"
459*4882a593Smuzhiyun "tsi148 crcsr [pci_addr]\n"
460*4882a593Smuzhiyun " - create vme slave window: (access vme->CR/CSR\n"
461*4882a593Smuzhiyun "tsi148 gcsr [vme_addr] [vam]\n"
462*4882a593Smuzhiyun " - create vme slave window: (access vme->GCSR\n"
463*4882a593Smuzhiyun " [vam] = VMEbus Address-Modifier: 01 -> A16 Address Space\n"
464*4882a593Smuzhiyun " 02 -> A24 Address Space\n"
465*4882a593Smuzhiyun " 03 -> A32 Address Space\n"
466*4882a593Smuzhiyun " 04 -> Usr AM Code\n"
467*4882a593Smuzhiyun " 08 -> Supervisor AM Code\n"
468*4882a593Smuzhiyun " 10 -> Data AM Code\n"
469*4882a593Smuzhiyun " 20 -> Program AM Code\n"
470*4882a593Smuzhiyun " [vdw] = VMEbus Maximum Datawidth: 02 -> D16 Data Width\n"
471*4882a593Smuzhiyun " 03 -> D32 Data Width\n"
472*4882a593Smuzhiyun );
473