xref: /OK3568_Linux_fs/u-boot/board/xilinx/zynqmp/zynqmp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2014 - 2015 Xilinx, Inc.
3*4882a593Smuzhiyun  * Michal Simek <michal.simek@xilinx.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <sata.h>
10*4882a593Smuzhiyun #include <ahci.h>
11*4882a593Smuzhiyun #include <scsi.h>
12*4882a593Smuzhiyun #include <malloc.h>
13*4882a593Smuzhiyun #include <asm/arch/clk.h>
14*4882a593Smuzhiyun #include <asm/arch/hardware.h>
15*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun #include <usb.h>
18*4882a593Smuzhiyun #include <dwc3-uboot.h>
19*4882a593Smuzhiyun #include <zynqmppl.h>
20*4882a593Smuzhiyun #include <i2c.h>
21*4882a593Smuzhiyun #include <g_dnl.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \
26*4882a593Smuzhiyun     !defined(CONFIG_SPL_BUILD)
27*4882a593Smuzhiyun static xilinx_desc zynqmppl = XILINX_ZYNQMP_DESC;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static const struct {
30*4882a593Smuzhiyun 	uint32_t id;
31*4882a593Smuzhiyun 	char *name;
32*4882a593Smuzhiyun } zynqmp_devices[] = {
33*4882a593Smuzhiyun 	{
34*4882a593Smuzhiyun 		.id = 0x10,
35*4882a593Smuzhiyun 		.name = "3eg",
36*4882a593Smuzhiyun 	},
37*4882a593Smuzhiyun 	{
38*4882a593Smuzhiyun 		.id = 0x11,
39*4882a593Smuzhiyun 		.name = "2eg",
40*4882a593Smuzhiyun 	},
41*4882a593Smuzhiyun 	{
42*4882a593Smuzhiyun 		.id = 0x20,
43*4882a593Smuzhiyun 		.name = "5ev",
44*4882a593Smuzhiyun 	},
45*4882a593Smuzhiyun 	{
46*4882a593Smuzhiyun 		.id = 0x21,
47*4882a593Smuzhiyun 		.name = "4ev",
48*4882a593Smuzhiyun 	},
49*4882a593Smuzhiyun 	{
50*4882a593Smuzhiyun 		.id = 0x30,
51*4882a593Smuzhiyun 		.name = "7ev",
52*4882a593Smuzhiyun 	},
53*4882a593Smuzhiyun 	{
54*4882a593Smuzhiyun 		.id = 0x38,
55*4882a593Smuzhiyun 		.name = "9eg",
56*4882a593Smuzhiyun 	},
57*4882a593Smuzhiyun 	{
58*4882a593Smuzhiyun 		.id = 0x39,
59*4882a593Smuzhiyun 		.name = "6eg",
60*4882a593Smuzhiyun 	},
61*4882a593Smuzhiyun 	{
62*4882a593Smuzhiyun 		.id = 0x40,
63*4882a593Smuzhiyun 		.name = "11eg",
64*4882a593Smuzhiyun 	},
65*4882a593Smuzhiyun 	{
66*4882a593Smuzhiyun 		.id = 0x50,
67*4882a593Smuzhiyun 		.name = "15eg",
68*4882a593Smuzhiyun 	},
69*4882a593Smuzhiyun 	{
70*4882a593Smuzhiyun 		.id = 0x58,
71*4882a593Smuzhiyun 		.name = "19eg",
72*4882a593Smuzhiyun 	},
73*4882a593Smuzhiyun 	{
74*4882a593Smuzhiyun 		.id = 0x59,
75*4882a593Smuzhiyun 		.name = "17eg",
76*4882a593Smuzhiyun 	},
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun #endif
79*4882a593Smuzhiyun 
chip_id(unsigned char id)80*4882a593Smuzhiyun int chip_id(unsigned char id)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	struct pt_regs regs;
83*4882a593Smuzhiyun 	int val = -EINVAL;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	if (current_el() != 3) {
86*4882a593Smuzhiyun 		regs.regs[0] = ZYNQMP_SIP_SVC_CSU_DMA_CHIPID;
87*4882a593Smuzhiyun 		regs.regs[1] = 0;
88*4882a593Smuzhiyun 		regs.regs[2] = 0;
89*4882a593Smuzhiyun 		regs.regs[3] = 0;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 		smc_call(&regs);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 		/*
94*4882a593Smuzhiyun 		 * SMC returns:
95*4882a593Smuzhiyun 		 * regs[0][31:0]  = status of the operation
96*4882a593Smuzhiyun 		 * regs[0][63:32] = CSU.IDCODE register
97*4882a593Smuzhiyun 		 * regs[1][31:0]  = CSU.version register
98*4882a593Smuzhiyun 		 */
99*4882a593Smuzhiyun 		switch (id) {
100*4882a593Smuzhiyun 		case IDCODE:
101*4882a593Smuzhiyun 			regs.regs[0] = upper_32_bits(regs.regs[0]);
102*4882a593Smuzhiyun 			regs.regs[0] &= ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK |
103*4882a593Smuzhiyun 					ZYNQMP_CSU_IDCODE_SVD_MASK;
104*4882a593Smuzhiyun 			regs.regs[0] >>= ZYNQMP_CSU_IDCODE_SVD_SHIFT;
105*4882a593Smuzhiyun 			val = regs.regs[0];
106*4882a593Smuzhiyun 			break;
107*4882a593Smuzhiyun 		case VERSION:
108*4882a593Smuzhiyun 			regs.regs[1] = lower_32_bits(regs.regs[1]);
109*4882a593Smuzhiyun 			regs.regs[1] &= ZYNQMP_CSU_SILICON_VER_MASK;
110*4882a593Smuzhiyun 			val = regs.regs[1];
111*4882a593Smuzhiyun 			break;
112*4882a593Smuzhiyun 		default:
113*4882a593Smuzhiyun 			printf("%s, Invalid Req:0x%x\n", __func__, id);
114*4882a593Smuzhiyun 		}
115*4882a593Smuzhiyun 	} else {
116*4882a593Smuzhiyun 		switch (id) {
117*4882a593Smuzhiyun 		case IDCODE:
118*4882a593Smuzhiyun 			val = readl(ZYNQMP_CSU_IDCODE_ADDR);
119*4882a593Smuzhiyun 			val &= ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK |
120*4882a593Smuzhiyun 			       ZYNQMP_CSU_IDCODE_SVD_MASK;
121*4882a593Smuzhiyun 			val >>= ZYNQMP_CSU_IDCODE_SVD_SHIFT;
122*4882a593Smuzhiyun 			break;
123*4882a593Smuzhiyun 		case VERSION:
124*4882a593Smuzhiyun 			val = readl(ZYNQMP_CSU_VER_ADDR);
125*4882a593Smuzhiyun 			val &= ZYNQMP_CSU_SILICON_VER_MASK;
126*4882a593Smuzhiyun 			break;
127*4882a593Smuzhiyun 		default:
128*4882a593Smuzhiyun 			printf("%s, Invalid Req:0x%x\n", __func__, id);
129*4882a593Smuzhiyun 		}
130*4882a593Smuzhiyun 	}
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	return val;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \
136*4882a593Smuzhiyun 	!defined(CONFIG_SPL_BUILD)
zynqmp_get_silicon_idcode_name(void)137*4882a593Smuzhiyun static char *zynqmp_get_silicon_idcode_name(void)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	uint32_t i, id;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	id = chip_id(IDCODE);
142*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(zynqmp_devices); i++) {
143*4882a593Smuzhiyun 		if (zynqmp_devices[i].id == id)
144*4882a593Smuzhiyun 			return zynqmp_devices[i].name;
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 	return "unknown";
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun #endif
149*4882a593Smuzhiyun 
board_early_init_f(void)150*4882a593Smuzhiyun int board_early_init_f(void)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_CLK_ZYNQMP)
153*4882a593Smuzhiyun 	zynqmp_pmufw_version();
154*4882a593Smuzhiyun #endif
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #if defined(CONFIG_SPL_BUILD) || defined(CONFIG_ZYNQMP_PSU_INIT_ENABLED)
157*4882a593Smuzhiyun 	psu_init();
158*4882a593Smuzhiyun #endif
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	return 0;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define ZYNQMP_VERSION_SIZE	9
164*4882a593Smuzhiyun 
board_init(void)165*4882a593Smuzhiyun int board_init(void)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	printf("EL Level:\tEL%d\n", current_el());
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \
170*4882a593Smuzhiyun     !defined(CONFIG_SPL_BUILD) || (defined(CONFIG_SPL_FPGA_SUPPORT) && \
171*4882a593Smuzhiyun     defined(CONFIG_SPL_BUILD))
172*4882a593Smuzhiyun 	if (current_el() != 3) {
173*4882a593Smuzhiyun 		static char version[ZYNQMP_VERSION_SIZE];
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 		strncat(version, "xczu", 4);
176*4882a593Smuzhiyun 		zynqmppl.name = strncat(version,
177*4882a593Smuzhiyun 					zynqmp_get_silicon_idcode_name(),
178*4882a593Smuzhiyun 					ZYNQMP_VERSION_SIZE - 5);
179*4882a593Smuzhiyun 		printf("Chip ID:\t%s\n", zynqmppl.name);
180*4882a593Smuzhiyun 		fpga_init();
181*4882a593Smuzhiyun 		fpga_add(fpga_xilinx, &zynqmppl);
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun #endif
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	return 0;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
board_early_init_r(void)188*4882a593Smuzhiyun int board_early_init_r(void)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	u32 val;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	val = readl(&crlapb_base->timestamp_ref_ctrl);
193*4882a593Smuzhiyun 	val &= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (current_el() == 3 && !val) {
196*4882a593Smuzhiyun 		val = readl(&crlapb_base->timestamp_ref_ctrl);
197*4882a593Smuzhiyun 		val |= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT;
198*4882a593Smuzhiyun 		writel(val, &crlapb_base->timestamp_ref_ctrl);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 		/* Program freq register in System counter */
201*4882a593Smuzhiyun 		writel(zynqmp_get_system_timer_freq(),
202*4882a593Smuzhiyun 		       &iou_scntr_secure->base_frequency_id_register);
203*4882a593Smuzhiyun 		/* And enable system counter */
204*4882a593Smuzhiyun 		writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN,
205*4882a593Smuzhiyun 		       &iou_scntr_secure->counter_control_register);
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun 	return 0;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
zynq_board_read_rom_ethaddr(unsigned char * ethaddr)210*4882a593Smuzhiyun int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun #if defined(CONFIG_ZYNQ_GEM_EEPROM_ADDR) && \
213*4882a593Smuzhiyun     defined(CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET) && \
214*4882a593Smuzhiyun     defined(CONFIG_ZYNQ_EEPROM_BUS)
215*4882a593Smuzhiyun 	i2c_set_bus_num(CONFIG_ZYNQ_EEPROM_BUS);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	if (eeprom_read(CONFIG_ZYNQ_GEM_EEPROM_ADDR,
218*4882a593Smuzhiyun 			CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET,
219*4882a593Smuzhiyun 			ethaddr, 6))
220*4882a593Smuzhiyun 		printf("I2C EEPROM MAC address read failed\n");
221*4882a593Smuzhiyun #endif
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	return 0;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun #if !defined(CONFIG_SYS_SDRAM_BASE) && !defined(CONFIG_SYS_SDRAM_SIZE)
dram_init_banksize(void)227*4882a593Smuzhiyun int dram_init_banksize(void)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	fdtdec_setup_memory_banksize();
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	return 0;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
dram_init(void)234*4882a593Smuzhiyun int dram_init(void)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	if (fdtdec_setup_memory_size() != 0)
237*4882a593Smuzhiyun 		return -EINVAL;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	return 0;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun #else
dram_init(void)242*4882a593Smuzhiyun int dram_init(void)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	return 0;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun #endif
249*4882a593Smuzhiyun 
reset_cpu(ulong addr)250*4882a593Smuzhiyun void reset_cpu(ulong addr)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
board_late_init(void)254*4882a593Smuzhiyun int board_late_init(void)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	u32 reg = 0;
257*4882a593Smuzhiyun 	u8 bootmode;
258*4882a593Smuzhiyun 	const char *mode;
259*4882a593Smuzhiyun 	char *new_targets;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	if (!(gd->flags & GD_FLG_ENV_DEFAULT)) {
262*4882a593Smuzhiyun 		debug("Saved variables - Skipping\n");
263*4882a593Smuzhiyun 		return 0;
264*4882a593Smuzhiyun 	}
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	reg = readl(&crlapb_base->boot_mode);
267*4882a593Smuzhiyun 	if (reg >> BOOT_MODE_ALT_SHIFT)
268*4882a593Smuzhiyun 		reg >>= BOOT_MODE_ALT_SHIFT;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	bootmode = reg & BOOT_MODES_MASK;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	puts("Bootmode: ");
273*4882a593Smuzhiyun 	switch (bootmode) {
274*4882a593Smuzhiyun 	case USB_MODE:
275*4882a593Smuzhiyun 		puts("USB_MODE\n");
276*4882a593Smuzhiyun 		mode = "usb";
277*4882a593Smuzhiyun 		break;
278*4882a593Smuzhiyun 	case JTAG_MODE:
279*4882a593Smuzhiyun 		puts("JTAG_MODE\n");
280*4882a593Smuzhiyun 		mode = "pxe dhcp";
281*4882a593Smuzhiyun 		break;
282*4882a593Smuzhiyun 	case QSPI_MODE_24BIT:
283*4882a593Smuzhiyun 	case QSPI_MODE_32BIT:
284*4882a593Smuzhiyun 		mode = "qspi0";
285*4882a593Smuzhiyun 		puts("QSPI_MODE\n");
286*4882a593Smuzhiyun 		break;
287*4882a593Smuzhiyun 	case EMMC_MODE:
288*4882a593Smuzhiyun 		puts("EMMC_MODE\n");
289*4882a593Smuzhiyun 		mode = "mmc0";
290*4882a593Smuzhiyun 		break;
291*4882a593Smuzhiyun 	case SD_MODE:
292*4882a593Smuzhiyun 		puts("SD_MODE\n");
293*4882a593Smuzhiyun 		mode = "mmc0";
294*4882a593Smuzhiyun 		break;
295*4882a593Smuzhiyun 	case SD1_LSHFT_MODE:
296*4882a593Smuzhiyun 		puts("LVL_SHFT_");
297*4882a593Smuzhiyun 		/* fall through */
298*4882a593Smuzhiyun 	case SD_MODE1:
299*4882a593Smuzhiyun 		puts("SD_MODE1\n");
300*4882a593Smuzhiyun #if defined(CONFIG_ZYNQ_SDHCI0) && defined(CONFIG_ZYNQ_SDHCI1)
301*4882a593Smuzhiyun 		mode = "mmc1";
302*4882a593Smuzhiyun #else
303*4882a593Smuzhiyun 		mode = "mmc0";
304*4882a593Smuzhiyun #endif
305*4882a593Smuzhiyun 		break;
306*4882a593Smuzhiyun 	case NAND_MODE:
307*4882a593Smuzhiyun 		puts("NAND_MODE\n");
308*4882a593Smuzhiyun 		mode = "nand0";
309*4882a593Smuzhiyun 		break;
310*4882a593Smuzhiyun 	default:
311*4882a593Smuzhiyun 		mode = "";
312*4882a593Smuzhiyun 		printf("Invalid Boot Mode:0x%x\n", bootmode);
313*4882a593Smuzhiyun 		break;
314*4882a593Smuzhiyun 	}
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	/*
317*4882a593Smuzhiyun 	 * One terminating char + one byte for space between mode
318*4882a593Smuzhiyun 	 * and default boot_targets
319*4882a593Smuzhiyun 	 */
320*4882a593Smuzhiyun 	new_targets = calloc(1, strlen(mode) +
321*4882a593Smuzhiyun 				strlen(env_get("boot_targets")) + 2);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	sprintf(new_targets, "%s %s", mode, env_get("boot_targets"));
324*4882a593Smuzhiyun 	env_set("boot_targets", new_targets);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	return 0;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
checkboard(void)329*4882a593Smuzhiyun int checkboard(void)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	puts("Board: Xilinx ZynqMP\n");
332*4882a593Smuzhiyun 	return 0;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun #ifdef CONFIG_USB_DWC3
336*4882a593Smuzhiyun static struct dwc3_device dwc3_device_data0 = {
337*4882a593Smuzhiyun 	.maximum_speed = USB_SPEED_HIGH,
338*4882a593Smuzhiyun 	.base = ZYNQMP_USB0_XHCI_BASEADDR,
339*4882a593Smuzhiyun 	.dr_mode = USB_DR_MODE_PERIPHERAL,
340*4882a593Smuzhiyun 	.index = 0,
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun static struct dwc3_device dwc3_device_data1 = {
344*4882a593Smuzhiyun 	.maximum_speed = USB_SPEED_HIGH,
345*4882a593Smuzhiyun 	.base = ZYNQMP_USB1_XHCI_BASEADDR,
346*4882a593Smuzhiyun 	.dr_mode = USB_DR_MODE_PERIPHERAL,
347*4882a593Smuzhiyun 	.index = 1,
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun 
usb_gadget_handle_interrupts(int index)350*4882a593Smuzhiyun int usb_gadget_handle_interrupts(int index)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	dwc3_uboot_handle_interrupt(index);
353*4882a593Smuzhiyun 	return 0;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
board_usb_init(int index,enum usb_init_type init)356*4882a593Smuzhiyun int board_usb_init(int index, enum usb_init_type init)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	debug("%s: index %x\n", __func__, index);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun #if defined(CONFIG_USB_GADGET_DOWNLOAD)
361*4882a593Smuzhiyun 	g_dnl_set_serialnumber(CONFIG_SYS_CONFIG_NAME);
362*4882a593Smuzhiyun #endif
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	switch (index) {
365*4882a593Smuzhiyun 	case 0:
366*4882a593Smuzhiyun 		return dwc3_uboot_init(&dwc3_device_data0);
367*4882a593Smuzhiyun 	case 1:
368*4882a593Smuzhiyun 		return dwc3_uboot_init(&dwc3_device_data1);
369*4882a593Smuzhiyun 	};
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	return -1;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
board_usb_cleanup(int index,enum usb_init_type init)374*4882a593Smuzhiyun int board_usb_cleanup(int index, enum usb_init_type init)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	dwc3_uboot_exit(index);
377*4882a593Smuzhiyun 	return 0;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun #endif
380