1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2012, Stefano Babic <sbabic@denx.de>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Based on flea3.c and mx35pdk.c
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <linux/errno.h>
12*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
13*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
14*4882a593Smuzhiyun #include <asm/arch/clock.h>
15*4882a593Smuzhiyun #include <asm/arch/iomux-mx35.h>
16*4882a593Smuzhiyun #include <i2c.h>
17*4882a593Smuzhiyun #include <power/pmic.h>
18*4882a593Smuzhiyun #include <fsl_pmic.h>
19*4882a593Smuzhiyun #include <mc13892.h>
20*4882a593Smuzhiyun #include <mmc.h>
21*4882a593Smuzhiyun #include <fsl_esdhc.h>
22*4882a593Smuzhiyun #include <linux/types.h>
23*4882a593Smuzhiyun #include <asm/gpio.h>
24*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
25*4882a593Smuzhiyun #include <netdev.h>
26*4882a593Smuzhiyun #include <spl.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define CCM_CCMR_CONFIG 0x003F4208
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define ESDCTL_DDR2_CONFIG 0x007FFC3F
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* For MMC */
33*4882a593Smuzhiyun #define GPIO_MMC_CD 7
34*4882a593Smuzhiyun #define GPIO_MMC_WP 8
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
37*4882a593Smuzhiyun
dram_init(void)38*4882a593Smuzhiyun int dram_init(void)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1,
41*4882a593Smuzhiyun PHYS_SDRAM_1_SIZE);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun return 0;
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
board_setup_sdram(void)46*4882a593Smuzhiyun static void board_setup_sdram(void)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun struct esdc_regs *esdc = (struct esdc_regs *)ESDCTL_BASE_ADDR;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* Initialize with default values both CSD0/1 */
51*4882a593Smuzhiyun writel(0x2000, &esdc->esdctl0);
52*4882a593Smuzhiyun writel(0x2000, &esdc->esdctl1);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun mx3_setup_sdram_bank(CSD0_BASE_ADDR, ESDCTL_DDR2_CONFIG,
55*4882a593Smuzhiyun 13, 10, 2, 0x8080);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
setup_iomux_fec(void)58*4882a593Smuzhiyun static void setup_iomux_fec(void)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun static const iomux_v3_cfg_t fec_pads[] = {
61*4882a593Smuzhiyun MX35_PAD_FEC_TX_CLK__FEC_TX_CLK,
62*4882a593Smuzhiyun MX35_PAD_FEC_RX_CLK__FEC_RX_CLK,
63*4882a593Smuzhiyun MX35_PAD_FEC_RX_DV__FEC_RX_DV,
64*4882a593Smuzhiyun MX35_PAD_FEC_COL__FEC_COL,
65*4882a593Smuzhiyun MX35_PAD_FEC_RDATA0__FEC_RDATA_0,
66*4882a593Smuzhiyun MX35_PAD_FEC_TDATA0__FEC_TDATA_0,
67*4882a593Smuzhiyun MX35_PAD_FEC_TX_EN__FEC_TX_EN,
68*4882a593Smuzhiyun MX35_PAD_FEC_MDC__FEC_MDC,
69*4882a593Smuzhiyun MX35_PAD_FEC_MDIO__FEC_MDIO,
70*4882a593Smuzhiyun MX35_PAD_FEC_TX_ERR__FEC_TX_ERR,
71*4882a593Smuzhiyun MX35_PAD_FEC_RX_ERR__FEC_RX_ERR,
72*4882a593Smuzhiyun MX35_PAD_FEC_CRS__FEC_CRS,
73*4882a593Smuzhiyun MX35_PAD_FEC_RDATA1__FEC_RDATA_1,
74*4882a593Smuzhiyun MX35_PAD_FEC_TDATA1__FEC_TDATA_1,
75*4882a593Smuzhiyun MX35_PAD_FEC_RDATA2__FEC_RDATA_2,
76*4882a593Smuzhiyun MX35_PAD_FEC_TDATA2__FEC_TDATA_2,
77*4882a593Smuzhiyun MX35_PAD_FEC_RDATA3__FEC_RDATA_3,
78*4882a593Smuzhiyun MX35_PAD_FEC_TDATA3__FEC_TDATA_3,
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* setup pins for FEC */
82*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
woodburn_init(void)85*4882a593Smuzhiyun int woodburn_init(void)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun struct ccm_regs *ccm =
88*4882a593Smuzhiyun (struct ccm_regs *)IMX_CCM_BASE;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* initialize PLL and clock configuration */
91*4882a593Smuzhiyun writel(CCM_CCMR_CONFIG, &ccm->ccmr);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Set-up RAM */
94*4882a593Smuzhiyun board_setup_sdram();
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* enable clocks */
97*4882a593Smuzhiyun writel(readl(&ccm->cgr0) |
98*4882a593Smuzhiyun MXC_CCM_CGR0_EMI_MASK |
99*4882a593Smuzhiyun MXC_CCM_CGR0_EDIO_MASK |
100*4882a593Smuzhiyun MXC_CCM_CGR0_EPIT1_MASK,
101*4882a593Smuzhiyun &ccm->cgr0);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun writel(readl(&ccm->cgr1) |
104*4882a593Smuzhiyun MXC_CCM_CGR1_FEC_MASK |
105*4882a593Smuzhiyun MXC_CCM_CGR1_GPIO1_MASK |
106*4882a593Smuzhiyun MXC_CCM_CGR1_GPIO2_MASK |
107*4882a593Smuzhiyun MXC_CCM_CGR1_GPIO3_MASK |
108*4882a593Smuzhiyun MXC_CCM_CGR1_I2C1_MASK |
109*4882a593Smuzhiyun MXC_CCM_CGR1_I2C2_MASK |
110*4882a593Smuzhiyun MXC_CCM_CGR1_I2C3_MASK,
111*4882a593Smuzhiyun &ccm->cgr1);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* Set-up NAND */
114*4882a593Smuzhiyun __raw_writel(readl(&ccm->rcsr) | MXC_CCM_RCSR_NFC_FMS, &ccm->rcsr);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* Set pinmux for the required peripherals */
117*4882a593Smuzhiyun setup_iomux_fec();
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* setup GPIO1_4 FEC_ENABLE signal */
120*4882a593Smuzhiyun imx_iomux_v3_setup_pad(MX35_PAD_SCKR__GPIO1_4);
121*4882a593Smuzhiyun gpio_direction_output(4, 1);
122*4882a593Smuzhiyun imx_iomux_v3_setup_pad(MX35_PAD_HCKT__GPIO1_9);
123*4882a593Smuzhiyun gpio_direction_output(9, 1);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #if defined(CONFIG_SPL_BUILD)
board_init_f(ulong dummy)129*4882a593Smuzhiyun void board_init_f(ulong dummy)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun /* Set the stack pointer. */
132*4882a593Smuzhiyun asm volatile("mov sp, %0\n" : : "r"(CONFIG_SPL_STACK));
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* Initialize MUX and SDRAM */
135*4882a593Smuzhiyun woodburn_init();
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* Clear the BSS. */
138*4882a593Smuzhiyun memset(__bss_start, 0, __bss_end - __bss_start);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun preloader_console_init();
141*4882a593Smuzhiyun timer_init();
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun board_init_r(NULL, 0);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
spl_board_init(void)146*4882a593Smuzhiyun void spl_board_init(void)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun #endif
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* Booting from NOR in external mode */
board_early_init_f(void)154*4882a593Smuzhiyun int board_early_init_f(void)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun return woodburn_init();
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun
board_init(void)160*4882a593Smuzhiyun int board_init(void)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun struct pmic *p;
163*4882a593Smuzhiyun u32 val;
164*4882a593Smuzhiyun int ret;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* address of boot parameters */
167*4882a593Smuzhiyun gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun ret = pmic_init(I2C_PMIC);
170*4882a593Smuzhiyun if (ret)
171*4882a593Smuzhiyun return ret;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun p = pmic_get("FSL_PMIC");
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun * Set switchers in Auto in NORMAL mode & STANDBY mode
177*4882a593Smuzhiyun * Setup the switcher mode for SW1 & SW2
178*4882a593Smuzhiyun */
179*4882a593Smuzhiyun pmic_reg_read(p, REG_SW_4, &val);
180*4882a593Smuzhiyun val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
181*4882a593Smuzhiyun (SWMODE_MASK << SWMODE2_SHIFT)));
182*4882a593Smuzhiyun val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
183*4882a593Smuzhiyun (SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
184*4882a593Smuzhiyun /* Set SWILIMB */
185*4882a593Smuzhiyun val |= (1 << 22);
186*4882a593Smuzhiyun pmic_reg_write(p, REG_SW_4, val);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* Setup the switcher mode for SW3 & SW4 */
189*4882a593Smuzhiyun pmic_reg_read(p, REG_SW_5, &val);
190*4882a593Smuzhiyun val &= ~((SWMODE_MASK << SWMODE4_SHIFT) |
191*4882a593Smuzhiyun (SWMODE_MASK << SWMODE3_SHIFT));
192*4882a593Smuzhiyun val |= (SWMODE_AUTO_AUTO << SWMODE4_SHIFT) |
193*4882a593Smuzhiyun (SWMODE_AUTO_AUTO << SWMODE3_SHIFT);
194*4882a593Smuzhiyun pmic_reg_write(p, REG_SW_5, val);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* Set VGEN1 to 3.15V */
197*4882a593Smuzhiyun pmic_reg_read(p, REG_SETTING_0, &val);
198*4882a593Smuzhiyun val &= ~(VGEN1_MASK);
199*4882a593Smuzhiyun val |= VGEN1_3_15;
200*4882a593Smuzhiyun pmic_reg_write(p, REG_SETTING_0, val);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun pmic_reg_read(p, REG_MODE_0, &val);
203*4882a593Smuzhiyun val |= VGEN1EN;
204*4882a593Smuzhiyun pmic_reg_write(p, REG_MODE_0, val);
205*4882a593Smuzhiyun udelay(2000);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun return 0;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun #if defined(CONFIG_FSL_ESDHC)
211*4882a593Smuzhiyun struct fsl_esdhc_cfg esdhc_cfg = {MMC_SDHC1_BASE_ADDR};
212*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)213*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun static const iomux_v3_cfg_t sdhc1_pads[] = {
216*4882a593Smuzhiyun MX35_PAD_SD1_CMD__ESDHC1_CMD,
217*4882a593Smuzhiyun MX35_PAD_SD1_CLK__ESDHC1_CLK,
218*4882a593Smuzhiyun MX35_PAD_SD1_DATA0__ESDHC1_DAT0,
219*4882a593Smuzhiyun MX35_PAD_SD1_DATA1__ESDHC1_DAT1,
220*4882a593Smuzhiyun MX35_PAD_SD1_DATA2__ESDHC1_DAT2,
221*4882a593Smuzhiyun MX35_PAD_SD1_DATA3__ESDHC1_DAT3,
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* configure pins for SDHC1 only */
225*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(sdhc1_pads, ARRAY_SIZE(sdhc1_pads));
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* MMC Card Detect on GPIO1_7 */
228*4882a593Smuzhiyun imx_iomux_v3_setup_pad(MX35_PAD_SCKT__GPIO1_7);
229*4882a593Smuzhiyun gpio_direction_input(GPIO_MMC_CD);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* MMC Write Protection on GPIO1_8 */
232*4882a593Smuzhiyun imx_iomux_v3_setup_pad(MX35_PAD_FST__GPIO1_8);
233*4882a593Smuzhiyun gpio_direction_input(GPIO_MMC_WP);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun esdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC1_CLK);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun return fsl_esdhc_initialize(bis, &esdhc_cfg);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
board_mmc_getcd(struct mmc * mmc)240*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun return !gpio_get_value(GPIO_MMC_CD);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun #endif
245*4882a593Smuzhiyun
get_board_rev(void)246*4882a593Smuzhiyun u32 get_board_rev(void)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun int rev = 0;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8;
251*4882a593Smuzhiyun }
252