xref: /OK3568_Linux_fs/u-boot/board/warp/warp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2014, 2015 O.S. Systems Software LTDA.
3*4882a593Smuzhiyun  * Copyright (C) 2014 Kynetics LLC.
4*4882a593Smuzhiyun  * Copyright (C) 2014 Revolution Robotics, Inc.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author: Otavio Salvador <otavio@ossystems.com.br>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <asm/arch/clock.h>
12*4882a593Smuzhiyun #include <asm/arch/iomux.h>
13*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
14*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
15*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
16*4882a593Smuzhiyun #include <asm/gpio.h>
17*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
18*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
19*4882a593Smuzhiyun #include <asm/io.h>
20*4882a593Smuzhiyun #include <linux/sizes.h>
21*4882a593Smuzhiyun #include <common.h>
22*4882a593Smuzhiyun #include <watchdog.h>
23*4882a593Smuzhiyun #include <fsl_esdhc.h>
24*4882a593Smuzhiyun #include <i2c.h>
25*4882a593Smuzhiyun #include <mmc.h>
26*4882a593Smuzhiyun #include <usb.h>
27*4882a593Smuzhiyun #include <power/pmic.h>
28*4882a593Smuzhiyun #include <power/max77696_pmic.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
33*4882a593Smuzhiyun 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
34*4882a593Smuzhiyun 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS | \
35*4882a593Smuzhiyun 	PAD_CTL_LVE)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define USDHC_PAD_CTRL (PAD_CTL_PUS_22K_UP | \
38*4882a593Smuzhiyun 	PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
39*4882a593Smuzhiyun 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS | \
40*4882a593Smuzhiyun 	PAD_CTL_LVE)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define I2C_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE |		\
43*4882a593Smuzhiyun 		      PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED |	\
44*4882a593Smuzhiyun 		      PAD_CTL_DSE_40ohm | PAD_CTL_HYS |		\
45*4882a593Smuzhiyun 		      PAD_CTL_ODE | PAD_CTL_SRE_FAST)
46*4882a593Smuzhiyun 
dram_init(void)47*4882a593Smuzhiyun int dram_init(void)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	gd->ram_size = imx_ddr_size();
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	return 0;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun 
setup_iomux_uart(void)54*4882a593Smuzhiyun static void setup_iomux_uart(void)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	static iomux_v3_cfg_t const uart1_pads[] = {
57*4882a593Smuzhiyun 		MX6_PAD_UART1_TXD__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
58*4882a593Smuzhiyun 		MX6_PAD_UART1_RXD__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
59*4882a593Smuzhiyun 	};
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun static struct fsl_esdhc_cfg usdhc_cfg[1] = {
65*4882a593Smuzhiyun 	{USDHC2_BASE_ADDR, 0, 0, 0, 1},
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
board_mmc_getcd(struct mmc * mmc)68*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	return 1;	/* Assume boot SD always present */
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)73*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	static iomux_v3_cfg_t const usdhc2_pads[] = {
76*4882a593Smuzhiyun 		MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
77*4882a593Smuzhiyun 		MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
78*4882a593Smuzhiyun 		MX6_PAD_SD2_RST__USDHC2_RST | MUX_PAD_CTRL(USDHC_PAD_CTRL),
79*4882a593Smuzhiyun 		MX6_PAD_SD2_DAT0__USDHC2_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
80*4882a593Smuzhiyun 		MX6_PAD_SD2_DAT1__USDHC2_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
81*4882a593Smuzhiyun 		MX6_PAD_SD2_DAT2__USDHC2_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
82*4882a593Smuzhiyun 		MX6_PAD_SD2_DAT3__USDHC2_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
83*4882a593Smuzhiyun 		MX6_PAD_SD2_DAT4__USDHC2_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
84*4882a593Smuzhiyun 		MX6_PAD_SD2_DAT5__USDHC2_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
85*4882a593Smuzhiyun 		MX6_PAD_SD2_DAT6__USDHC2_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
86*4882a593Smuzhiyun 		MX6_PAD_SD2_DAT7__USDHC2_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
87*4882a593Smuzhiyun 	};
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
92*4882a593Smuzhiyun 	return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
board_usb_phy_mode(int port)95*4882a593Smuzhiyun int board_usb_phy_mode(int port)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	return USB_INIT_DEVICE;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* I2C1 for PMIC */
101*4882a593Smuzhiyun #define I2C_PMIC	0
102*4882a593Smuzhiyun #define PC	MUX_PAD_CTRL(I2C_PAD_CTRL)
103*4882a593Smuzhiyun struct i2c_pads_info i2c_pad_info1 = {
104*4882a593Smuzhiyun 	.sda = {
105*4882a593Smuzhiyun 		.i2c_mode = MX6_PAD_I2C1_SDA__I2C1_SDA | PC,
106*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_I2C1_SDA__GPIO_3_13 | PC,
107*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(3, 13),
108*4882a593Smuzhiyun 	},
109*4882a593Smuzhiyun 	.scl = {
110*4882a593Smuzhiyun 		.i2c_mode = MX6_PAD_I2C1_SCL__I2C1_SCL | PC,
111*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_I2C1_SCL__GPIO_3_12 | PC,
112*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(3, 12),
113*4882a593Smuzhiyun 	},
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
power_init_board(void)116*4882a593Smuzhiyun int power_init_board(void)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	struct pmic *p;
119*4882a593Smuzhiyun 	int ret;
120*4882a593Smuzhiyun 	unsigned int reg;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	ret = power_max77696_init(I2C_PMIC);
123*4882a593Smuzhiyun 	if (ret)
124*4882a593Smuzhiyun 		return ret;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	p = pmic_get("MAX77696");
127*4882a593Smuzhiyun 	if (!p)
128*4882a593Smuzhiyun 		return -EINVAL;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	ret = pmic_reg_read(p, CID, &reg);
131*4882a593Smuzhiyun 	if (ret)
132*4882a593Smuzhiyun 		return ret;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	printf("PMIC:  MAX77696 detected, rev=0x%x\n", reg);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	return pmic_probe(p);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
board_early_init_f(void)139*4882a593Smuzhiyun int board_early_init_f(void)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	setup_iomux_uart();
142*4882a593Smuzhiyun 	return 0;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
board_init(void)145*4882a593Smuzhiyun int board_init(void)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	/* address of boot parameters */
148*4882a593Smuzhiyun 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
board_late_init(void)155*4882a593Smuzhiyun int board_late_init(void)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun #ifdef CONFIG_HW_WATCHDOG
158*4882a593Smuzhiyun 	hw_watchdog_init();
159*4882a593Smuzhiyun #endif
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
checkboard(void)164*4882a593Smuzhiyun int checkboard(void)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	puts("Board: WaRP Board\n");
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	return 0;
169*4882a593Smuzhiyun }
170