1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * mux.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
7*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
8*4882a593Smuzhiyun * published by the Free Software Foundation version 2.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11*4882a593Smuzhiyun * kind, whether express or implied; without even the implied warranty
12*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13*4882a593Smuzhiyun * GNU General Public License for more details.
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <common.h>
17*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
18*4882a593Smuzhiyun #include <asm/arch/hardware.h>
19*4882a593Smuzhiyun #include <asm/arch/mux.h>
20*4882a593Smuzhiyun #include <asm/io.h>
21*4882a593Smuzhiyun #include <i2c.h>
22*4882a593Smuzhiyun #include "board.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun static struct module_pin_mux uart0_pin_mux[] = {
25*4882a593Smuzhiyun {OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* UART0_RXD */
26*4882a593Smuzhiyun {OFFSET(uart0_txd), (MODE(0) | PULLUDEN)}, /* UART0_TXD */
27*4882a593Smuzhiyun {-1},
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun static struct module_pin_mux mmc0_pin_mux[] = {
31*4882a593Smuzhiyun {OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT3 */
32*4882a593Smuzhiyun {OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT2 */
33*4882a593Smuzhiyun {OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT1 */
34*4882a593Smuzhiyun {OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT0 */
35*4882a593Smuzhiyun {OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CLK */
36*4882a593Smuzhiyun {OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CMD */
37*4882a593Smuzhiyun //{OFFSET(spi0_cs1), (MODE(5) | RXACTIVE | PULLUP_EN)}, /* MMC0_CD */
38*4882a593Smuzhiyun {-1},
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static struct module_pin_mux i2c1_pin_mux[] = {
42*4882a593Smuzhiyun {OFFSET(spi0_d1), (MODE(2) | RXACTIVE |
43*4882a593Smuzhiyun PULLUDEN | SLEWCTRL)}, /* I2C_DATA */
44*4882a593Smuzhiyun {OFFSET(spi0_cs0), (MODE(2) | RXACTIVE |
45*4882a593Smuzhiyun PULLUDEN | SLEWCTRL)}, /* I2C_SCLK */
46*4882a593Smuzhiyun {-1},
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun static struct module_pin_mux gpio0_7_pin_mux[] = {
50*4882a593Smuzhiyun {OFFSET(ecap0_in_pwm0_out), (MODE(7) | PULLUDEN)}, /* GPIO0_7 */
51*4882a593Smuzhiyun {-1},
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun static struct module_pin_mux rmii1_pin_mux[] = {
55*4882a593Smuzhiyun {OFFSET(mii1_crs), MODE(1) | RXACTIVE}, /* RGMII1_TCTL */
56*4882a593Smuzhiyun {OFFSET(mii1_txen), MODE(1)}, /* RGMII1_TCTL */
57*4882a593Smuzhiyun {OFFSET(mii1_txd1), MODE(1)}, /* RGMII1_TCTL */
58*4882a593Smuzhiyun {OFFSET(mii1_txd0), MODE(1)}, /* RGMII1_TCTL */
59*4882a593Smuzhiyun {OFFSET(mii1_rxd1), MODE(1) | RXACTIVE}, /* RGMII1_TCTL */
60*4882a593Smuzhiyun {OFFSET(mii1_rxd0), MODE(1) | RXACTIVE}, /* RGMII1_TCTL */
61*4882a593Smuzhiyun {OFFSET(rmii1_refclk), MODE(0) | RXACTIVE}, /* RGMII1_TCTL */
62*4882a593Smuzhiyun {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN},/* MDIO_DATA */
63*4882a593Smuzhiyun {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
64*4882a593Smuzhiyun {-1},
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun static struct module_pin_mux rgmii2_pin_mux[] = {
68*4882a593Smuzhiyun {OFFSET(gpmc_a0), MODE(2)}, /* RGMII1_TCTL */
69*4882a593Smuzhiyun {OFFSET(gpmc_a1), MODE(2) | RXACTIVE}, /* RGMII1_RCTL */
70*4882a593Smuzhiyun {OFFSET(gpmc_a2), MODE(2)}, /* RGMII1_TD3 */
71*4882a593Smuzhiyun {OFFSET(gpmc_a3), MODE(2)}, /* RGMII1_TD2 */
72*4882a593Smuzhiyun {OFFSET(gpmc_a4), MODE(2)}, /* RGMII1_TD1 */
73*4882a593Smuzhiyun {OFFSET(gpmc_a5), MODE(2)}, /* RGMII1_TD0 */
74*4882a593Smuzhiyun {OFFSET(gpmc_a6), MODE(2)}, /* RGMII1_TCLK */
75*4882a593Smuzhiyun {OFFSET(gpmc_a7), MODE(2) | RXACTIVE}, /* RGMII1_RCLK */
76*4882a593Smuzhiyun {OFFSET(gpmc_a8), MODE(2) | RXACTIVE}, /* RGMII1_RD3 */
77*4882a593Smuzhiyun {OFFSET(gpmc_a9), MODE(2) | RXACTIVE}, /* RGMII1_RD2 */
78*4882a593Smuzhiyun {OFFSET(gpmc_a10), MODE(2) | RXACTIVE}, /* RGMII1_RD1 */
79*4882a593Smuzhiyun {OFFSET(gpmc_a11), MODE(2) | RXACTIVE}, /* RGMII1_RD0 */
80*4882a593Smuzhiyun {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN},/* MDIO_DATA */
81*4882a593Smuzhiyun {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
82*4882a593Smuzhiyun {-1},
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static struct module_pin_mux nand_pin_mux[] = {
86*4882a593Smuzhiyun {OFFSET(gpmc_ad0), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD0 */
87*4882a593Smuzhiyun {OFFSET(gpmc_ad1), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD1 */
88*4882a593Smuzhiyun {OFFSET(gpmc_ad2), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD2 */
89*4882a593Smuzhiyun {OFFSET(gpmc_ad3), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD3 */
90*4882a593Smuzhiyun {OFFSET(gpmc_ad4), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD4 */
91*4882a593Smuzhiyun {OFFSET(gpmc_ad5), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD5 */
92*4882a593Smuzhiyun {OFFSET(gpmc_ad6), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD6 */
93*4882a593Smuzhiyun {OFFSET(gpmc_ad7), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD7 */
94*4882a593Smuzhiyun {OFFSET(gpmc_wait0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* NAND WAIT */
95*4882a593Smuzhiyun {OFFSET(gpmc_wpn), (MODE(7) | PULLUP_EN | RXACTIVE)}, /* NAND_WPN */
96*4882a593Smuzhiyun {OFFSET(gpmc_csn0), (MODE(0) | PULLUDEN)}, /* NAND_CS0 */
97*4882a593Smuzhiyun {OFFSET(gpmc_advn_ale), (MODE(0) | PULLUDEN)}, /* NAND_ADV_ALE */
98*4882a593Smuzhiyun {OFFSET(gpmc_oen_ren), (MODE(0) | PULLUDEN)}, /* NAND_OE */
99*4882a593Smuzhiyun {OFFSET(gpmc_wen), (MODE(0) | PULLUDEN)}, /* NAND_WEN */
100*4882a593Smuzhiyun {OFFSET(gpmc_be0n_cle), (MODE(0) | PULLUDEN)}, /* NAND_BE_CLE */
101*4882a593Smuzhiyun {-1},
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
enable_uart0_pin_mux(void)104*4882a593Smuzhiyun void enable_uart0_pin_mux(void)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun configure_module_pin_mux(uart0_pin_mux);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
enable_i2c1_pin_mux(void)109*4882a593Smuzhiyun void enable_i2c1_pin_mux(void)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun configure_module_pin_mux(i2c1_pin_mux);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
enable_board_pin_mux()114*4882a593Smuzhiyun void enable_board_pin_mux()
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun configure_module_pin_mux(i2c1_pin_mux);
117*4882a593Smuzhiyun configure_module_pin_mux(gpio0_7_pin_mux);
118*4882a593Smuzhiyun configure_module_pin_mux(rgmii2_pin_mux);
119*4882a593Smuzhiyun configure_module_pin_mux(rmii1_pin_mux);
120*4882a593Smuzhiyun configure_module_pin_mux(mmc0_pin_mux);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #if defined(CONFIG_NAND)
123*4882a593Smuzhiyun configure_module_pin_mux(nand_pin_mux);
124*4882a593Smuzhiyun #endif
125*4882a593Smuzhiyun }
126