1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * board.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Board functions for TI AM335X based boards
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <errno.h>
13*4882a593Smuzhiyun #include <linux/libfdt.h>
14*4882a593Smuzhiyun #include <spl.h>
15*4882a593Smuzhiyun #include <asm/arch/cpu.h>
16*4882a593Smuzhiyun #include <asm/arch/hardware.h>
17*4882a593Smuzhiyun #include <asm/arch/omap.h>
18*4882a593Smuzhiyun #include <asm/arch/ddr_defs.h>
19*4882a593Smuzhiyun #include <asm/arch/clock.h>
20*4882a593Smuzhiyun #include <asm/arch/gpio.h>
21*4882a593Smuzhiyun #include <asm/arch/mmc_host_def.h>
22*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
23*4882a593Smuzhiyun #include <asm/arch/mem.h>
24*4882a593Smuzhiyun #include <asm/arch/mux.h>
25*4882a593Smuzhiyun #include <asm/io.h>
26*4882a593Smuzhiyun #include <asm/emif.h>
27*4882a593Smuzhiyun #include <asm/gpio.h>
28*4882a593Smuzhiyun #include <i2c.h>
29*4882a593Smuzhiyun #include <miiphy.h>
30*4882a593Smuzhiyun #include <cpsw.h>
31*4882a593Smuzhiyun #include <power/tps65217.h>
32*4882a593Smuzhiyun #include <power/tps65910.h>
33*4882a593Smuzhiyun #include <environment.h>
34*4882a593Smuzhiyun #include <watchdog.h>
35*4882a593Smuzhiyun #include "board.h"
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* GPIO that controls power to DDR on EVM-SK */
40*4882a593Smuzhiyun #define GPIO_DDR_VTT_EN 7
41*4882a593Smuzhiyun #define DIP_S1 44
42*4882a593Smuzhiyun #define MPCIE_SW 100
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
45*4882a593Smuzhiyun
baltos_set_console(void)46*4882a593Smuzhiyun static int baltos_set_console(void)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun int val, i, dips = 0;
49*4882a593Smuzhiyun char buf[7];
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
52*4882a593Smuzhiyun sprintf(buf, "dip_s%d", i + 1);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun if (gpio_request(DIP_S1 + i, buf)) {
55*4882a593Smuzhiyun printf("failed to export GPIO %d\n", DIP_S1 + i);
56*4882a593Smuzhiyun return 0;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun if (gpio_direction_input(DIP_S1 + i)) {
60*4882a593Smuzhiyun printf("failed to set GPIO %d direction\n", DIP_S1 + i);
61*4882a593Smuzhiyun return 0;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun val = gpio_get_value(DIP_S1 + i);
65*4882a593Smuzhiyun dips |= val << i;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun printf("DIPs: 0x%1x\n", (~dips) & 0xf);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun if ((dips & 0xf) == 0xe)
71*4882a593Smuzhiyun env_set("console", "ttyUSB0,115200n8");
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun return 0;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
read_eeprom(BSP_VS_HWPARAM * header)76*4882a593Smuzhiyun static int read_eeprom(BSP_VS_HWPARAM *header)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun i2c_set_bus_num(1);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* Check if baseboard eeprom is available */
81*4882a593Smuzhiyun if (i2c_probe(CONFIG_SYS_I2C_EEPROM_ADDR)) {
82*4882a593Smuzhiyun puts("Could not probe the EEPROM; something fundamentally "
83*4882a593Smuzhiyun "wrong on the I2C bus.\n");
84*4882a593Smuzhiyun return -ENODEV;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* read the eeprom using i2c */
88*4882a593Smuzhiyun if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 1, (uchar *)header,
89*4882a593Smuzhiyun sizeof(BSP_VS_HWPARAM))) {
90*4882a593Smuzhiyun puts("Could not read the EEPROM; something fundamentally"
91*4882a593Smuzhiyun " wrong on the I2C bus.\n");
92*4882a593Smuzhiyun return -EIO;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun if (header->Magic != 0xDEADBEEF) {
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun printf("Incorrect magic number (0x%x) in EEPROM\n",
98*4882a593Smuzhiyun header->Magic);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* fill default values */
101*4882a593Smuzhiyun header->SystemId = 211;
102*4882a593Smuzhiyun header->MAC1[0] = 0x00;
103*4882a593Smuzhiyun header->MAC1[1] = 0x00;
104*4882a593Smuzhiyun header->MAC1[2] = 0x00;
105*4882a593Smuzhiyun header->MAC1[3] = 0x00;
106*4882a593Smuzhiyun header->MAC1[4] = 0x00;
107*4882a593Smuzhiyun header->MAC1[5] = 0x01;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun header->MAC2[0] = 0x00;
110*4882a593Smuzhiyun header->MAC2[1] = 0x00;
111*4882a593Smuzhiyun header->MAC2[2] = 0x00;
112*4882a593Smuzhiyun header->MAC2[3] = 0x00;
113*4882a593Smuzhiyun header->MAC2[4] = 0x00;
114*4882a593Smuzhiyun header->MAC2[5] = 0x02;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun header->MAC3[0] = 0x00;
117*4882a593Smuzhiyun header->MAC3[1] = 0x00;
118*4882a593Smuzhiyun header->MAC3[2] = 0x00;
119*4882a593Smuzhiyun header->MAC3[3] = 0x00;
120*4882a593Smuzhiyun header->MAC3[4] = 0x00;
121*4882a593Smuzhiyun header->MAC3[5] = 0x03;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun return 0;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun #if defined(CONFIG_SPL_BUILD) || defined(CONFIG_NOR_BOOT)
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun static const struct ddr_data ddr3_baltos_data = {
130*4882a593Smuzhiyun .datardsratio0 = MT41K256M16HA125E_RD_DQS,
131*4882a593Smuzhiyun .datawdsratio0 = MT41K256M16HA125E_WR_DQS,
132*4882a593Smuzhiyun .datafwsratio0 = MT41K256M16HA125E_PHY_FIFO_WE,
133*4882a593Smuzhiyun .datawrsratio0 = MT41K256M16HA125E_PHY_WR_DATA,
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun static const struct cmd_control ddr3_baltos_cmd_ctrl_data = {
137*4882a593Smuzhiyun .cmd0csratio = MT41K256M16HA125E_RATIO,
138*4882a593Smuzhiyun .cmd0iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun .cmd1csratio = MT41K256M16HA125E_RATIO,
141*4882a593Smuzhiyun .cmd1iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun .cmd2csratio = MT41K256M16HA125E_RATIO,
144*4882a593Smuzhiyun .cmd2iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun static struct emif_regs ddr3_baltos_emif_reg_data = {
148*4882a593Smuzhiyun .sdram_config = MT41K256M16HA125E_EMIF_SDCFG,
149*4882a593Smuzhiyun .ref_ctrl = MT41K256M16HA125E_EMIF_SDREF,
150*4882a593Smuzhiyun .sdram_tim1 = MT41K256M16HA125E_EMIF_TIM1,
151*4882a593Smuzhiyun .sdram_tim2 = MT41K256M16HA125E_EMIF_TIM2,
152*4882a593Smuzhiyun .sdram_tim3 = MT41K256M16HA125E_EMIF_TIM3,
153*4882a593Smuzhiyun .zq_config = MT41K256M16HA125E_ZQ_CFG,
154*4882a593Smuzhiyun .emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY,
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun #ifdef CONFIG_SPL_OS_BOOT
spl_start_uboot(void)158*4882a593Smuzhiyun int spl_start_uboot(void)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun /* break into full u-boot on 'c' */
161*4882a593Smuzhiyun return (serial_tstc() && serial_getc() == 'c');
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun #endif
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun #define OSC (V_OSCK/1000000)
166*4882a593Smuzhiyun const struct dpll_params dpll_ddr = {
167*4882a593Smuzhiyun 266, OSC-1, 1, -1, -1, -1, -1};
168*4882a593Smuzhiyun const struct dpll_params dpll_ddr_evm_sk = {
169*4882a593Smuzhiyun 303, OSC-1, 1, -1, -1, -1, -1};
170*4882a593Smuzhiyun const struct dpll_params dpll_ddr_baltos = {
171*4882a593Smuzhiyun 400, OSC-1, 1, -1, -1, -1, -1};
172*4882a593Smuzhiyun
am33xx_spl_board_init(void)173*4882a593Smuzhiyun void am33xx_spl_board_init(void)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun int mpu_vdd;
176*4882a593Smuzhiyun int sil_rev;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* Get the frequency */
179*4882a593Smuzhiyun dpll_mpu_opp100.m = am335x_get_efuse_mpu_max_freq(cdev);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun * The GP EVM, IDK and EVM SK use a TPS65910 PMIC. For all
183*4882a593Smuzhiyun * MPU frequencies we support we use a CORE voltage of
184*4882a593Smuzhiyun * 1.1375V. For MPU voltage we need to switch based on
185*4882a593Smuzhiyun * the frequency we are running at.
186*4882a593Smuzhiyun */
187*4882a593Smuzhiyun i2c_set_bus_num(1);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun printf("I2C speed: %d Hz\n", CONFIG_SYS_OMAP24_I2C_SPEED);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun if (i2c_probe(TPS65910_CTRL_I2C_ADDR)) {
192*4882a593Smuzhiyun puts("i2c: cannot access TPS65910\n");
193*4882a593Smuzhiyun return;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /*
197*4882a593Smuzhiyun * Depending on MPU clock and PG we will need a different
198*4882a593Smuzhiyun * VDD to drive at that speed.
199*4882a593Smuzhiyun */
200*4882a593Smuzhiyun sil_rev = readl(&cdev->deviceid) >> 28;
201*4882a593Smuzhiyun mpu_vdd = am335x_get_tps65910_mpu_vdd(sil_rev,
202*4882a593Smuzhiyun dpll_mpu_opp100.m);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /* Tell the TPS65910 to use i2c */
205*4882a593Smuzhiyun tps65910_set_i2c_control();
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* First update MPU voltage. */
208*4882a593Smuzhiyun if (tps65910_voltage_update(MPU, mpu_vdd))
209*4882a593Smuzhiyun return;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* Second, update the CORE voltage. */
212*4882a593Smuzhiyun if (tps65910_voltage_update(CORE, TPS65910_OP_REG_SEL_1_1_3))
213*4882a593Smuzhiyun return;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* Set CORE Frequencies to OPP100 */
216*4882a593Smuzhiyun do_setup_dpll(&dpll_core_regs, &dpll_core_opp100);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* Set MPU Frequency to what we detected now that voltages are set */
219*4882a593Smuzhiyun do_setup_dpll(&dpll_mpu_regs, &dpll_mpu_opp100);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun writel(0x000010ff, PRM_DEVICE_INST + 4);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
get_dpll_ddr_params(void)224*4882a593Smuzhiyun const struct dpll_params *get_dpll_ddr_params(void)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun enable_i2c1_pin_mux();
227*4882a593Smuzhiyun i2c_set_bus_num(1);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun return &dpll_ddr_baltos;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
set_uart_mux_conf(void)232*4882a593Smuzhiyun void set_uart_mux_conf(void)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun enable_uart0_pin_mux();
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
set_mux_conf_regs(void)237*4882a593Smuzhiyun void set_mux_conf_regs(void)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun enable_board_pin_mux();
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun const struct ctrl_ioregs ioregs_baltos = {
243*4882a593Smuzhiyun .cm0ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
244*4882a593Smuzhiyun .cm1ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
245*4882a593Smuzhiyun .cm2ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
246*4882a593Smuzhiyun .dt0ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
247*4882a593Smuzhiyun .dt1ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun
sdram_init(void)250*4882a593Smuzhiyun void sdram_init(void)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun gpio_request(GPIO_DDR_VTT_EN, "ddr_vtt_en");
253*4882a593Smuzhiyun gpio_direction_output(GPIO_DDR_VTT_EN, 1);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun config_ddr(400, &ioregs_baltos,
256*4882a593Smuzhiyun &ddr3_baltos_data,
257*4882a593Smuzhiyun &ddr3_baltos_cmd_ctrl_data,
258*4882a593Smuzhiyun &ddr3_baltos_emif_reg_data, 0);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun #endif
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /*
263*4882a593Smuzhiyun * Basic board specific setup. Pinmux has been handled already.
264*4882a593Smuzhiyun */
board_init(void)265*4882a593Smuzhiyun int board_init(void)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun #if defined(CONFIG_HW_WATCHDOG)
268*4882a593Smuzhiyun hw_watchdog_init();
269*4882a593Smuzhiyun #endif
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
272*4882a593Smuzhiyun #if defined(CONFIG_NOR) || defined(CONFIG_NAND)
273*4882a593Smuzhiyun gpmc_init();
274*4882a593Smuzhiyun #endif
275*4882a593Smuzhiyun return 0;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
ft_board_setup(void * blob,bd_t * bd)278*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun int node, ret;
281*4882a593Smuzhiyun unsigned char mac_addr[6];
282*4882a593Smuzhiyun BSP_VS_HWPARAM header;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun /* get production data */
285*4882a593Smuzhiyun if (read_eeprom(&header))
286*4882a593Smuzhiyun return 0;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* setup MAC1 */
289*4882a593Smuzhiyun mac_addr[0] = header.MAC1[0];
290*4882a593Smuzhiyun mac_addr[1] = header.MAC1[1];
291*4882a593Smuzhiyun mac_addr[2] = header.MAC1[2];
292*4882a593Smuzhiyun mac_addr[3] = header.MAC1[3];
293*4882a593Smuzhiyun mac_addr[4] = header.MAC1[4];
294*4882a593Smuzhiyun mac_addr[5] = header.MAC1[5];
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun node = fdt_path_offset(blob, "/ocp/ethernet/slave@4a100200");
298*4882a593Smuzhiyun if (node < 0) {
299*4882a593Smuzhiyun printf("no /soc/fman/ethernet path offset\n");
300*4882a593Smuzhiyun return -ENODEV;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun ret = fdt_setprop(blob, node, "mac-address", &mac_addr, 6);
304*4882a593Smuzhiyun if (ret) {
305*4882a593Smuzhiyun printf("error setting local-mac-address property\n");
306*4882a593Smuzhiyun return -ENODEV;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* setup MAC2 */
310*4882a593Smuzhiyun mac_addr[0] = header.MAC2[0];
311*4882a593Smuzhiyun mac_addr[1] = header.MAC2[1];
312*4882a593Smuzhiyun mac_addr[2] = header.MAC2[2];
313*4882a593Smuzhiyun mac_addr[3] = header.MAC2[3];
314*4882a593Smuzhiyun mac_addr[4] = header.MAC2[4];
315*4882a593Smuzhiyun mac_addr[5] = header.MAC2[5];
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun node = fdt_path_offset(blob, "/ocp/ethernet/slave@4a100300");
318*4882a593Smuzhiyun if (node < 0) {
319*4882a593Smuzhiyun printf("no /soc/fman/ethernet path offset\n");
320*4882a593Smuzhiyun return -ENODEV;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun ret = fdt_setprop(blob, node, "mac-address", &mac_addr, 6);
324*4882a593Smuzhiyun if (ret) {
325*4882a593Smuzhiyun printf("error setting local-mac-address property\n");
326*4882a593Smuzhiyun return -ENODEV;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun printf("\nFDT was successfully setup\n");
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun return 0;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun static struct module_pin_mux pcie_sw_pin_mux[] = {
335*4882a593Smuzhiyun {OFFSET(mii1_rxdv), (MODE(7) | PULLUDEN )}, /* GPIO3_4 */
336*4882a593Smuzhiyun {-1},
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun static struct module_pin_mux dip_pin_mux[] = {
340*4882a593Smuzhiyun {OFFSET(gpmc_ad12), (MODE(7) | RXACTIVE )}, /* GPIO1_12 */
341*4882a593Smuzhiyun {OFFSET(gpmc_ad13), (MODE(7) | RXACTIVE )}, /* GPIO1_13 */
342*4882a593Smuzhiyun {OFFSET(gpmc_ad14), (MODE(7) | RXACTIVE )}, /* GPIO1_14 */
343*4882a593Smuzhiyun {OFFSET(gpmc_ad15), (MODE(7) | RXACTIVE )}, /* GPIO1_15 */
344*4882a593Smuzhiyun {-1},
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)348*4882a593Smuzhiyun int board_late_init(void)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
351*4882a593Smuzhiyun BSP_VS_HWPARAM header;
352*4882a593Smuzhiyun char model[4];
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* get production data */
355*4882a593Smuzhiyun if (read_eeprom(&header)) {
356*4882a593Smuzhiyun strcpy(model, "211");
357*4882a593Smuzhiyun } else {
358*4882a593Smuzhiyun sprintf(model, "%d", header.SystemId);
359*4882a593Smuzhiyun if (header.SystemId == 215) {
360*4882a593Smuzhiyun configure_module_pin_mux(dip_pin_mux);
361*4882a593Smuzhiyun baltos_set_console();
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /* turn power for the mPCIe slot */
366*4882a593Smuzhiyun configure_module_pin_mux(pcie_sw_pin_mux);
367*4882a593Smuzhiyun if (gpio_request(MPCIE_SW, "mpcie_sw")) {
368*4882a593Smuzhiyun printf("failed to export GPIO %d\n", MPCIE_SW);
369*4882a593Smuzhiyun return -ENODEV;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun if (gpio_direction_output(MPCIE_SW, 1)) {
372*4882a593Smuzhiyun printf("failed to set GPIO %d direction\n", MPCIE_SW);
373*4882a593Smuzhiyun return -ENODEV;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun env_set("board_name", model);
377*4882a593Smuzhiyun #endif
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun return 0;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun #endif
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun #if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) || \
384*4882a593Smuzhiyun (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD))
cpsw_control(int enabled)385*4882a593Smuzhiyun static void cpsw_control(int enabled)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun /* VTP can be added here */
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun return;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun static struct cpsw_slave_data cpsw_slaves[] = {
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun .slave_reg_ofs = 0x208,
395*4882a593Smuzhiyun .sliver_reg_ofs = 0xd80,
396*4882a593Smuzhiyun .phy_addr = 0,
397*4882a593Smuzhiyun },
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun .slave_reg_ofs = 0x308,
400*4882a593Smuzhiyun .sliver_reg_ofs = 0xdc0,
401*4882a593Smuzhiyun .phy_addr = 7,
402*4882a593Smuzhiyun },
403*4882a593Smuzhiyun };
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun static struct cpsw_platform_data cpsw_data = {
406*4882a593Smuzhiyun .mdio_base = CPSW_MDIO_BASE,
407*4882a593Smuzhiyun .cpsw_base = CPSW_BASE,
408*4882a593Smuzhiyun .mdio_div = 0xff,
409*4882a593Smuzhiyun .channels = 8,
410*4882a593Smuzhiyun .cpdma_reg_ofs = 0x800,
411*4882a593Smuzhiyun .slaves = 2,
412*4882a593Smuzhiyun .slave_data = cpsw_slaves,
413*4882a593Smuzhiyun .active_slave = 1,
414*4882a593Smuzhiyun .ale_reg_ofs = 0xd00,
415*4882a593Smuzhiyun .ale_entries = 1024,
416*4882a593Smuzhiyun .host_port_reg_ofs = 0x108,
417*4882a593Smuzhiyun .hw_stats_reg_ofs = 0x900,
418*4882a593Smuzhiyun .bd_ram_ofs = 0x2000,
419*4882a593Smuzhiyun .mac_control = (1 << 5),
420*4882a593Smuzhiyun .control = cpsw_control,
421*4882a593Smuzhiyun .host_port_num = 0,
422*4882a593Smuzhiyun .version = CPSW_CTRL_VERSION_2,
423*4882a593Smuzhiyun };
424*4882a593Smuzhiyun #endif
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun #if ((defined(CONFIG_SPL_ETH_SUPPORT) || defined(CONFIG_SPL_USBETH_SUPPORT)) \
427*4882a593Smuzhiyun && defined(CONFIG_SPL_BUILD)) || \
428*4882a593Smuzhiyun ((defined(CONFIG_DRIVER_TI_CPSW) || \
429*4882a593Smuzhiyun defined(CONFIG_USB_ETHER) && defined(CONFIG_USB_MUSB_GADGET)) && \
430*4882a593Smuzhiyun !defined(CONFIG_SPL_BUILD))
board_eth_init(bd_t * bis)431*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun int rv, n = 0;
434*4882a593Smuzhiyun uint8_t mac_addr[6];
435*4882a593Smuzhiyun uint32_t mac_hi, mac_lo;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /*
438*4882a593Smuzhiyun * Note here that we're using CPSW1 since that has a 1Gbit PHY while
439*4882a593Smuzhiyun * CSPW0 has a 100Mbit PHY.
440*4882a593Smuzhiyun *
441*4882a593Smuzhiyun * On product, CPSW1 maps to port labeled WAN.
442*4882a593Smuzhiyun */
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /* try reading mac address from efuse */
445*4882a593Smuzhiyun mac_lo = readl(&cdev->macid1l);
446*4882a593Smuzhiyun mac_hi = readl(&cdev->macid1h);
447*4882a593Smuzhiyun mac_addr[0] = mac_hi & 0xFF;
448*4882a593Smuzhiyun mac_addr[1] = (mac_hi & 0xFF00) >> 8;
449*4882a593Smuzhiyun mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
450*4882a593Smuzhiyun mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
451*4882a593Smuzhiyun mac_addr[4] = mac_lo & 0xFF;
452*4882a593Smuzhiyun mac_addr[5] = (mac_lo & 0xFF00) >> 8;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun #if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) || \
455*4882a593Smuzhiyun (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD))
456*4882a593Smuzhiyun if (!env_get("ethaddr")) {
457*4882a593Smuzhiyun printf("<ethaddr> not set. Validating first E-fuse MAC\n");
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun if (is_valid_ethaddr(mac_addr))
460*4882a593Smuzhiyun eth_env_set_enetaddr("ethaddr", mac_addr);
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_TI_CPSW
464*4882a593Smuzhiyun writel((GMII1_SEL_RMII | GMII2_SEL_RGMII | RGMII2_IDMODE), &cdev->miisel);
465*4882a593Smuzhiyun cpsw_slaves[1].phy_if = PHY_INTERFACE_MODE_RGMII;
466*4882a593Smuzhiyun rv = cpsw_register(&cpsw_data);
467*4882a593Smuzhiyun if (rv < 0)
468*4882a593Smuzhiyun printf("Error %d registering CPSW switch\n", rv);
469*4882a593Smuzhiyun else
470*4882a593Smuzhiyun n += rv;
471*4882a593Smuzhiyun #endif
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /*
474*4882a593Smuzhiyun *
475*4882a593Smuzhiyun * CPSW RGMII Internal Delay Mode is not supported in all PVT
476*4882a593Smuzhiyun * operating points. So we must set the TX clock delay feature
477*4882a593Smuzhiyun * in the AR8051 PHY. Since we only support a single ethernet
478*4882a593Smuzhiyun * device in U-Boot, we only do this for the first instance.
479*4882a593Smuzhiyun */
480*4882a593Smuzhiyun #define AR8051_PHY_DEBUG_ADDR_REG 0x1d
481*4882a593Smuzhiyun #define AR8051_PHY_DEBUG_DATA_REG 0x1e
482*4882a593Smuzhiyun #define AR8051_DEBUG_RGMII_CLK_DLY_REG 0x5
483*4882a593Smuzhiyun #define AR8051_RGMII_TX_CLK_DLY 0x100
484*4882a593Smuzhiyun const char *devname;
485*4882a593Smuzhiyun devname = miiphy_get_current_dev();
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun miiphy_write(devname, 0x7, AR8051_PHY_DEBUG_ADDR_REG,
488*4882a593Smuzhiyun AR8051_DEBUG_RGMII_CLK_DLY_REG);
489*4882a593Smuzhiyun miiphy_write(devname, 0x7, AR8051_PHY_DEBUG_DATA_REG,
490*4882a593Smuzhiyun AR8051_RGMII_TX_CLK_DLY);
491*4882a593Smuzhiyun #endif
492*4882a593Smuzhiyun return n;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun #endif
495