xref: /OK3568_Linux_fs/u-boot/board/udoo/neo/neo.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2014-2015 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  * Copyright (C) Jasbir Matharu
4*4882a593Smuzhiyun  * Copyright (C) UDOO Team
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author: Breno Lima <breno.lima@nxp.com>
7*4882a593Smuzhiyun  * Author: Francesco Montefoschi <francesco.monte@gmail.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <asm/arch/clock.h>
13*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
14*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
15*4882a593Smuzhiyun #include <asm/arch/iomux.h>
16*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
17*4882a593Smuzhiyun #include <asm/gpio.h>
18*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
19*4882a593Smuzhiyun #include <mmc.h>
20*4882a593Smuzhiyun #include <fsl_esdhc.h>
21*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
22*4882a593Smuzhiyun #include <asm/io.h>
23*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
24*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
25*4882a593Smuzhiyun #include <spl.h>
26*4882a593Smuzhiyun #include <linux/sizes.h>
27*4882a593Smuzhiyun #include <common.h>
28*4882a593Smuzhiyun #include <i2c.h>
29*4882a593Smuzhiyun #include <miiphy.h>
30*4882a593Smuzhiyun #include <netdev.h>
31*4882a593Smuzhiyun #include <power/pmic.h>
32*4882a593Smuzhiyun #include <power/pfuze3000_pmic.h>
33*4882a593Smuzhiyun #include <malloc.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun enum {
38*4882a593Smuzhiyun 	UDOO_NEO_TYPE_BASIC,
39*4882a593Smuzhiyun 	UDOO_NEO_TYPE_BASIC_KS,
40*4882a593Smuzhiyun 	UDOO_NEO_TYPE_FULL,
41*4882a593Smuzhiyun 	UDOO_NEO_TYPE_EXTENDED,
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define UART_PAD_CTRL  (PAD_CTL_PKE | PAD_CTL_PUE |		\
45*4882a593Smuzhiyun 	PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED |		\
46*4882a593Smuzhiyun 	PAD_CTL_DSE_40ohm   | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE |		\
49*4882a593Smuzhiyun 	PAD_CTL_PUS_22K_UP  | PAD_CTL_SPEED_LOW |		\
50*4882a593Smuzhiyun 	PAD_CTL_DSE_80ohm   | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define I2C_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE |		\
53*4882a593Smuzhiyun 	PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED |		\
54*4882a593Smuzhiyun 	PAD_CTL_DSE_40ohm | PAD_CTL_HYS |		\
55*4882a593Smuzhiyun 	PAD_CTL_ODE)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define ENET_PAD_CTRL  (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE |     \
58*4882a593Smuzhiyun 	PAD_CTL_SPEED_MED   |                                   \
59*4882a593Smuzhiyun 	PAD_CTL_DSE_40ohm   | PAD_CTL_SRE_FAST)
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define ENET_CLK_PAD_CTRL  (PAD_CTL_SPEED_MED | \
62*4882a593Smuzhiyun 	PAD_CTL_DSE_120ohm   | PAD_CTL_SRE_FAST)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define ENET_RX_PAD_CTRL  (PAD_CTL_PKE | PAD_CTL_PUE |          \
65*4882a593Smuzhiyun 	PAD_CTL_SPEED_MED   | PAD_CTL_SRE_FAST)
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define WDOG_PAD_CTRL (PAD_CTL_PUE | PAD_CTL_PKE | PAD_CTL_SPEED_MED |	\
68*4882a593Smuzhiyun 	PAD_CTL_DSE_40ohm)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define BOARD_DETECT_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE |		\
71*4882a593Smuzhiyun 	PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED |		\
72*4882a593Smuzhiyun 	PAD_CTL_DSE_34ohm | PAD_CTL_HYS | PAD_CTL_SRE_FAST)
73*4882a593Smuzhiyun #define BOARD_DETECT_PAD_CFG (MUX_PAD_CTRL(BOARD_DETECT_PAD_CTRL) |	\
74*4882a593Smuzhiyun 	MUX_MODE_SION)
75*4882a593Smuzhiyun 
dram_init(void)76*4882a593Smuzhiyun int dram_init(void)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	gd->ram_size = imx_ddr_size();
79*4882a593Smuzhiyun 	return 0;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_MXC
83*4882a593Smuzhiyun #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
84*4882a593Smuzhiyun /* I2C1 for PMIC */
85*4882a593Smuzhiyun static struct i2c_pads_info i2c_pad_info1 = {
86*4882a593Smuzhiyun 	.scl = {
87*4882a593Smuzhiyun 		.i2c_mode = MX6_PAD_GPIO1_IO00__I2C1_SCL | PC,
88*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_GPIO1_IO00__GPIO1_IO_0 | PC,
89*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(1, 0),
90*4882a593Smuzhiyun 	},
91*4882a593Smuzhiyun 	.sda = {
92*4882a593Smuzhiyun 		.i2c_mode = MX6_PAD_GPIO1_IO01__I2C1_SDA | PC,
93*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_GPIO1_IO01__GPIO1_IO_1 | PC,
94*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(1, 1),
95*4882a593Smuzhiyun 	},
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun #endif
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #ifdef CONFIG_POWER
power_init_board(void)100*4882a593Smuzhiyun int power_init_board(void)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	struct pmic *p;
103*4882a593Smuzhiyun 	int ret;
104*4882a593Smuzhiyun 	unsigned int reg, rev_id;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	ret = power_pfuze3000_init(PFUZE3000_I2C_BUS);
107*4882a593Smuzhiyun 	if (ret)
108*4882a593Smuzhiyun 		return ret;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	p = pmic_get("PFUZE3000");
111*4882a593Smuzhiyun 	ret = pmic_probe(p);
112*4882a593Smuzhiyun 	if (ret)
113*4882a593Smuzhiyun 		return ret;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE3000_DEVICEID, &reg);
116*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE3000_REVID, &rev_id);
117*4882a593Smuzhiyun 	printf("PMIC:  PFUZE3000 DEV_ID=0x%x REV_ID=0x%x\n", reg, rev_id);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/* disable Low Power Mode during standby mode */
120*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE3000_LDOGCTL, &reg);
121*4882a593Smuzhiyun 	reg |= 0x1;
122*4882a593Smuzhiyun 	ret = pmic_reg_write(p, PFUZE3000_LDOGCTL, reg);
123*4882a593Smuzhiyun 	if (ret)
124*4882a593Smuzhiyun 		return ret;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	ret = pmic_reg_write(p, PFUZE3000_SW1AMODE, 0xc);
127*4882a593Smuzhiyun 	if (ret)
128*4882a593Smuzhiyun 		return ret;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	ret = pmic_reg_write(p, PFUZE3000_SW1BMODE, 0xc);
131*4882a593Smuzhiyun 	if (ret)
132*4882a593Smuzhiyun 		return ret;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	ret = pmic_reg_write(p, PFUZE3000_SW2MODE, 0xc);
135*4882a593Smuzhiyun 	if (ret)
136*4882a593Smuzhiyun 		return ret;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	ret = pmic_reg_write(p, PFUZE3000_SW3MODE, 0xc);
139*4882a593Smuzhiyun 	if (ret)
140*4882a593Smuzhiyun 		return ret;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/* set SW1A standby voltage 0.975V */
143*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE3000_SW1ASTBY, &reg);
144*4882a593Smuzhiyun 	reg &= ~0x3f;
145*4882a593Smuzhiyun 	reg |= PFUZE3000_SW1AB_SETP(9750);
146*4882a593Smuzhiyun 	ret = pmic_reg_write(p, PFUZE3000_SW1ASTBY, reg);
147*4882a593Smuzhiyun 	if (ret)
148*4882a593Smuzhiyun 		return ret;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/* set SW1B standby voltage 0.975V */
151*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE3000_SW1BSTBY, &reg);
152*4882a593Smuzhiyun 	reg &= ~0x3f;
153*4882a593Smuzhiyun 	reg |= PFUZE3000_SW1AB_SETP(9750);
154*4882a593Smuzhiyun 	ret = pmic_reg_write(p, PFUZE3000_SW1BSTBY, reg);
155*4882a593Smuzhiyun 	if (ret)
156*4882a593Smuzhiyun 		return ret;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	/* set SW1A/VDD_ARM_IN step ramp up time from 16us to 4us/25mV */
159*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE3000_SW1ACONF, &reg);
160*4882a593Smuzhiyun 	reg &= ~0xc0;
161*4882a593Smuzhiyun 	reg |= 0x40;
162*4882a593Smuzhiyun 	ret = pmic_reg_write(p, PFUZE3000_SW1ACONF, reg);
163*4882a593Smuzhiyun 	if (ret)
164*4882a593Smuzhiyun 		return ret;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	/* set SW1B/VDD_SOC_IN step ramp up time from 16us to 4us/25mV */
167*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE3000_SW1BCONF, &reg);
168*4882a593Smuzhiyun 	reg &= ~0xc0;
169*4882a593Smuzhiyun 	reg |= 0x40;
170*4882a593Smuzhiyun 	ret = pmic_reg_write(p, PFUZE3000_SW1BCONF, reg);
171*4882a593Smuzhiyun 	if (ret)
172*4882a593Smuzhiyun 		return ret;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	/* set VDD_ARM_IN to 1.350V */
175*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE3000_SW1AVOLT, &reg);
176*4882a593Smuzhiyun 	reg &= ~0x3f;
177*4882a593Smuzhiyun 	reg |= PFUZE3000_SW1AB_SETP(13500);
178*4882a593Smuzhiyun 	ret = pmic_reg_write(p, PFUZE3000_SW1AVOLT, reg);
179*4882a593Smuzhiyun 	if (ret)
180*4882a593Smuzhiyun 		return ret;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	/* set VDD_SOC_IN to 1.350V */
183*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE3000_SW1BVOLT, &reg);
184*4882a593Smuzhiyun 	reg &= ~0x3f;
185*4882a593Smuzhiyun 	reg |= PFUZE3000_SW1AB_SETP(13500);
186*4882a593Smuzhiyun 	ret = pmic_reg_write(p, PFUZE3000_SW1BVOLT, reg);
187*4882a593Smuzhiyun 	if (ret)
188*4882a593Smuzhiyun 		return ret;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* set DDR_1_5V to 1.350V */
191*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE3000_SW3VOLT, &reg);
192*4882a593Smuzhiyun 	reg &= ~0x0f;
193*4882a593Smuzhiyun 	reg |= PFUZE3000_SW3_SETP(13500);
194*4882a593Smuzhiyun 	ret = pmic_reg_write(p, PFUZE3000_SW3VOLT, reg);
195*4882a593Smuzhiyun 	if (ret)
196*4882a593Smuzhiyun 		return ret;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* set VGEN2_1V5 to 1.5V */
199*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE3000_VLDO2CTL, &reg);
200*4882a593Smuzhiyun 	reg &= ~0x0f;
201*4882a593Smuzhiyun 	reg |= PFUZE3000_VLDO_SETP(15000);
202*4882a593Smuzhiyun 	/*  enable  */
203*4882a593Smuzhiyun 	reg |= 0x10;
204*4882a593Smuzhiyun 	ret = pmic_reg_write(p, PFUZE3000_VLDO2CTL, reg);
205*4882a593Smuzhiyun 	if (ret)
206*4882a593Smuzhiyun 		return ret;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	return 0;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun #endif
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun static iomux_v3_cfg_t const uart1_pads[] = {
213*4882a593Smuzhiyun 	MX6_PAD_GPIO1_IO04__UART1_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
214*4882a593Smuzhiyun 	MX6_PAD_GPIO1_IO05__UART1_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc2_pads[] = {
218*4882a593Smuzhiyun 	MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
219*4882a593Smuzhiyun 	MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
220*4882a593Smuzhiyun 	MX6_PAD_SD2_DATA0__USDHC2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
221*4882a593Smuzhiyun 	MX6_PAD_SD2_DATA1__USDHC2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
222*4882a593Smuzhiyun 	MX6_PAD_SD2_DATA2__USDHC2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
223*4882a593Smuzhiyun 	MX6_PAD_SD2_DATA3__USDHC2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
224*4882a593Smuzhiyun 	/* CD pin */
225*4882a593Smuzhiyun 	MX6_PAD_SD1_DATA0__GPIO6_IO_2 | MUX_PAD_CTRL(NO_PAD_CTRL),
226*4882a593Smuzhiyun 	/* Power */
227*4882a593Smuzhiyun 	MX6_PAD_SD1_CMD__GPIO6_IO_1 | MUX_PAD_CTRL(NO_PAD_CTRL),
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun static iomux_v3_cfg_t const fec1_pads[] = {
231*4882a593Smuzhiyun 	MX6_PAD_ENET1_MDC__ENET1_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
232*4882a593Smuzhiyun 	MX6_PAD_ENET1_MDIO__ENET1_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
233*4882a593Smuzhiyun 	MX6_PAD_RGMII1_RX_CTL__ENET1_RX_EN | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
234*4882a593Smuzhiyun 	MX6_PAD_RGMII1_RD0__ENET1_RX_DATA_0 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
235*4882a593Smuzhiyun 	MX6_PAD_RGMII1_RD1__ENET1_RX_DATA_1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
236*4882a593Smuzhiyun 	MX6_PAD_RGMII1_TX_CTL__ENET1_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
237*4882a593Smuzhiyun 	MX6_PAD_RGMII1_RXC__ENET1_RX_ER | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
238*4882a593Smuzhiyun 	MX6_PAD_RGMII1_TD0__ENET1_TX_DATA_0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
239*4882a593Smuzhiyun 	MX6_PAD_RGMII1_TD1__ENET1_TX_DATA_1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
240*4882a593Smuzhiyun 	MX6_PAD_ENET1_TX_CLK__ENET1_REF_CLK1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
241*4882a593Smuzhiyun 	MX6_PAD_ENET2_TX_CLK__GPIO2_IO_9 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
242*4882a593Smuzhiyun 	MX6_PAD_ENET1_CRS__GPIO2_IO_1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun static iomux_v3_cfg_t const phy_control_pads[] = {
246*4882a593Smuzhiyun 	/* 25MHz Ethernet PHY Clock */
247*4882a593Smuzhiyun 	MX6_PAD_ENET2_RX_CLK__ENET2_REF_CLK_25M |
248*4882a593Smuzhiyun 	MUX_PAD_CTRL(ENET_CLK_PAD_CTRL),
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun static iomux_v3_cfg_t const board_recognition_pads[] = {
252*4882a593Smuzhiyun 	/*Connected to R184*/
253*4882a593Smuzhiyun 	MX6_PAD_NAND_READY_B__GPIO4_IO_13 | BOARD_DETECT_PAD_CFG,
254*4882a593Smuzhiyun 	/*Connected to R185*/
255*4882a593Smuzhiyun 	MX6_PAD_NAND_ALE__GPIO4_IO_0 | BOARD_DETECT_PAD_CFG,
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun static iomux_v3_cfg_t const wdog_b_pad = {
259*4882a593Smuzhiyun 	MX6_PAD_GPIO1_IO13__GPIO1_IO_13 | MUX_PAD_CTRL(WDOG_PAD_CTRL),
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun static iomux_v3_cfg_t const peri_3v3_pads[] = {
263*4882a593Smuzhiyun 	MX6_PAD_QSPI1A_DATA0__GPIO4_IO_16 | MUX_PAD_CTRL(NO_PAD_CTRL),
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun 
setup_iomux_uart(void)266*4882a593Smuzhiyun static void setup_iomux_uart(void)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
setup_fec(int fec_id)271*4882a593Smuzhiyun static int setup_fec(int fec_id)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	struct anatop_regs *anatop = (struct anatop_regs *)ANATOP_BASE_ADDR;
274*4882a593Smuzhiyun 	int reg;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(phy_control_pads,
277*4882a593Smuzhiyun 					 ARRAY_SIZE(phy_control_pads));
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	/* Reset PHY */
280*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(2, 1) , 0);
281*4882a593Smuzhiyun 	udelay(10000);
282*4882a593Smuzhiyun 	gpio_set_value(IMX_GPIO_NR(2, 1), 1);
283*4882a593Smuzhiyun 	udelay(100);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	reg = readl(&anatop->pll_enet);
286*4882a593Smuzhiyun 	reg |= BM_ANADIG_PLL_ENET_REF_25M_ENABLE;
287*4882a593Smuzhiyun 	writel(reg, &anatop->pll_enet);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	return enable_fec_anatop_clock(fec_id, ENET_25MHZ);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)292*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	uint32_t base = IMX_FEC_BASE;
295*4882a593Smuzhiyun 	struct mii_dev *bus = NULL;
296*4882a593Smuzhiyun 	struct phy_device *phydev = NULL;
297*4882a593Smuzhiyun 	int ret;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(fec1_pads, ARRAY_SIZE(fec1_pads));
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	setup_fec(CONFIG_FEC_ENET_DEV);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	bus = fec_get_miibus(base, CONFIG_FEC_ENET_DEV);
304*4882a593Smuzhiyun 	if (!bus)
305*4882a593Smuzhiyun 		return -EINVAL;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	phydev = phy_find_by_mask(bus, (0x1 << CONFIG_FEC_MXC_PHYADDR),
308*4882a593Smuzhiyun 					PHY_INTERFACE_MODE_RMII);
309*4882a593Smuzhiyun 	if (!phydev) {
310*4882a593Smuzhiyun 		free(bus);
311*4882a593Smuzhiyun 		return -EINVAL;
312*4882a593Smuzhiyun 	}
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	ret  = fec_probe(bis, CONFIG_FEC_ENET_DEV, base, bus, phydev);
315*4882a593Smuzhiyun 	if (ret) {
316*4882a593Smuzhiyun 		free(bus);
317*4882a593Smuzhiyun 		free(phydev);
318*4882a593Smuzhiyun 		return ret;
319*4882a593Smuzhiyun 	}
320*4882a593Smuzhiyun 	return 0;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
board_phy_config(struct phy_device * phydev)323*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	if (phydev->drv->config)
326*4882a593Smuzhiyun 		phydev->drv->config(phydev);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	return 0;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun 
board_init(void)331*4882a593Smuzhiyun int board_init(void)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	/* Address of boot parameters */
334*4882a593Smuzhiyun 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	/*
337*4882a593Smuzhiyun 	 * Because kernel set WDOG_B mux before pad with the commone pinctrl
338*4882a593Smuzhiyun 	 * framwork now and wdog reset will be triggered once set WDOG_B mux
339*4882a593Smuzhiyun 	 * with default pad setting, we set pad setting here to workaround this.
340*4882a593Smuzhiyun 	 * Since imx_iomux_v3_setup_pad also set mux before pad setting, we set
341*4882a593Smuzhiyun 	 * as GPIO mux firstly here to workaround it.
342*4882a593Smuzhiyun 	 */
343*4882a593Smuzhiyun 	imx_iomux_v3_setup_pad(wdog_b_pad);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	/* Enable PERI_3V3, which is used by SD2, ENET, LVDS, BT */
346*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(peri_3v3_pads,
347*4882a593Smuzhiyun 					 ARRAY_SIZE(peri_3v3_pads));
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	/* Active high for ncp692 */
350*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(4, 16) , 1);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_MXC
353*4882a593Smuzhiyun 	setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
354*4882a593Smuzhiyun #endif
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	return 0;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
get_board_value(void)359*4882a593Smuzhiyun static int get_board_value(void)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	int r184, r185;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(board_recognition_pads,
364*4882a593Smuzhiyun 					 ARRAY_SIZE(board_recognition_pads));
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	gpio_direction_input(IMX_GPIO_NR(4, 13));
367*4882a593Smuzhiyun 	gpio_direction_input(IMX_GPIO_NR(4, 0));
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	r184 = gpio_get_value(IMX_GPIO_NR(4, 13));
370*4882a593Smuzhiyun 	r185 = gpio_get_value(IMX_GPIO_NR(4, 0));
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	/*
373*4882a593Smuzhiyun 	 * Machine selection -
374*4882a593Smuzhiyun 	 * Machine          r184,    r185
375*4882a593Smuzhiyun 	 * ---------------------------------
376*4882a593Smuzhiyun 	 * Basic              0        0
377*4882a593Smuzhiyun 	 * Basic Ks           0        1
378*4882a593Smuzhiyun 	 * Full               1        0
379*4882a593Smuzhiyun 	 * Extended           1        1
380*4882a593Smuzhiyun 	 */
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	return (r184 << 1) + r185;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
board_early_init_f(void)385*4882a593Smuzhiyun int board_early_init_f(void)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	setup_iomux_uart();
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	return 0;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun static struct fsl_esdhc_cfg usdhc_cfg[1] = {
393*4882a593Smuzhiyun 	{USDHC2_BASE_ADDR, 0, 4},
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun #define USDHC2_PWR_GPIO IMX_GPIO_NR(6, 1)
397*4882a593Smuzhiyun #define USDHC2_CD_GPIO	IMX_GPIO_NR(6, 2)
398*4882a593Smuzhiyun 
board_mmc_getcd(struct mmc * mmc)399*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	return !gpio_get_value(USDHC2_CD_GPIO);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)404*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
407*4882a593Smuzhiyun 	usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
408*4882a593Smuzhiyun 	usdhc_cfg[0].esdhc_base = USDHC2_BASE_ADDR;
409*4882a593Smuzhiyun 	gpio_direction_input(USDHC2_CD_GPIO);
410*4882a593Smuzhiyun 	gpio_direction_output(USDHC2_PWR_GPIO, 1);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
413*4882a593Smuzhiyun 	return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
board_string(void)416*4882a593Smuzhiyun static char *board_string(void)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	switch (get_board_value()) {
419*4882a593Smuzhiyun 	case UDOO_NEO_TYPE_BASIC:
420*4882a593Smuzhiyun 		return "BASIC";
421*4882a593Smuzhiyun 	case UDOO_NEO_TYPE_BASIC_KS:
422*4882a593Smuzhiyun 		return "BASICKS";
423*4882a593Smuzhiyun 	case UDOO_NEO_TYPE_FULL:
424*4882a593Smuzhiyun 		return "FULL";
425*4882a593Smuzhiyun 	case UDOO_NEO_TYPE_EXTENDED:
426*4882a593Smuzhiyun 		return "EXTENDED";
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun 	return "UNDEFINED";
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun 
checkboard(void)431*4882a593Smuzhiyun int checkboard(void)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun 	printf("Board: UDOO Neo %s\n", board_string());
434*4882a593Smuzhiyun 	return 0;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
board_late_init(void)437*4882a593Smuzhiyun int board_late_init(void)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
440*4882a593Smuzhiyun 	env_set("board_name", board_string());
441*4882a593Smuzhiyun #endif
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	return 0;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun #include <linux/libfdt.h>
449*4882a593Smuzhiyun #include <asm/arch/mx6-ddr.h>
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun static const struct mx6sx_iomux_ddr_regs mx6_ddr_ioregs = {
452*4882a593Smuzhiyun 	.dram_dqm0 = 0x00000028,
453*4882a593Smuzhiyun 	.dram_dqm1 = 0x00000028,
454*4882a593Smuzhiyun 	.dram_dqm2 = 0x00000028,
455*4882a593Smuzhiyun 	.dram_dqm3 = 0x00000028,
456*4882a593Smuzhiyun 	.dram_ras = 0x00000020,
457*4882a593Smuzhiyun 	.dram_cas = 0x00000020,
458*4882a593Smuzhiyun 	.dram_odt0 = 0x00000020,
459*4882a593Smuzhiyun 	.dram_odt1 = 0x00000020,
460*4882a593Smuzhiyun 	.dram_sdba2 = 0x00000000,
461*4882a593Smuzhiyun 	.dram_sdcke0 = 0x00003000,
462*4882a593Smuzhiyun 	.dram_sdcke1 = 0x00003000,
463*4882a593Smuzhiyun 	.dram_sdclk_0 = 0x00000030,
464*4882a593Smuzhiyun 	.dram_sdqs0 = 0x00000028,
465*4882a593Smuzhiyun 	.dram_sdqs1 = 0x00000028,
466*4882a593Smuzhiyun 	.dram_sdqs2 = 0x00000028,
467*4882a593Smuzhiyun 	.dram_sdqs3 = 0x00000028,
468*4882a593Smuzhiyun 	.dram_reset = 0x00000020,
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun static const struct mx6sx_iomux_grp_regs mx6_grp_ioregs = {
472*4882a593Smuzhiyun 	.grp_addds = 0x00000020,
473*4882a593Smuzhiyun 	.grp_ddrmode_ctl = 0x00020000,
474*4882a593Smuzhiyun 	.grp_ddrpke = 0x00000000,
475*4882a593Smuzhiyun 	.grp_ddrmode = 0x00020000,
476*4882a593Smuzhiyun 	.grp_b0ds = 0x00000028,
477*4882a593Smuzhiyun 	.grp_b1ds = 0x00000028,
478*4882a593Smuzhiyun 	.grp_ctlds = 0x00000020,
479*4882a593Smuzhiyun 	.grp_ddr_type = 0x000c0000,
480*4882a593Smuzhiyun 	.grp_b2ds = 0x00000028,
481*4882a593Smuzhiyun 	.grp_b3ds = 0x00000028,
482*4882a593Smuzhiyun };
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun static const struct mx6_mmdc_calibration neo_mmcd_calib = {
485*4882a593Smuzhiyun 	.p0_mpwldectrl0 = 0x000E000B,
486*4882a593Smuzhiyun 	.p0_mpwldectrl1 = 0x000E0010,
487*4882a593Smuzhiyun 	.p0_mpdgctrl0 = 0x41600158,
488*4882a593Smuzhiyun 	.p0_mpdgctrl1 = 0x01500140,
489*4882a593Smuzhiyun 	.p0_mprddlctl = 0x3A383E3E,
490*4882a593Smuzhiyun 	.p0_mpwrdlctl = 0x3A383C38,
491*4882a593Smuzhiyun };
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun static const struct mx6_mmdc_calibration neo_basic_mmcd_calib = {
494*4882a593Smuzhiyun 	.p0_mpwldectrl0 = 0x001E0022,
495*4882a593Smuzhiyun 	.p0_mpwldectrl1 = 0x001C0019,
496*4882a593Smuzhiyun 	.p0_mpdgctrl0 = 0x41540150,
497*4882a593Smuzhiyun 	.p0_mpdgctrl1 = 0x01440138,
498*4882a593Smuzhiyun 	.p0_mprddlctl = 0x403E4644,
499*4882a593Smuzhiyun 	.p0_mpwrdlctl = 0x3C3A4038,
500*4882a593Smuzhiyun };
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun /* MT41K256M16 */
503*4882a593Smuzhiyun static struct mx6_ddr3_cfg neo_mem_ddr = {
504*4882a593Smuzhiyun 	.mem_speed = 1600,
505*4882a593Smuzhiyun 	.density = 4,
506*4882a593Smuzhiyun 	.width = 16,
507*4882a593Smuzhiyun 	.banks = 8,
508*4882a593Smuzhiyun 	.rowaddr = 15,
509*4882a593Smuzhiyun 	.coladdr = 10,
510*4882a593Smuzhiyun 	.pagesz = 2,
511*4882a593Smuzhiyun 	.trcd = 1375,
512*4882a593Smuzhiyun 	.trcmin = 4875,
513*4882a593Smuzhiyun 	.trasmin = 3500,
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun /* MT41K128M16 */
517*4882a593Smuzhiyun static struct mx6_ddr3_cfg neo_basic_mem_ddr = {
518*4882a593Smuzhiyun 	.mem_speed = 1600,
519*4882a593Smuzhiyun 	.density = 2,
520*4882a593Smuzhiyun 	.width = 16,
521*4882a593Smuzhiyun 	.banks = 8,
522*4882a593Smuzhiyun 	.rowaddr = 14,
523*4882a593Smuzhiyun 	.coladdr = 10,
524*4882a593Smuzhiyun 	.pagesz = 2,
525*4882a593Smuzhiyun 	.trcd = 1375,
526*4882a593Smuzhiyun 	.trcmin = 4875,
527*4882a593Smuzhiyun 	.trasmin = 3500,
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun 
ccgr_init(void)530*4882a593Smuzhiyun static void ccgr_init(void)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun 	struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	writel(0xFFFFFFFF, &ccm->CCGR0);
535*4882a593Smuzhiyun 	writel(0xFFFFFFFF, &ccm->CCGR1);
536*4882a593Smuzhiyun 	writel(0xFFFFFFFF, &ccm->CCGR2);
537*4882a593Smuzhiyun 	writel(0xFFFFFFFF, &ccm->CCGR3);
538*4882a593Smuzhiyun 	writel(0xFFFFFFFF, &ccm->CCGR4);
539*4882a593Smuzhiyun 	writel(0xFFFFFFFF, &ccm->CCGR5);
540*4882a593Smuzhiyun 	writel(0xFFFFFFFF, &ccm->CCGR6);
541*4882a593Smuzhiyun 	writel(0xFFFFFFFF, &ccm->CCGR7);
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun 
spl_dram_init(void)544*4882a593Smuzhiyun static void spl_dram_init(void)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	int board = get_board_value();
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	struct mx6_ddr_sysinfo sysinfo = {
549*4882a593Smuzhiyun 		.dsize = 1, /* width of data bus: 1 = 32 bits */
550*4882a593Smuzhiyun 		.cs_density = 24,
551*4882a593Smuzhiyun 		.ncs = 1,
552*4882a593Smuzhiyun 		.cs1_mirror = 0,
553*4882a593Smuzhiyun 		.rtt_wr = 2,
554*4882a593Smuzhiyun 		.rtt_nom = 2,		/* RTT_Nom = RZQ/2 */
555*4882a593Smuzhiyun 		.walat = 1,		/* Write additional latency */
556*4882a593Smuzhiyun 		.ralat = 5,		/* Read additional latency */
557*4882a593Smuzhiyun 		.mif3_mode = 3,		/* Command prediction working mode */
558*4882a593Smuzhiyun 		.bi_on = 1,		/* Bank interleaving enabled */
559*4882a593Smuzhiyun 		.sde_to_rst = 0x10,	/* 14 cycles, 200us (JEDEC default) */
560*4882a593Smuzhiyun 		.rst_to_cke = 0x23,	/* 33 cycles, 500us (JEDEC default) */
561*4882a593Smuzhiyun 	};
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	mx6sx_dram_iocfg(32, &mx6_ddr_ioregs, &mx6_grp_ioregs);
564*4882a593Smuzhiyun 	if (board == UDOO_NEO_TYPE_BASIC || board == UDOO_NEO_TYPE_BASIC_KS)
565*4882a593Smuzhiyun 		mx6_dram_cfg(&sysinfo, &neo_basic_mmcd_calib,
566*4882a593Smuzhiyun 			     &neo_basic_mem_ddr);
567*4882a593Smuzhiyun 	else
568*4882a593Smuzhiyun 		mx6_dram_cfg(&sysinfo, &neo_mmcd_calib, &neo_mem_ddr);
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun 
board_init_f(ulong dummy)571*4882a593Smuzhiyun void board_init_f(ulong dummy)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun 	ccgr_init();
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	/* setup AIPS and disable watchdog */
576*4882a593Smuzhiyun 	arch_cpu_init();
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	board_early_init_f();
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	/* setup GP timer */
581*4882a593Smuzhiyun 	timer_init();
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	/* UART clocks enabled and gd valid - init serial console */
584*4882a593Smuzhiyun 	preloader_console_init();
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	/* DDR initialization */
587*4882a593Smuzhiyun 	spl_dram_init();
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	/* Clear the BSS. */
590*4882a593Smuzhiyun 	memset(__bss_start, 0, __bss_end - __bss_start);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	/* load/boot image from boot device */
593*4882a593Smuzhiyun 	board_init_r(NULL, 0);
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun #endif
597