1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2012 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun * Author: Fabio Estevam <fabio.estevam@freescale.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013, 2014 TQ Systems (ported SabreSD to TQMa6x)
6*4882a593Smuzhiyun * Author: Markus Niebel <markus.niebel@tq-group.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (C) 2015 Stefan Roese <sr@denx.de>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/arch/clock.h>
15*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
16*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
17*4882a593Smuzhiyun #include <asm/arch/iomux.h>
18*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
19*4882a593Smuzhiyun #include <linux/errno.h>
20*4882a593Smuzhiyun #include <asm/gpio.h>
21*4882a593Smuzhiyun #include <asm/mach-imx/boot_mode.h>
22*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <common.h>
25*4882a593Smuzhiyun #include <fsl_esdhc.h>
26*4882a593Smuzhiyun #include <linux/libfdt.h>
27*4882a593Smuzhiyun #include <malloc.h>
28*4882a593Smuzhiyun #include <i2c.h>
29*4882a593Smuzhiyun #include <micrel.h>
30*4882a593Smuzhiyun #include <miiphy.h>
31*4882a593Smuzhiyun #include <mmc.h>
32*4882a593Smuzhiyun #include <netdev.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include "tqma6_bb.h"
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* UART */
37*4882a593Smuzhiyun #define UART4_PAD_CTRL ( \
38*4882a593Smuzhiyun PAD_CTL_HYS | \
39*4882a593Smuzhiyun PAD_CTL_PUS_100K_UP | \
40*4882a593Smuzhiyun PAD_CTL_PUE | \
41*4882a593Smuzhiyun PAD_CTL_PKE | \
42*4882a593Smuzhiyun PAD_CTL_SPEED_MED | \
43*4882a593Smuzhiyun PAD_CTL_DSE_40ohm | \
44*4882a593Smuzhiyun PAD_CTL_SRE_SLOW \
45*4882a593Smuzhiyun )
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static iomux_v3_cfg_t const uart4_pads[] = {
48*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_CSI0_DAT17__UART4_CTS_B, UART4_PAD_CTRL),
49*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_CSI0_DAT16__UART4_RTS_B, UART4_PAD_CTRL),
50*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_CSI0_DAT13__UART4_RX_DATA, UART4_PAD_CTRL),
51*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_CSI0_DAT12__UART4_TX_DATA, UART4_PAD_CTRL),
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
setup_iomuxc_uart4(void)54*4882a593Smuzhiyun static void setup_iomuxc_uart4(void)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* MMC */
60*4882a593Smuzhiyun #define USDHC2_PAD_CTRL ( \
61*4882a593Smuzhiyun PAD_CTL_HYS | \
62*4882a593Smuzhiyun PAD_CTL_PUS_47K_UP | \
63*4882a593Smuzhiyun PAD_CTL_SPEED_LOW | \
64*4882a593Smuzhiyun PAD_CTL_DSE_80ohm | \
65*4882a593Smuzhiyun PAD_CTL_SRE_FAST \
66*4882a593Smuzhiyun )
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define USDHC2_CLK_PAD_CTRL ( \
69*4882a593Smuzhiyun PAD_CTL_HYS | \
70*4882a593Smuzhiyun PAD_CTL_PUS_47K_UP | \
71*4882a593Smuzhiyun PAD_CTL_SPEED_LOW | \
72*4882a593Smuzhiyun PAD_CTL_DSE_40ohm | \
73*4882a593Smuzhiyun PAD_CTL_SRE_FAST \
74*4882a593Smuzhiyun )
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc2_pads[] = {
77*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_SD2_CLK__SD2_CLK, USDHC2_CLK_PAD_CTRL),
78*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_SD2_CMD__SD2_CMD, USDHC2_PAD_CTRL),
79*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_SD2_DAT0__SD2_DATA0, USDHC2_PAD_CTRL),
80*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_SD2_DAT1__SD2_DATA1, USDHC2_PAD_CTRL),
81*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_SD2_DAT2__SD2_DATA2, USDHC2_PAD_CTRL),
82*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_SD2_DAT3__SD2_DATA3, USDHC2_PAD_CTRL),
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_GPIO_4__GPIO1_IO04, USDHC2_PAD_CTRL), /* CD */
85*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_GPIO_2__SD2_WP, USDHC2_PAD_CTRL), /* WP */
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define USDHC2_CD_GPIO IMX_GPIO_NR(1, 4)
89*4882a593Smuzhiyun #define USDHC2_WP_GPIO IMX_GPIO_NR(1, 2)
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun static struct fsl_esdhc_cfg usdhc2_cfg = {
92*4882a593Smuzhiyun .esdhc_base = USDHC2_BASE_ADDR,
93*4882a593Smuzhiyun .max_bus_width = 4,
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
tqma6_bb_board_mmc_getcd(struct mmc * mmc)96*4882a593Smuzhiyun int tqma6_bb_board_mmc_getcd(struct mmc *mmc)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
99*4882a593Smuzhiyun int ret = 0;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun if (cfg->esdhc_base == USDHC2_BASE_ADDR)
102*4882a593Smuzhiyun ret = !gpio_get_value(USDHC2_CD_GPIO);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun return ret;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
tqma6_bb_board_mmc_getwp(struct mmc * mmc)107*4882a593Smuzhiyun int tqma6_bb_board_mmc_getwp(struct mmc *mmc)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
110*4882a593Smuzhiyun int ret = 0;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun if (cfg->esdhc_base == USDHC2_BASE_ADDR)
113*4882a593Smuzhiyun ret = gpio_get_value(USDHC2_WP_GPIO);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun return ret;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
tqma6_bb_board_mmc_init(bd_t * bis)118*4882a593Smuzhiyun int tqma6_bb_board_mmc_init(bd_t *bis)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun int ret;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun ret = gpio_request(USDHC2_CD_GPIO, "mmc-cd");
125*4882a593Smuzhiyun if (!ret)
126*4882a593Smuzhiyun gpio_direction_input(USDHC2_CD_GPIO);
127*4882a593Smuzhiyun ret = gpio_request(USDHC2_WP_GPIO, "mmc-wp");
128*4882a593Smuzhiyun if (!ret)
129*4882a593Smuzhiyun gpio_direction_input(USDHC2_WP_GPIO);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun usdhc2_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
132*4882a593Smuzhiyun if(fsl_esdhc_initialize(bis, &usdhc2_cfg))
133*4882a593Smuzhiyun puts("WARNING: failed to initialize SD\n");
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun return 0;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Ethernet */
139*4882a593Smuzhiyun #define ENET_PAD_CTRL ( \
140*4882a593Smuzhiyun PAD_CTL_HYS | \
141*4882a593Smuzhiyun PAD_CTL_PUS_100K_UP | \
142*4882a593Smuzhiyun PAD_CTL_PUE | \
143*4882a593Smuzhiyun PAD_CTL_PKE | \
144*4882a593Smuzhiyun PAD_CTL_SPEED_MED | \
145*4882a593Smuzhiyun PAD_CTL_DSE_40ohm | \
146*4882a593Smuzhiyun PAD_CTL_SRE_SLOW \
147*4882a593Smuzhiyun )
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun static iomux_v3_cfg_t const enet_pads[] = {
150*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_ENET_MDC__ENET_MDC, ENET_PAD_CTRL),
151*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_ENET_MDIO__ENET_MDIO, ENET_PAD_CTRL),
152*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_GPIO_16__ENET_REF_CLK, ENET_PAD_CTRL),
153*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_ENET_RXD0__ENET_RX_DATA0, ENET_PAD_CTRL),
154*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_ENET_RXD1__ENET_RX_DATA1, ENET_PAD_CTRL),
155*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_ENET_CRS_DV__ENET_RX_EN, ENET_PAD_CTRL),
156*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_ENET_RX_ER__ENET_RX_ER, ENET_PAD_CTRL),
157*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_ENET_TXD0__ENET_TX_DATA0, ENET_PAD_CTRL),
158*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_ENET_TXD1__ENET_TX_DATA1, ENET_PAD_CTRL),
159*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_ENET_TX_EN__ENET_TX_EN, ENET_PAD_CTRL),
160*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_GPIO_19__ENET_TX_ER, ENET_PAD_CTRL),
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* ENET1 reset */
163*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_GPIO_8__GPIO1_IO08, ENET_PAD_CTRL),
164*4882a593Smuzhiyun /* ENET1 interrupt */
165*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_GPIO_9__GPIO1_IO09, ENET_PAD_CTRL),
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun #define ENET_PHY_RESET_GPIO IMX_GPIO_NR(1, 8)
169*4882a593Smuzhiyun
setup_iomuxc_enet(void)170*4882a593Smuzhiyun static void setup_iomuxc_enet(void)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun int ret;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* Reset LAN8720 PHY */
177*4882a593Smuzhiyun ret = gpio_request(ENET_PHY_RESET_GPIO, "phy-reset");
178*4882a593Smuzhiyun if (!ret)
179*4882a593Smuzhiyun gpio_direction_output(ENET_PHY_RESET_GPIO , 0);
180*4882a593Smuzhiyun udelay(25000);
181*4882a593Smuzhiyun gpio_set_value(ENET_PHY_RESET_GPIO, 1);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
board_eth_init(bd_t * bis)184*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun return cpu_eth_init(bis);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* GPIO */
190*4882a593Smuzhiyun #define GPIO_PAD_CTRL ( \
191*4882a593Smuzhiyun PAD_CTL_HYS | \
192*4882a593Smuzhiyun PAD_CTL_PUS_100K_UP | \
193*4882a593Smuzhiyun PAD_CTL_PUE | \
194*4882a593Smuzhiyun PAD_CTL_SPEED_MED | \
195*4882a593Smuzhiyun PAD_CTL_DSE_40ohm | \
196*4882a593Smuzhiyun PAD_CTL_SRE_SLOW \
197*4882a593Smuzhiyun )
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun #define GPIO_OD_PAD_CTRL ( \
200*4882a593Smuzhiyun PAD_CTL_HYS | \
201*4882a593Smuzhiyun PAD_CTL_PUS_100K_UP | \
202*4882a593Smuzhiyun PAD_CTL_PUE | \
203*4882a593Smuzhiyun PAD_CTL_ODE | \
204*4882a593Smuzhiyun PAD_CTL_SPEED_MED | \
205*4882a593Smuzhiyun PAD_CTL_DSE_40ohm | \
206*4882a593Smuzhiyun PAD_CTL_SRE_SLOW \
207*4882a593Smuzhiyun )
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun static iomux_v3_cfg_t const gpio_pads[] = {
210*4882a593Smuzhiyun /* USB_H_PWR */
211*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_GPIO_0__GPIO1_IO00, GPIO_PAD_CTRL),
212*4882a593Smuzhiyun /* USB_OTG_PWR */
213*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_EIM_D22__GPIO3_IO22, GPIO_PAD_CTRL),
214*4882a593Smuzhiyun /* PCIE_RST */
215*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_NANDF_CLE__GPIO6_IO07, GPIO_OD_PAD_CTRL),
216*4882a593Smuzhiyun /* UART1_PWRON */
217*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_DISP0_DAT14__GPIO5_IO08, GPIO_PAD_CTRL),
218*4882a593Smuzhiyun /* UART2_PWRON */
219*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_DISP0_DAT16__GPIO5_IO10, GPIO_PAD_CTRL),
220*4882a593Smuzhiyun /* UART3_PWRON */
221*4882a593Smuzhiyun NEW_PAD_CTRL(MX6_PAD_DISP0_DAT18__GPIO5_IO12, GPIO_PAD_CTRL),
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun #define GPIO_USB_H_PWR IMX_GPIO_NR(1, 0)
225*4882a593Smuzhiyun #define GPIO_USB_OTG_PWR IMX_GPIO_NR(3, 22)
226*4882a593Smuzhiyun #define GPIO_PCIE_RST IMX_GPIO_NR(6, 7)
227*4882a593Smuzhiyun #define GPIO_UART1_PWRON IMX_GPIO_NR(5, 8)
228*4882a593Smuzhiyun #define GPIO_UART2_PWRON IMX_GPIO_NR(5, 10)
229*4882a593Smuzhiyun #define GPIO_UART3_PWRON IMX_GPIO_NR(5, 12)
230*4882a593Smuzhiyun
gpio_init(void)231*4882a593Smuzhiyun static void gpio_init(void)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun int ret;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(gpio_pads, ARRAY_SIZE(gpio_pads));
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun ret = gpio_request(GPIO_USB_H_PWR, "usb-h-pwr");
238*4882a593Smuzhiyun if (!ret)
239*4882a593Smuzhiyun gpio_direction_output(GPIO_USB_H_PWR, 1);
240*4882a593Smuzhiyun ret = gpio_request(GPIO_USB_OTG_PWR, "usb-otg-pwr");
241*4882a593Smuzhiyun if (!ret)
242*4882a593Smuzhiyun gpio_direction_output(GPIO_USB_OTG_PWR, 1);
243*4882a593Smuzhiyun ret = gpio_request(GPIO_PCIE_RST, "pcie-reset");
244*4882a593Smuzhiyun if (!ret)
245*4882a593Smuzhiyun gpio_direction_output(GPIO_PCIE_RST, 1);
246*4882a593Smuzhiyun ret = gpio_request(GPIO_UART1_PWRON, "uart1-pwr");
247*4882a593Smuzhiyun if (!ret)
248*4882a593Smuzhiyun gpio_direction_output(GPIO_UART1_PWRON, 0);
249*4882a593Smuzhiyun ret = gpio_request(GPIO_UART2_PWRON, "uart2-pwr");
250*4882a593Smuzhiyun if (!ret)
251*4882a593Smuzhiyun gpio_direction_output(GPIO_UART2_PWRON, 0);
252*4882a593Smuzhiyun ret = gpio_request(GPIO_UART3_PWRON, "uart3-pwr");
253*4882a593Smuzhiyun if (!ret)
254*4882a593Smuzhiyun gpio_direction_output(GPIO_UART3_PWRON, 0);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
tqma6_iomuxc_spi(void)257*4882a593Smuzhiyun void tqma6_iomuxc_spi(void)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun /* No SPI on this baseboard */
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
tqma6_bb_board_early_init_f(void)262*4882a593Smuzhiyun int tqma6_bb_board_early_init_f(void)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun setup_iomuxc_uart4();
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
tqma6_bb_board_init(void)269*4882a593Smuzhiyun int tqma6_bb_board_init(void)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun setup_iomuxc_enet();
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun gpio_init();
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /* Turn the UART-couplers on one-after-another */
276*4882a593Smuzhiyun gpio_set_value(GPIO_UART1_PWRON, 1);
277*4882a593Smuzhiyun mdelay(10);
278*4882a593Smuzhiyun gpio_set_value(GPIO_UART2_PWRON, 1);
279*4882a593Smuzhiyun mdelay(10);
280*4882a593Smuzhiyun gpio_set_value(GPIO_UART3_PWRON, 1);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun return 0;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
tqma6_bb_board_late_init(void)285*4882a593Smuzhiyun int tqma6_bb_board_late_init(void)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun return 0;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
tqma6_bb_get_boardname(void)290*4882a593Smuzhiyun const char *tqma6_bb_get_boardname(void)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun return "WRU-IV";
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun static const struct boot_mode board_boot_modes[] = {
296*4882a593Smuzhiyun /* 4 bit bus width */
297*4882a593Smuzhiyun {"sd2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
298*4882a593Smuzhiyun /* 8 bit bus width */
299*4882a593Smuzhiyun {"emmc", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
300*4882a593Smuzhiyun { NULL, 0 },
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun
misc_init_r(void)303*4882a593Smuzhiyun int misc_init_r(void)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun add_board_boot_modes(board_boot_modes);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun return 0;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun #define WRU4_USB_H1_PWR IMX_GPIO_NR(1, 0)
311*4882a593Smuzhiyun #define WRU4_USB_OTG_PWR IMX_GPIO_NR(3, 22)
312*4882a593Smuzhiyun
board_ehci_hcd_init(int port)313*4882a593Smuzhiyun int board_ehci_hcd_init(int port)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun int ret;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun ret = gpio_request(WRU4_USB_H1_PWR, "usb-h1-pwr");
318*4882a593Smuzhiyun if (!ret)
319*4882a593Smuzhiyun gpio_direction_output(WRU4_USB_H1_PWR, 1);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun ret = gpio_request(WRU4_USB_OTG_PWR, "usb-OTG-pwr");
322*4882a593Smuzhiyun if (!ret)
323*4882a593Smuzhiyun gpio_direction_output(WRU4_USB_OTG_PWR, 1);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun return 0;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
board_ehci_power(int port,int on)328*4882a593Smuzhiyun int board_ehci_power(int port, int on)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun if (port)
331*4882a593Smuzhiyun gpio_set_value(WRU4_USB_OTG_PWR, on);
332*4882a593Smuzhiyun else
333*4882a593Smuzhiyun gpio_set_value(WRU4_USB_H1_PWR, on);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun return 0;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /*
339*4882a593Smuzhiyun * Device Tree Support
340*4882a593Smuzhiyun */
341*4882a593Smuzhiyun #if defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT)
tqma6_bb_ft_board_setup(void * blob,bd_t * bd)342*4882a593Smuzhiyun void tqma6_bb_ft_board_setup(void *blob, bd_t *bd)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun /* TBD */
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun #endif /* defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT) */
347