xref: /OK3568_Linux_fs/u-boot/board/tqc/tqma6/tqma6_mba6.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2012 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  * Author: Fabio Estevam <fabio.estevam@freescale.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2013, 2014 TQ Systems (ported SabreSD to TQMa6x)
6*4882a593Smuzhiyun  * Author: Markus Niebel <markus.niebel@tq-group.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun #include <asm/arch/clock.h>
13*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
14*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
15*4882a593Smuzhiyun #include <asm/arch/iomux.h>
16*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
17*4882a593Smuzhiyun #include <linux/errno.h>
18*4882a593Smuzhiyun #include <asm/gpio.h>
19*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <common.h>
22*4882a593Smuzhiyun #include <fsl_esdhc.h>
23*4882a593Smuzhiyun #include <linux/libfdt.h>
24*4882a593Smuzhiyun #include <malloc.h>
25*4882a593Smuzhiyun #include <i2c.h>
26*4882a593Smuzhiyun #include <micrel.h>
27*4882a593Smuzhiyun #include <miiphy.h>
28*4882a593Smuzhiyun #include <mmc.h>
29*4882a593Smuzhiyun #include <netdev.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include "tqma6_bb.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define UART_PAD_CTRL  (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
36*4882a593Smuzhiyun 	PAD_CTL_DSE_80ohm   | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define USDHC_CLK_PAD_CTRL (PAD_CTL_PUS_47K_UP  | PAD_CTL_SPEED_LOW | \
39*4882a593Smuzhiyun 	PAD_CTL_DSE_40ohm   | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP  | PAD_CTL_SPEED_LOW | \
42*4882a593Smuzhiyun 	PAD_CTL_DSE_80ohm   | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define GPIO_OUT_PAD_CTRL  (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_LOW | \
45*4882a593Smuzhiyun 	PAD_CTL_DSE_40ohm   | PAD_CTL_HYS)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define GPIO_IN_PAD_CTRL  (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_LOW | \
48*4882a593Smuzhiyun 	PAD_CTL_DSE_40ohm   | PAD_CTL_HYS)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define SPI_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
51*4882a593Smuzhiyun 	PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define I2C_PAD_CTRL	(PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
54*4882a593Smuzhiyun 	PAD_CTL_DSE_80ohm | PAD_CTL_HYS |			\
55*4882a593Smuzhiyun 	PAD_CTL_ODE | PAD_CTL_SRE_FAST)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #if defined(CONFIG_TQMA6Q)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define IOMUX_SW_PAD_CTRL_GRP_DDR_TYPE_RGMII	0x02e0790
60*4882a593Smuzhiyun #define IOMUX_SW_PAD_CTRL_GRP_RGMII_TERM	0x02e07ac
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #elif defined(CONFIG_TQMA6S) || defined(CONFIG_TQMA6DL)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define IOMUX_SW_PAD_CTRL_GRP_DDR_TYPE_RGMII	0x02e0768
65*4882a593Smuzhiyun #define IOMUX_SW_PAD_CTRL_GRP_RGMII_TERM	0x02e0788
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #else
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #error "need to select module"
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #endif
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define ENET_RX_PAD_CTRL	(PAD_CTL_DSE_34ohm)
74*4882a593Smuzhiyun #define ENET_TX_PAD_CTRL	(PAD_CTL_PUS_100K_UP | PAD_CTL_DSE_34ohm)
75*4882a593Smuzhiyun #define ENET_CLK_PAD_CTRL	(PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_HIGH | \
76*4882a593Smuzhiyun 				 PAD_CTL_DSE_34ohm)
77*4882a593Smuzhiyun #define ENET_MDIO_PAD_CTRL	(PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
78*4882a593Smuzhiyun 				 PAD_CTL_DSE_60ohm)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* disable on die termination for RGMII */
81*4882a593Smuzhiyun #define IOMUX_SW_PAD_CTRL_GRP_RGMII_TERM_DISABLE	0x00000000
82*4882a593Smuzhiyun /* optimised drive strength for 1.0 .. 1.3 V signal on RGMII */
83*4882a593Smuzhiyun #define IOMUX_SW_PAD_CTRL_GRP_DDR_TYPE_RGMII_1P2V	0x00080000
84*4882a593Smuzhiyun /* optimised drive strength for 1.3 .. 2.5 V signal on RGMII */
85*4882a593Smuzhiyun #define IOMUX_SW_PAD_CTRL_GRP_DDR_TYPE_RGMII_1P5V	0x000C0000
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define ENET_PHY_RESET_GPIO IMX_GPIO_NR(1, 25)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun static iomux_v3_cfg_t const mba6_enet_pads[] = {
90*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_ENET_MDIO__ENET_MDIO,	ENET_MDIO_PAD_CTRL),
91*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_ENET_MDC__ENET_MDC,	ENET_MDIO_PAD_CTRL),
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_RGMII_TXC__RGMII_TXC,	ENET_TX_PAD_CTRL),
94*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_RGMII_TD0__RGMII_TD0,	ENET_TX_PAD_CTRL),
95*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_RGMII_TD1__RGMII_TD1,	ENET_TX_PAD_CTRL),
96*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_RGMII_TD2__RGMII_TD2,	ENET_TX_PAD_CTRL),
97*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_RGMII_TD3__RGMII_TD3,	ENET_TX_PAD_CTRL),
98*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL,
99*4882a593Smuzhiyun 		     ENET_TX_PAD_CTRL),
100*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_ENET_REF_CLK__ENET_TX_CLK,	ENET_CLK_PAD_CTRL),
101*4882a593Smuzhiyun 	/*
102*4882a593Smuzhiyun 	 * these pins are also used for config strapping by phy
103*4882a593Smuzhiyun 	 */
104*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_RGMII_RD0__RGMII_RD0,	ENET_RX_PAD_CTRL),
105*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_RGMII_RD1__RGMII_RD1,	ENET_RX_PAD_CTRL),
106*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_RGMII_RD2__RGMII_RD2,	ENET_RX_PAD_CTRL),
107*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_RGMII_RD3__RGMII_RD3,	ENET_RX_PAD_CTRL),
108*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_RGMII_RXC__RGMII_RXC,	ENET_RX_PAD_CTRL),
109*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL,
110*4882a593Smuzhiyun 		     ENET_RX_PAD_CTRL),
111*4882a593Smuzhiyun 	/* KSZ9031 PHY Reset */
112*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_ENET_CRS_DV__GPIO1_IO25,	GPIO_OUT_PAD_CTRL),
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
mba6_setup_iomuxc_enet(void)115*4882a593Smuzhiyun static void mba6_setup_iomuxc_enet(void)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/* clear gpr1[ENET_CLK_SEL] for externel clock */
120*4882a593Smuzhiyun 	clrbits_le32(&iomuxc_regs->gpr[1], IOMUXC_GPR1_ENET_CLK_SEL_MASK);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	__raw_writel(IOMUX_SW_PAD_CTRL_GRP_RGMII_TERM_DISABLE,
123*4882a593Smuzhiyun 		     (void *)IOMUX_SW_PAD_CTRL_GRP_RGMII_TERM);
124*4882a593Smuzhiyun 	__raw_writel(IOMUX_SW_PAD_CTRL_GRP_DDR_TYPE_RGMII_1P5V,
125*4882a593Smuzhiyun 		     (void *)IOMUX_SW_PAD_CTRL_GRP_DDR_TYPE_RGMII);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(mba6_enet_pads,
128*4882a593Smuzhiyun 					 ARRAY_SIZE(mba6_enet_pads));
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/* Reset PHY */
131*4882a593Smuzhiyun 	gpio_direction_output(ENET_PHY_RESET_GPIO , 0);
132*4882a593Smuzhiyun 	/* Need delay 10ms after power on according to KSZ9031 spec */
133*4882a593Smuzhiyun 	mdelay(10);
134*4882a593Smuzhiyun 	gpio_set_value(ENET_PHY_RESET_GPIO, 1);
135*4882a593Smuzhiyun 	/*
136*4882a593Smuzhiyun 	 * KSZ9031 manual: 100 usec wait time after reset before communication
137*4882a593Smuzhiyun 	 * over MDIO
138*4882a593Smuzhiyun 	 * BUGBUG: hardware has an RC const that needs > 10 msec from 0->1 on
139*4882a593Smuzhiyun 	 * reset before the phy sees a high level
140*4882a593Smuzhiyun 	 */
141*4882a593Smuzhiyun 	mdelay(15);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun static iomux_v3_cfg_t const mba6_uart2_pads[] = {
145*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_SD4_DAT4__UART2_RX_DATA, UART_PAD_CTRL),
146*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_SD4_DAT7__UART2_TX_DATA, UART_PAD_CTRL),
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
mba6_setup_iomuxc_uart(void)149*4882a593Smuzhiyun static void mba6_setup_iomuxc_uart(void)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(mba6_uart2_pads,
152*4882a593Smuzhiyun 					 ARRAY_SIZE(mba6_uart2_pads));
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define USDHC2_CD_GPIO	IMX_GPIO_NR(1, 4)
156*4882a593Smuzhiyun #define USDHC2_WP_GPIO	IMX_GPIO_NR(1, 2)
157*4882a593Smuzhiyun 
tqma6_bb_board_mmc_getcd(struct mmc * mmc)158*4882a593Smuzhiyun int tqma6_bb_board_mmc_getcd(struct mmc *mmc)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
161*4882a593Smuzhiyun 	int ret = 0;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	if (cfg->esdhc_base == USDHC2_BASE_ADDR)
164*4882a593Smuzhiyun 		ret = !gpio_get_value(USDHC2_CD_GPIO);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	return ret;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
tqma6_bb_board_mmc_getwp(struct mmc * mmc)169*4882a593Smuzhiyun int tqma6_bb_board_mmc_getwp(struct mmc *mmc)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
172*4882a593Smuzhiyun 	int ret = 0;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	if (cfg->esdhc_base == USDHC2_BASE_ADDR)
175*4882a593Smuzhiyun 		ret = gpio_get_value(USDHC2_WP_GPIO);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	return ret;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun static struct fsl_esdhc_cfg mba6_usdhc_cfg = {
181*4882a593Smuzhiyun 	.esdhc_base = USDHC2_BASE_ADDR,
182*4882a593Smuzhiyun 	.max_bus_width = 4,
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun static iomux_v3_cfg_t const mba6_usdhc2_pads[] = {
186*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_SD2_CLK__SD2_CLK,		USDHC_CLK_PAD_CTRL),
187*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_SD2_CMD__SD2_CMD,		USDHC_PAD_CTRL),
188*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_SD2_DAT0__SD2_DATA0,	USDHC_PAD_CTRL),
189*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_SD2_DAT1__SD2_DATA1,	USDHC_PAD_CTRL),
190*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_SD2_DAT2__SD2_DATA2,	USDHC_PAD_CTRL),
191*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_SD2_DAT3__SD2_DATA3,	USDHC_PAD_CTRL),
192*4882a593Smuzhiyun 	/* CD */
193*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_GPIO_4__GPIO1_IO04,	GPIO_IN_PAD_CTRL),
194*4882a593Smuzhiyun 	/* WP */
195*4882a593Smuzhiyun 	NEW_PAD_CTRL(MX6_PAD_GPIO_2__GPIO1_IO02,	GPIO_IN_PAD_CTRL),
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun 
tqma6_bb_board_mmc_init(bd_t * bis)198*4882a593Smuzhiyun int tqma6_bb_board_mmc_init(bd_t *bis)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(mba6_usdhc2_pads,
201*4882a593Smuzhiyun 					 ARRAY_SIZE(mba6_usdhc2_pads));
202*4882a593Smuzhiyun 	gpio_direction_input(USDHC2_CD_GPIO);
203*4882a593Smuzhiyun 	gpio_direction_input(USDHC2_WP_GPIO);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	mba6_usdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
206*4882a593Smuzhiyun 	if (fsl_esdhc_initialize(bis, &mba6_usdhc_cfg))
207*4882a593Smuzhiyun 		puts("Warning: failed to initialize SD\n");
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	return 0;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun static struct i2c_pads_info mba6_i2c1_pads = {
213*4882a593Smuzhiyun /* I2C1: MBa6x */
214*4882a593Smuzhiyun 	.scl = {
215*4882a593Smuzhiyun 		.i2c_mode = NEW_PAD_CTRL(MX6_PAD_CSI0_DAT9__I2C1_SCL,
216*4882a593Smuzhiyun 					 I2C_PAD_CTRL),
217*4882a593Smuzhiyun 		.gpio_mode = NEW_PAD_CTRL(MX6_PAD_CSI0_DAT9__GPIO5_IO27,
218*4882a593Smuzhiyun 					  I2C_PAD_CTRL),
219*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(5, 27)
220*4882a593Smuzhiyun 	},
221*4882a593Smuzhiyun 	.sda = {
222*4882a593Smuzhiyun 		.i2c_mode = NEW_PAD_CTRL(MX6_PAD_CSI0_DAT8__I2C1_SDA,
223*4882a593Smuzhiyun 					 I2C_PAD_CTRL),
224*4882a593Smuzhiyun 		.gpio_mode = NEW_PAD_CTRL(MX6_PAD_CSI0_DAT8__GPIO5_IO26,
225*4882a593Smuzhiyun 					  I2C_PAD_CTRL),
226*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(5, 26)
227*4882a593Smuzhiyun 	}
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
mba6_setup_i2c(void)230*4882a593Smuzhiyun static void mba6_setup_i2c(void)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	int ret;
233*4882a593Smuzhiyun 	/*
234*4882a593Smuzhiyun 	 * use logical index for bus, e.g. I2C1 -> 0
235*4882a593Smuzhiyun 	 * warn on error
236*4882a593Smuzhiyun 	 */
237*4882a593Smuzhiyun 	ret = setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &mba6_i2c1_pads);
238*4882a593Smuzhiyun 	if (ret)
239*4882a593Smuzhiyun 		printf("setup I2C1 failed: %d\n", ret);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
board_phy_config(struct phy_device * phydev)242*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun /*
245*4882a593Smuzhiyun  * optimized pad skew values depends on CPU variant on the TQMa6x module:
246*4882a593Smuzhiyun  * CONFIG_TQMA6Q: i.MX6Q/D
247*4882a593Smuzhiyun  * CONFIG_TQMA6S: i.MX6S
248*4882a593Smuzhiyun  * CONFIG_TQMA6DL: i.MX6DL
249*4882a593Smuzhiyun  */
250*4882a593Smuzhiyun #if defined(CONFIG_TQMA6Q)
251*4882a593Smuzhiyun #define MBA6X_KSZ9031_CTRL_SKEW	0x0032
252*4882a593Smuzhiyun #define MBA6X_KSZ9031_CLK_SKEW	0x03ff
253*4882a593Smuzhiyun #define MBA6X_KSZ9031_RX_SKEW	0x3333
254*4882a593Smuzhiyun #define MBA6X_KSZ9031_TX_SKEW	0x2036
255*4882a593Smuzhiyun #elif defined(CONFIG_TQMA6S) || defined(CONFIG_TQMA6DL)
256*4882a593Smuzhiyun #define MBA6X_KSZ9031_CTRL_SKEW	0x0030
257*4882a593Smuzhiyun #define MBA6X_KSZ9031_CLK_SKEW	0x03ff
258*4882a593Smuzhiyun #define MBA6X_KSZ9031_RX_SKEW	0x3333
259*4882a593Smuzhiyun #define MBA6X_KSZ9031_TX_SKEW	0x2052
260*4882a593Smuzhiyun #else
261*4882a593Smuzhiyun #error
262*4882a593Smuzhiyun #endif
263*4882a593Smuzhiyun 	/* min rx/tx ctrl delay */
264*4882a593Smuzhiyun 	ksz9031_phy_extended_write(phydev, 2,
265*4882a593Smuzhiyun 				   MII_KSZ9031_EXT_RGMII_CTRL_SIG_SKEW,
266*4882a593Smuzhiyun 				   MII_KSZ9031_MOD_DATA_NO_POST_INC,
267*4882a593Smuzhiyun 				   MBA6X_KSZ9031_CTRL_SKEW);
268*4882a593Smuzhiyun 	/* min rx delay */
269*4882a593Smuzhiyun 	ksz9031_phy_extended_write(phydev, 2,
270*4882a593Smuzhiyun 				   MII_KSZ9031_EXT_RGMII_RX_DATA_SKEW,
271*4882a593Smuzhiyun 				   MII_KSZ9031_MOD_DATA_NO_POST_INC,
272*4882a593Smuzhiyun 				   MBA6X_KSZ9031_RX_SKEW);
273*4882a593Smuzhiyun 	/* max tx delay */
274*4882a593Smuzhiyun 	ksz9031_phy_extended_write(phydev, 2,
275*4882a593Smuzhiyun 				   MII_KSZ9031_EXT_RGMII_TX_DATA_SKEW,
276*4882a593Smuzhiyun 				   MII_KSZ9031_MOD_DATA_NO_POST_INC,
277*4882a593Smuzhiyun 				   MBA6X_KSZ9031_TX_SKEW);
278*4882a593Smuzhiyun 	/* rx/tx clk skew */
279*4882a593Smuzhiyun 	ksz9031_phy_extended_write(phydev, 2,
280*4882a593Smuzhiyun 				   MII_KSZ9031_EXT_RGMII_CLOCK_SKEW,
281*4882a593Smuzhiyun 				   MII_KSZ9031_MOD_DATA_NO_POST_INC,
282*4882a593Smuzhiyun 				   MBA6X_KSZ9031_CLK_SKEW);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	phydev->drv->config(phydev);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	return 0;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)289*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	uint32_t base = IMX_FEC_BASE;
292*4882a593Smuzhiyun 	struct mii_dev *bus = NULL;
293*4882a593Smuzhiyun 	struct phy_device *phydev = NULL;
294*4882a593Smuzhiyun 	int ret;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	bus = fec_get_miibus(base, -1);
297*4882a593Smuzhiyun 	if (!bus)
298*4882a593Smuzhiyun 		return -EINVAL;
299*4882a593Smuzhiyun 	/* scan phy */
300*4882a593Smuzhiyun 	phydev = phy_find_by_mask(bus, (0xf << CONFIG_FEC_MXC_PHYADDR),
301*4882a593Smuzhiyun 					PHY_INTERFACE_MODE_RGMII);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	if (!phydev) {
304*4882a593Smuzhiyun 		ret = -EINVAL;
305*4882a593Smuzhiyun 		goto free_bus;
306*4882a593Smuzhiyun 	}
307*4882a593Smuzhiyun 	ret  = fec_probe(bis, -1, base, bus, phydev);
308*4882a593Smuzhiyun 	if (ret)
309*4882a593Smuzhiyun 		goto free_phydev;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	return 0;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun free_phydev:
314*4882a593Smuzhiyun 	free(phydev);
315*4882a593Smuzhiyun free_bus:
316*4882a593Smuzhiyun 	free(bus);
317*4882a593Smuzhiyun 	return ret;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
tqma6_bb_board_early_init_f(void)320*4882a593Smuzhiyun int tqma6_bb_board_early_init_f(void)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	mba6_setup_iomuxc_uart();
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	return 0;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
tqma6_bb_board_init(void)327*4882a593Smuzhiyun int tqma6_bb_board_init(void)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	mba6_setup_i2c();
330*4882a593Smuzhiyun 	/* do it here - to have reset completed */
331*4882a593Smuzhiyun 	mba6_setup_iomuxc_enet();
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	return 0;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
tqma6_bb_board_late_init(void)336*4882a593Smuzhiyun int tqma6_bb_board_late_init(void)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	return 0;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
tqma6_bb_get_boardname(void)341*4882a593Smuzhiyun const char *tqma6_bb_get_boardname(void)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	return "MBa6x";
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun /*
347*4882a593Smuzhiyun  * Device Tree Support
348*4882a593Smuzhiyun  */
349*4882a593Smuzhiyun #if defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT)
tqma6_bb_ft_board_setup(void * blob,bd_t * bd)350*4882a593Smuzhiyun void tqma6_bb_ft_board_setup(void *blob, bd_t *bd)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun  /* TBD */
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun #endif /* defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT) */
355