1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2005
3*4882a593Smuzhiyun * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <ioports.h>
10*4882a593Smuzhiyun #include <mpc83xx.h>
11*4882a593Smuzhiyun #include <asm/mpc8349_pci.h>
12*4882a593Smuzhiyun #include <i2c.h>
13*4882a593Smuzhiyun #include <miiphy.h>
14*4882a593Smuzhiyun #include <asm/mmu.h>
15*4882a593Smuzhiyun #include <pci.h>
16*4882a593Smuzhiyun #include <flash.h>
17*4882a593Smuzhiyun #include <mtd/cfi_flash.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define IOSYNC asm("eieio")
22*4882a593Smuzhiyun #define ISYNC asm("isync")
23*4882a593Smuzhiyun #define SYNC asm("sync")
24*4882a593Smuzhiyun #define FPW FLASH_PORT_WIDTH
25*4882a593Smuzhiyun #define FPWV FLASH_PORT_WIDTHV
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define DDR_MAX_SIZE_PER_CS 0x20000000
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #if defined(DDR_CASLAT_20)
30*4882a593Smuzhiyun #define TIMING_CASLAT TIMING_CFG1_CASLAT_20
31*4882a593Smuzhiyun #define MODE_CASLAT DDR_MODE_CASLAT_20
32*4882a593Smuzhiyun #else
33*4882a593Smuzhiyun #define TIMING_CASLAT TIMING_CFG1_CASLAT_25
34*4882a593Smuzhiyun #define MODE_CASLAT DDR_MODE_CASLAT_25
35*4882a593Smuzhiyun #endif
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define INITIAL_CS_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_12 | \
38*4882a593Smuzhiyun CSCONFIG_COL_BIT_9)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* External definitions */
41*4882a593Smuzhiyun ulong flash_get_size (ulong base, int banknum);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* Local functions */
44*4882a593Smuzhiyun static int detect_num_flash_banks(void);
45*4882a593Smuzhiyun static long int get_ddr_bank_size(short cs, long *base);
46*4882a593Smuzhiyun static void set_cs_bounds(short cs, ulong base, ulong size);
47*4882a593Smuzhiyun static void set_cs_config(short cs, long config);
48*4882a593Smuzhiyun static void set_ddr_config(void);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* Local variable */
51*4882a593Smuzhiyun static volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /**************************************************************************
54*4882a593Smuzhiyun * Board initialzation after relocation to RAM. Used to detect the number
55*4882a593Smuzhiyun * of Flash banks on TQM834x.
56*4882a593Smuzhiyun */
board_early_init_r(void)57*4882a593Smuzhiyun int board_early_init_r (void) {
58*4882a593Smuzhiyun /* sanity check, IMMARBAR should be mirrored at offset zero of IMMR */
59*4882a593Smuzhiyun if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
60*4882a593Smuzhiyun return 0;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* detect the number of Flash banks */
63*4882a593Smuzhiyun return detect_num_flash_banks();
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /**************************************************************************
67*4882a593Smuzhiyun * DRAM initalization and size detection
68*4882a593Smuzhiyun */
dram_init(void)69*4882a593Smuzhiyun int dram_init(void)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun long bank_size;
72*4882a593Smuzhiyun long size;
73*4882a593Smuzhiyun int cs;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* during size detection, set up the max DDRLAW size */
76*4882a593Smuzhiyun im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_BASE;
77*4882a593Smuzhiyun im->sysconf.ddrlaw[0].ar = (LAWAR_EN | LAWAR_SIZE_2G);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* set CS bounds to maximum size */
80*4882a593Smuzhiyun for(cs = 0; cs < 4; ++cs) {
81*4882a593Smuzhiyun set_cs_bounds(cs,
82*4882a593Smuzhiyun CONFIG_SYS_DDR_BASE + (cs * DDR_MAX_SIZE_PER_CS),
83*4882a593Smuzhiyun DDR_MAX_SIZE_PER_CS);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun set_cs_config(cs, INITIAL_CS_CONFIG);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* configure ddr controller */
89*4882a593Smuzhiyun set_ddr_config();
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun udelay(200);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* enable DDR controller */
94*4882a593Smuzhiyun im->ddr.sdram_cfg = (SDRAM_CFG_MEM_EN |
95*4882a593Smuzhiyun SDRAM_CFG_SREN |
96*4882a593Smuzhiyun SDRAM_CFG_SDRAM_TYPE_DDR1);
97*4882a593Smuzhiyun SYNC;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* size detection */
100*4882a593Smuzhiyun debug("\n");
101*4882a593Smuzhiyun size = 0;
102*4882a593Smuzhiyun for(cs = 0; cs < 4; ++cs) {
103*4882a593Smuzhiyun debug("\nDetecting Bank%d\n", cs);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun bank_size = get_ddr_bank_size(cs,
106*4882a593Smuzhiyun (long *)(CONFIG_SYS_DDR_BASE + size));
107*4882a593Smuzhiyun size += bank_size;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun debug("DDR Bank%d size: %ld MiB\n\n", cs, bank_size >> 20);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* exit if less than one bank */
112*4882a593Smuzhiyun if(size < DDR_MAX_SIZE_PER_CS) break;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun gd->ram_size = size;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun return 0;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /**************************************************************************
121*4882a593Smuzhiyun * checkboard()
122*4882a593Smuzhiyun */
checkboard(void)123*4882a593Smuzhiyun int checkboard (void)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun puts("Board: TQM834x\n");
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun #ifdef CONFIG_PCI
128*4882a593Smuzhiyun volatile immap_t * immr;
129*4882a593Smuzhiyun u32 w, f;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun immr = (immap_t *)CONFIG_SYS_IMMR;
132*4882a593Smuzhiyun if (!(immr->reset.rcwh & HRCWH_PCI_HOST)) {
133*4882a593Smuzhiyun printf("PCI: NOT in host mode..?!\n");
134*4882a593Smuzhiyun return 0;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* get bus width */
138*4882a593Smuzhiyun w = 32;
139*4882a593Smuzhiyun if (immr->reset.rcwh & HRCWH_64_BIT_PCI)
140*4882a593Smuzhiyun w = 64;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* get clock */
143*4882a593Smuzhiyun f = gd->pci_clk;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun printf("PCI1: %d bit, %d MHz\n", w, f / 1000000);
146*4882a593Smuzhiyun #else
147*4882a593Smuzhiyun printf("PCI: disabled\n");
148*4882a593Smuzhiyun #endif
149*4882a593Smuzhiyun return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /**************************************************************************
154*4882a593Smuzhiyun *
155*4882a593Smuzhiyun * Local functions
156*4882a593Smuzhiyun *
157*4882a593Smuzhiyun *************************************************************************/
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /**************************************************************************
160*4882a593Smuzhiyun * Detect the number of flash banks (1 or 2). Store it in
161*4882a593Smuzhiyun * a global variable tqm834x_num_flash_banks.
162*4882a593Smuzhiyun * Bank detection code based on the Monitor code.
163*4882a593Smuzhiyun */
detect_num_flash_banks(void)164*4882a593Smuzhiyun static int detect_num_flash_banks(void)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun typedef unsigned long FLASH_PORT_WIDTH;
167*4882a593Smuzhiyun typedef volatile unsigned long FLASH_PORT_WIDTHV;
168*4882a593Smuzhiyun FPWV *bank1_base;
169*4882a593Smuzhiyun FPWV *bank2_base;
170*4882a593Smuzhiyun FPW bank1_read;
171*4882a593Smuzhiyun FPW bank2_read;
172*4882a593Smuzhiyun ulong bank1_size;
173*4882a593Smuzhiyun ulong bank2_size;
174*4882a593Smuzhiyun ulong total_size;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun cfi_flash_num_flash_banks = 2; /* assume two banks */
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* Get bank 1 and 2 information */
179*4882a593Smuzhiyun bank1_size = flash_get_size(CONFIG_SYS_FLASH_BASE, 0);
180*4882a593Smuzhiyun debug("Bank1 size: %lu\n", bank1_size);
181*4882a593Smuzhiyun bank2_size = flash_get_size(CONFIG_SYS_FLASH_BASE + bank1_size, 1);
182*4882a593Smuzhiyun debug("Bank2 size: %lu\n", bank2_size);
183*4882a593Smuzhiyun total_size = bank1_size + bank2_size;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun if (bank2_size > 0) {
186*4882a593Smuzhiyun /* Seems like we've got bank 2, but maybe it's mirrored 1 */
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* Set the base addresses */
189*4882a593Smuzhiyun bank1_base = (FPWV *) (CONFIG_SYS_FLASH_BASE);
190*4882a593Smuzhiyun bank2_base = (FPWV *) (CONFIG_SYS_FLASH_BASE + bank1_size);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* Put bank 2 into CFI command mode and read */
193*4882a593Smuzhiyun bank2_base[0x55] = 0x00980098;
194*4882a593Smuzhiyun IOSYNC;
195*4882a593Smuzhiyun ISYNC;
196*4882a593Smuzhiyun bank2_read = bank2_base[0x10];
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* Read from bank 1 (it's in read mode) */
199*4882a593Smuzhiyun bank1_read = bank1_base[0x10];
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* Reset Flash */
202*4882a593Smuzhiyun bank1_base[0] = 0x00F000F0;
203*4882a593Smuzhiyun bank2_base[0] = 0x00F000F0;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun if (bank2_read == bank1_read) {
206*4882a593Smuzhiyun /*
207*4882a593Smuzhiyun * Looks like just one bank, but not sure yet. Let's
208*4882a593Smuzhiyun * read from bank 2 in autosoelect mode.
209*4882a593Smuzhiyun */
210*4882a593Smuzhiyun bank2_base[0x0555] = 0x00AA00AA;
211*4882a593Smuzhiyun bank2_base[0x02AA] = 0x00550055;
212*4882a593Smuzhiyun bank2_base[0x0555] = 0x00900090;
213*4882a593Smuzhiyun IOSYNC;
214*4882a593Smuzhiyun ISYNC;
215*4882a593Smuzhiyun bank2_read = bank2_base[0x10];
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* Read from bank 1 (it's in read mode) */
218*4882a593Smuzhiyun bank1_read = bank1_base[0x10];
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* Reset Flash */
221*4882a593Smuzhiyun bank1_base[0] = 0x00F000F0;
222*4882a593Smuzhiyun bank2_base[0] = 0x00F000F0;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (bank2_read == bank1_read) {
225*4882a593Smuzhiyun /*
226*4882a593Smuzhiyun * In both CFI command and autoselect modes,
227*4882a593Smuzhiyun * we got the some data reading from Flash.
228*4882a593Smuzhiyun * There is only one mirrored bank.
229*4882a593Smuzhiyun */
230*4882a593Smuzhiyun cfi_flash_num_flash_banks = 1;
231*4882a593Smuzhiyun total_size = bank1_size;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun debug("Number of flash banks detected: %d\n", cfi_flash_num_flash_banks);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* set OR0 and BR0 */
239*4882a593Smuzhiyun set_lbc_or(0, CONFIG_SYS_OR_TIMING_FLASH |
240*4882a593Smuzhiyun (-(total_size) & OR_GPCM_AM));
241*4882a593Smuzhiyun set_lbc_br(0, (CONFIG_SYS_FLASH_BASE & BR_BA) |
242*4882a593Smuzhiyun (BR_MS_GPCM | BR_PS_32 | BR_V));
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return (0);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /*************************************************************************
248*4882a593Smuzhiyun * Detect the size of a ddr bank. Sets CS bounds and CS config accordingly.
249*4882a593Smuzhiyun */
get_ddr_bank_size(short cs,long * base)250*4882a593Smuzhiyun static long int get_ddr_bank_size(short cs, long *base)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun /* This array lists all valid DDR SDRAM configurations, with
253*4882a593Smuzhiyun * Bank sizes in bytes. (Refer to Table 9-27 in the MPC8349E RM).
254*4882a593Smuzhiyun * The last entry has to to have size equal 0 and is igonred during
255*4882a593Smuzhiyun * autodection. Bank sizes must be in increasing order of size
256*4882a593Smuzhiyun */
257*4882a593Smuzhiyun struct {
258*4882a593Smuzhiyun long row;
259*4882a593Smuzhiyun long col;
260*4882a593Smuzhiyun long size;
261*4882a593Smuzhiyun } conf[] = {
262*4882a593Smuzhiyun {CSCONFIG_ROW_BIT_12, CSCONFIG_COL_BIT_8, 32 << 20},
263*4882a593Smuzhiyun {CSCONFIG_ROW_BIT_12, CSCONFIG_COL_BIT_9, 64 << 20},
264*4882a593Smuzhiyun {CSCONFIG_ROW_BIT_12, CSCONFIG_COL_BIT_10, 128 << 20},
265*4882a593Smuzhiyun {CSCONFIG_ROW_BIT_13, CSCONFIG_COL_BIT_9, 128 << 20},
266*4882a593Smuzhiyun {CSCONFIG_ROW_BIT_13, CSCONFIG_COL_BIT_10, 256 << 20},
267*4882a593Smuzhiyun {CSCONFIG_ROW_BIT_13, CSCONFIG_COL_BIT_11, 512 << 20},
268*4882a593Smuzhiyun {CSCONFIG_ROW_BIT_14, CSCONFIG_COL_BIT_10, 512 << 20},
269*4882a593Smuzhiyun {CSCONFIG_ROW_BIT_14, CSCONFIG_COL_BIT_11, 1024 << 20},
270*4882a593Smuzhiyun {0, 0, 0}
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun int i;
274*4882a593Smuzhiyun int detected;
275*4882a593Smuzhiyun long size;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun detected = -1;
278*4882a593Smuzhiyun for(i = 0; conf[i].size != 0; ++i) {
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* set sdram bank configuration */
281*4882a593Smuzhiyun set_cs_config(cs, CSCONFIG_EN | conf[i].col | conf[i].row);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun debug("Getting RAM size...\n");
284*4882a593Smuzhiyun size = get_ram_size(base, DDR_MAX_SIZE_PER_CS);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if((size == conf[i].size) && (i == detected + 1))
287*4882a593Smuzhiyun detected = i;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun debug("Trying %ld x %ld (%ld MiB) at addr %p, detected: %ld MiB\n",
290*4882a593Smuzhiyun conf[i].row,
291*4882a593Smuzhiyun conf[i].col,
292*4882a593Smuzhiyun conf[i].size >> 20,
293*4882a593Smuzhiyun base,
294*4882a593Smuzhiyun size >> 20);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun if(detected == -1){
298*4882a593Smuzhiyun /* disable empty cs */
299*4882a593Smuzhiyun debug("\nNo valid configurations for CS%d, disabling...\n", cs);
300*4882a593Smuzhiyun set_cs_config(cs, 0);
301*4882a593Smuzhiyun return 0;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun debug("\nDetected configuration %ld x %ld (%ld MiB) at addr %p\n",
305*4882a593Smuzhiyun conf[detected].row, conf[detected].col, conf[detected].size >> 20, base);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* configure cs ro detected params */
308*4882a593Smuzhiyun set_cs_config(cs, CSCONFIG_EN | conf[detected].row |
309*4882a593Smuzhiyun conf[detected].col);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun set_cs_bounds(cs, (long)base, conf[detected].size);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun return(conf[detected].size);
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /**************************************************************************
317*4882a593Smuzhiyun * Sets DDR bank CS bounds.
318*4882a593Smuzhiyun */
set_cs_bounds(short cs,ulong base,ulong size)319*4882a593Smuzhiyun static void set_cs_bounds(short cs, ulong base, ulong size)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun debug("Setting bounds %08lx, %08lx for cs %d\n", base, size, cs);
322*4882a593Smuzhiyun if(size == 0){
323*4882a593Smuzhiyun im->ddr.csbnds[cs].csbnds = 0x00000000;
324*4882a593Smuzhiyun } else {
325*4882a593Smuzhiyun im->ddr.csbnds[cs].csbnds =
326*4882a593Smuzhiyun ((base >> CSBNDS_SA_SHIFT) & CSBNDS_SA) |
327*4882a593Smuzhiyun (((base + size - 1) >> CSBNDS_EA_SHIFT) &
328*4882a593Smuzhiyun CSBNDS_EA);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun SYNC;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun /**************************************************************************
334*4882a593Smuzhiyun * Sets DDR banks CS configuration.
335*4882a593Smuzhiyun * config == 0x00000000 disables the CS.
336*4882a593Smuzhiyun */
set_cs_config(short cs,long config)337*4882a593Smuzhiyun static void set_cs_config(short cs, long config)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun debug("Setting config %08lx for cs %d\n", config, cs);
340*4882a593Smuzhiyun im->ddr.cs_config[cs] = config;
341*4882a593Smuzhiyun SYNC;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun /**************************************************************************
345*4882a593Smuzhiyun * Sets DDR clocks, timings and configuration.
346*4882a593Smuzhiyun */
set_ddr_config(void)347*4882a593Smuzhiyun static void set_ddr_config(void) {
348*4882a593Smuzhiyun /* clock control */
349*4882a593Smuzhiyun im->ddr.sdram_clk_cntl = DDR_SDRAM_CLK_CNTL_SS_EN |
350*4882a593Smuzhiyun DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05;
351*4882a593Smuzhiyun SYNC;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* timing configuration */
354*4882a593Smuzhiyun im->ddr.timing_cfg_1 =
355*4882a593Smuzhiyun (4 << TIMING_CFG1_PRETOACT_SHIFT) |
356*4882a593Smuzhiyun (7 << TIMING_CFG1_ACTTOPRE_SHIFT) |
357*4882a593Smuzhiyun (4 << TIMING_CFG1_ACTTORW_SHIFT) |
358*4882a593Smuzhiyun (5 << TIMING_CFG1_REFREC_SHIFT) |
359*4882a593Smuzhiyun (3 << TIMING_CFG1_WRREC_SHIFT) |
360*4882a593Smuzhiyun (3 << TIMING_CFG1_ACTTOACT_SHIFT) |
361*4882a593Smuzhiyun (1 << TIMING_CFG1_WRTORD_SHIFT) |
362*4882a593Smuzhiyun (TIMING_CFG1_CASLAT & TIMING_CASLAT);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun im->ddr.timing_cfg_2 =
365*4882a593Smuzhiyun TIMING_CFG2_CPO_DEF |
366*4882a593Smuzhiyun (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT);
367*4882a593Smuzhiyun SYNC;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* don't enable DDR controller yet */
370*4882a593Smuzhiyun im->ddr.sdram_cfg =
371*4882a593Smuzhiyun SDRAM_CFG_SREN |
372*4882a593Smuzhiyun SDRAM_CFG_SDRAM_TYPE_DDR1;
373*4882a593Smuzhiyun SYNC;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* Set SDRAM mode */
376*4882a593Smuzhiyun im->ddr.sdram_mode =
377*4882a593Smuzhiyun ((DDR_MODE_EXT_MODEREG | DDR_MODE_WEAK) <<
378*4882a593Smuzhiyun SDRAM_MODE_ESD_SHIFT) |
379*4882a593Smuzhiyun ((DDR_MODE_MODEREG | DDR_MODE_BLEN_4) <<
380*4882a593Smuzhiyun SDRAM_MODE_SD_SHIFT) |
381*4882a593Smuzhiyun ((DDR_MODE_CASLAT << SDRAM_MODE_SD_SHIFT) &
382*4882a593Smuzhiyun MODE_CASLAT);
383*4882a593Smuzhiyun SYNC;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* Set fast SDRAM refresh rate */
386*4882a593Smuzhiyun im->ddr.sdram_interval =
387*4882a593Smuzhiyun (DDR_REFINT_166MHZ_7US << SDRAM_INTERVAL_REFINT_SHIFT) |
388*4882a593Smuzhiyun (DDR_BSTOPRE << SDRAM_INTERVAL_BSTOPRE_SHIFT);
389*4882a593Smuzhiyun SYNC;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* Workaround for DDR6 Erratum
392*4882a593Smuzhiyun * see MPC8349E Device Errata Rev.8, 2/2006
393*4882a593Smuzhiyun * This workaround influences the MPC internal "input enables"
394*4882a593Smuzhiyun * dependent on CAS latency and MPC revision. According to errata
395*4882a593Smuzhiyun * sheet the internal reserved registers for this workaround are
396*4882a593Smuzhiyun * not available from revision 2.0 and up.
397*4882a593Smuzhiyun */
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /* Get REVID from register SPRIDR. Skip workaround if rev >= 2.0
400*4882a593Smuzhiyun * (0x200)
401*4882a593Smuzhiyun */
402*4882a593Smuzhiyun if ((im->sysconf.spridr & SPRIDR_REVID) < 0x200) {
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /* There is a internal reserved register at IMMRBAR+0x2F00
405*4882a593Smuzhiyun * which has to be written with a certain value defined by
406*4882a593Smuzhiyun * errata sheet.
407*4882a593Smuzhiyun */
408*4882a593Smuzhiyun u32 *reserved_p = (u32 *)((u8 *)im + 0x2f00);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun #if defined(DDR_CASLAT_20)
411*4882a593Smuzhiyun *reserved_p = 0x201c0000;
412*4882a593Smuzhiyun #else
413*4882a593Smuzhiyun *reserved_p = 0x202c0000;
414*4882a593Smuzhiyun #endif
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun #ifdef CONFIG_OF_BOARD_SETUP
ft_board_setup(void * blob,bd_t * bd)419*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun ft_cpu_setup(blob, bd);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun #ifdef CONFIG_PCI
424*4882a593Smuzhiyun ft_pci_setup(blob, bd);
425*4882a593Smuzhiyun #endif /* CONFIG_PCI */
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun return 0;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun #endif /* CONFIG_OF_BOARD_SETUP */
430