xref: /OK3568_Linux_fs/u-boot/board/toradex/colibri_vf/colibri_vf.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2015 Toradex, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Based on vf610twr.c:
5*4882a593Smuzhiyun  * Copyright 2013 Freescale Semiconductor, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
13*4882a593Smuzhiyun #include <asm/arch/iomux-vf610.h>
14*4882a593Smuzhiyun #include <asm/arch/ddrmc-vf610.h>
15*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
16*4882a593Smuzhiyun #include <asm/arch/clock.h>
17*4882a593Smuzhiyun #include <mmc.h>
18*4882a593Smuzhiyun #include <fdt_support.h>
19*4882a593Smuzhiyun #include <fsl_esdhc.h>
20*4882a593Smuzhiyun #include <fsl_dcu_fb.h>
21*4882a593Smuzhiyun #include <jffs2/load_kernel.h>
22*4882a593Smuzhiyun #include <miiphy.h>
23*4882a593Smuzhiyun #include <mtd_node.h>
24*4882a593Smuzhiyun #include <netdev.h>
25*4882a593Smuzhiyun #include <i2c.h>
26*4882a593Smuzhiyun #include <g_dnl.h>
27*4882a593Smuzhiyun #include <asm/gpio.h>
28*4882a593Smuzhiyun #include <usb.h>
29*4882a593Smuzhiyun #include "../common/tdx-common.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define UART_PAD_CTRL	(PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
34*4882a593Smuzhiyun 			PAD_CTL_DSE_25ohm | PAD_CTL_OBE_IBE_ENABLE)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define ESDHC_PAD_CTRL	(PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_HIGH | \
37*4882a593Smuzhiyun 			PAD_CTL_DSE_20ohm | PAD_CTL_OBE_IBE_ENABLE)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define ENET_PAD_CTRL	(PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_HIGH | \
40*4882a593Smuzhiyun 			PAD_CTL_DSE_50ohm | PAD_CTL_OBE_IBE_ENABLE)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define USB_PEN_GPIO           83
43*4882a593Smuzhiyun #define USB_CDET_GPIO		102
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun static struct ddrmc_cr_setting colibri_vf_cr_settings[] = {
46*4882a593Smuzhiyun 	/* levelling */
47*4882a593Smuzhiyun 	{ DDRMC_CR97_WRLVL_EN, 97 },
48*4882a593Smuzhiyun 	{ DDRMC_CR98_WRLVL_DL_0(0), 98 },
49*4882a593Smuzhiyun 	{ DDRMC_CR99_WRLVL_DL_1(0), 99 },
50*4882a593Smuzhiyun 	{ DDRMC_CR102_RDLVL_REG_EN | DDRMC_CR102_RDLVL_GT_REGEN, 102 },
51*4882a593Smuzhiyun 	{ DDRMC_CR105_RDLVL_DL_0(0), 105 },
52*4882a593Smuzhiyun 	{ DDRMC_CR106_RDLVL_GTDL_0(4), 106 },
53*4882a593Smuzhiyun 	{ DDRMC_CR110_RDLVL_DL_1(0) | DDRMC_CR110_RDLVL_GTDL_1(4), 110 },
54*4882a593Smuzhiyun 	/* AXI */
55*4882a593Smuzhiyun 	{ DDRMC_CR117_AXI0_W_PRI(0) | DDRMC_CR117_AXI0_R_PRI(0), 117 },
56*4882a593Smuzhiyun 	{ DDRMC_CR118_AXI1_W_PRI(1) | DDRMC_CR118_AXI1_R_PRI(1), 118 },
57*4882a593Smuzhiyun 	{ DDRMC_CR120_AXI0_PRI1_RPRI(2) |
58*4882a593Smuzhiyun 		   DDRMC_CR120_AXI0_PRI0_RPRI(2), 120 },
59*4882a593Smuzhiyun 	{ DDRMC_CR121_AXI0_PRI3_RPRI(2) |
60*4882a593Smuzhiyun 		   DDRMC_CR121_AXI0_PRI2_RPRI(2), 121 },
61*4882a593Smuzhiyun 	{ DDRMC_CR122_AXI1_PRI1_RPRI(1) | DDRMC_CR122_AXI1_PRI0_RPRI(1) |
62*4882a593Smuzhiyun 		   DDRMC_CR122_AXI0_PRIRLX(100), 122 },
63*4882a593Smuzhiyun 	{ DDRMC_CR123_AXI1_P_ODR_EN | DDRMC_CR123_AXI1_PRI3_RPRI(1) |
64*4882a593Smuzhiyun 		   DDRMC_CR123_AXI1_PRI2_RPRI(1), 123 },
65*4882a593Smuzhiyun 	{ DDRMC_CR124_AXI1_PRIRLX(100), 124 },
66*4882a593Smuzhiyun 	{ DDRMC_CR126_PHY_RDLAT(8), 126 },
67*4882a593Smuzhiyun 	{ DDRMC_CR132_WRLAT_ADJ(5) |
68*4882a593Smuzhiyun 		   DDRMC_CR132_RDLAT_ADJ(6), 132 },
69*4882a593Smuzhiyun 	{ DDRMC_CR137_PHYCTL_DL(2), 137 },
70*4882a593Smuzhiyun 	{ DDRMC_CR138_PHY_WRLV_MXDL(256) |
71*4882a593Smuzhiyun 		   DDRMC_CR138_PHYDRAM_CK_EN(1), 138 },
72*4882a593Smuzhiyun 	{ DDRMC_CR139_PHY_WRLV_RESPLAT(4) | DDRMC_CR139_PHY_WRLV_LOAD(7) |
73*4882a593Smuzhiyun 		   DDRMC_CR139_PHY_WRLV_DLL(3) |
74*4882a593Smuzhiyun 		   DDRMC_CR139_PHY_WRLV_EN(3), 139 },
75*4882a593Smuzhiyun 	{ DDRMC_CR140_PHY_WRLV_WW(64), 140 },
76*4882a593Smuzhiyun 	{ DDRMC_CR143_RDLV_GAT_MXDL(1536) |
77*4882a593Smuzhiyun 		   DDRMC_CR143_RDLV_MXDL(128), 143 },
78*4882a593Smuzhiyun 	{ DDRMC_CR144_PHY_RDLVL_RES(4) | DDRMC_CR144_PHY_RDLV_LOAD(7) |
79*4882a593Smuzhiyun 		   DDRMC_CR144_PHY_RDLV_DLL(3) |
80*4882a593Smuzhiyun 		   DDRMC_CR144_PHY_RDLV_EN(3), 144 },
81*4882a593Smuzhiyun 	{ DDRMC_CR145_PHY_RDLV_RR(64), 145 },
82*4882a593Smuzhiyun 	{ DDRMC_CR146_PHY_RDLVL_RESP(64), 146 },
83*4882a593Smuzhiyun 	{ DDRMC_CR147_RDLV_RESP_MASK(983040), 147 },
84*4882a593Smuzhiyun 	{ DDRMC_CR148_RDLV_GATE_RESP_MASK(983040), 148 },
85*4882a593Smuzhiyun 	{ DDRMC_CR151_RDLV_GAT_DQ_ZERO_CNT(1) |
86*4882a593Smuzhiyun 		   DDRMC_CR151_RDLVL_DQ_ZERO_CNT(1), 151 },
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	{ DDRMC_CR154_PAD_ZQ_EARLY_CMP_EN_TIMER(13) |
89*4882a593Smuzhiyun 		   DDRMC_CR154_PAD_ZQ_MODE(1) |
90*4882a593Smuzhiyun 		   DDRMC_CR154_DDR_SEL_PAD_CONTR(3) |
91*4882a593Smuzhiyun 		   DDRMC_CR154_PAD_ZQ_HW_FOR(1), 154 },
92*4882a593Smuzhiyun 	{ DDRMC_CR155_PAD_ODT_BYTE1(1) | DDRMC_CR155_PAD_ODT_BYTE0(1), 155 },
93*4882a593Smuzhiyun 	{ DDRMC_CR158_TWR(6), 158 },
94*4882a593Smuzhiyun 	{ DDRMC_CR161_ODT_EN(1) | DDRMC_CR161_TODTH_RD(2) |
95*4882a593Smuzhiyun 		   DDRMC_CR161_TODTH_WR(2), 161 },
96*4882a593Smuzhiyun 	/* end marker */
97*4882a593Smuzhiyun 	{ 0, -1 }
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun static const iomux_v3_cfg_t usb_pads[] = {
101*4882a593Smuzhiyun 	VF610_PAD_PTD4__GPIO_83,
102*4882a593Smuzhiyun 	VF610_PAD_PTC29__GPIO_102,
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun 
dram_init(void)105*4882a593Smuzhiyun int dram_init(void)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	static const struct ddr3_jedec_timings timings = {
108*4882a593Smuzhiyun 		.tinit             = 5,
109*4882a593Smuzhiyun 		.trst_pwron        = 80000,
110*4882a593Smuzhiyun 		.cke_inactive      = 200000,
111*4882a593Smuzhiyun 		.wrlat             = 5,
112*4882a593Smuzhiyun 		.caslat_lin        = 12,
113*4882a593Smuzhiyun 		.trc               = 21,
114*4882a593Smuzhiyun 		.trrd              = 4,
115*4882a593Smuzhiyun 		.tccd              = 4,
116*4882a593Smuzhiyun 		.tbst_int_interval = 0,
117*4882a593Smuzhiyun 		.tfaw              = 20,
118*4882a593Smuzhiyun 		.trp               = 6,
119*4882a593Smuzhiyun 		.twtr              = 4,
120*4882a593Smuzhiyun 		.tras_min          = 15,
121*4882a593Smuzhiyun 		.tmrd              = 4,
122*4882a593Smuzhiyun 		.trtp              = 4,
123*4882a593Smuzhiyun 		.tras_max          = 28080,
124*4882a593Smuzhiyun 		.tmod              = 12,
125*4882a593Smuzhiyun 		.tckesr            = 4,
126*4882a593Smuzhiyun 		.tcke              = 3,
127*4882a593Smuzhiyun 		.trcd_int          = 6,
128*4882a593Smuzhiyun 		.tras_lockout      = 0,
129*4882a593Smuzhiyun 		.tdal              = 12,
130*4882a593Smuzhiyun 		.bstlen            = 3,
131*4882a593Smuzhiyun 		.tdll              = 512,
132*4882a593Smuzhiyun 		.trp_ab            = 6,
133*4882a593Smuzhiyun 		.tref              = 3120,
134*4882a593Smuzhiyun 		.trfc              = 64,
135*4882a593Smuzhiyun 		.tref_int          = 0,
136*4882a593Smuzhiyun 		.tpdex             = 3,
137*4882a593Smuzhiyun 		.txpdll            = 10,
138*4882a593Smuzhiyun 		.txsnr             = 48,
139*4882a593Smuzhiyun 		.txsr              = 468,
140*4882a593Smuzhiyun 		.cksrx             = 5,
141*4882a593Smuzhiyun 		.cksre             = 5,
142*4882a593Smuzhiyun 		.freq_chg_en       = 0,
143*4882a593Smuzhiyun 		.zqcl              = 256,
144*4882a593Smuzhiyun 		.zqinit            = 512,
145*4882a593Smuzhiyun 		.zqcs              = 64,
146*4882a593Smuzhiyun 		.ref_per_zq        = 64,
147*4882a593Smuzhiyun 		.zqcs_rotate       = 0,
148*4882a593Smuzhiyun 		.aprebit           = 10,
149*4882a593Smuzhiyun 		.cmd_age_cnt       = 64,
150*4882a593Smuzhiyun 		.age_cnt           = 64,
151*4882a593Smuzhiyun 		.q_fullness        = 7,
152*4882a593Smuzhiyun 		.odt_rd_mapcs0     = 0,
153*4882a593Smuzhiyun 		.odt_wr_mapcs0     = 1,
154*4882a593Smuzhiyun 		.wlmrd             = 40,
155*4882a593Smuzhiyun 		.wldqsen           = 25,
156*4882a593Smuzhiyun 	};
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	ddrmc_setup_iomux(NULL, 0);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	ddrmc_ctrl_init_ddr3(&timings, colibri_vf_cr_settings, NULL, 1, 2);
161*4882a593Smuzhiyun 	gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	return 0;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
setup_iomux_uart(void)166*4882a593Smuzhiyun static void setup_iomux_uart(void)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	static const iomux_v3_cfg_t uart_pads[] = {
169*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTB4__UART1_TX, UART_PAD_CTRL),
170*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTB5__UART1_RX, UART_PAD_CTRL),
171*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTB10__UART0_TX, UART_PAD_CTRL),
172*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTB11__UART0_RX, UART_PAD_CTRL),
173*4882a593Smuzhiyun 	};
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
setup_iomux_enet(void)178*4882a593Smuzhiyun static void setup_iomux_enet(void)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	static const iomux_v3_cfg_t enet0_pads[] = {
181*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTA6__RMII0_CLKOUT, ENET_PAD_CTRL),
182*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTC10__RMII1_MDIO, ENET_PAD_CTRL),
183*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTC9__RMII1_MDC, ENET_PAD_CTRL),
184*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTC11__RMII1_CRS_DV, ENET_PAD_CTRL),
185*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTC12__RMII1_RD1, ENET_PAD_CTRL),
186*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTC13__RMII1_RD0, ENET_PAD_CTRL),
187*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTC14__RMII1_RXER, ENET_PAD_CTRL),
188*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTC15__RMII1_TD1, ENET_PAD_CTRL),
189*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTC16__RMII1_TD0, ENET_PAD_CTRL),
190*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTC17__RMII1_TXEN, ENET_PAD_CTRL),
191*4882a593Smuzhiyun 	};
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(enet0_pads, ARRAY_SIZE(enet0_pads));
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
setup_iomux_i2c(void)196*4882a593Smuzhiyun static void setup_iomux_i2c(void)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	static const iomux_v3_cfg_t i2c0_pads[] = {
199*4882a593Smuzhiyun 		VF610_PAD_PTB14__I2C0_SCL,
200*4882a593Smuzhiyun 		VF610_PAD_PTB15__I2C0_SDA,
201*4882a593Smuzhiyun 	};
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(i2c0_pads, ARRAY_SIZE(i2c0_pads));
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #ifdef CONFIG_NAND_VF610_NFC
setup_iomux_nfc(void)207*4882a593Smuzhiyun static void setup_iomux_nfc(void)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	static const iomux_v3_cfg_t nfc_pads[] = {
210*4882a593Smuzhiyun 		VF610_PAD_PTD23__NF_IO7,
211*4882a593Smuzhiyun 		VF610_PAD_PTD22__NF_IO6,
212*4882a593Smuzhiyun 		VF610_PAD_PTD21__NF_IO5,
213*4882a593Smuzhiyun 		VF610_PAD_PTD20__NF_IO4,
214*4882a593Smuzhiyun 		VF610_PAD_PTD19__NF_IO3,
215*4882a593Smuzhiyun 		VF610_PAD_PTD18__NF_IO2,
216*4882a593Smuzhiyun 		VF610_PAD_PTD17__NF_IO1,
217*4882a593Smuzhiyun 		VF610_PAD_PTD16__NF_IO0,
218*4882a593Smuzhiyun 		VF610_PAD_PTB24__NF_WE_B,
219*4882a593Smuzhiyun 		VF610_PAD_PTB25__NF_CE0_B,
220*4882a593Smuzhiyun 		VF610_PAD_PTB27__NF_RE_B,
221*4882a593Smuzhiyun 		VF610_PAD_PTC26__NF_RB_B,
222*4882a593Smuzhiyun 		VF610_PAD_PTC27__NF_ALE,
223*4882a593Smuzhiyun 		VF610_PAD_PTC28__NF_CLE
224*4882a593Smuzhiyun 	};
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(nfc_pads, ARRAY_SIZE(nfc_pads));
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun #endif
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun #ifdef CONFIG_FSL_DSPI
setup_iomux_dspi(void)231*4882a593Smuzhiyun static void setup_iomux_dspi(void)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	static const iomux_v3_cfg_t dspi1_pads[] = {
234*4882a593Smuzhiyun 		VF610_PAD_PTD5__DSPI1_CS0,
235*4882a593Smuzhiyun 		VF610_PAD_PTD6__DSPI1_SIN,
236*4882a593Smuzhiyun 		VF610_PAD_PTD7__DSPI1_SOUT,
237*4882a593Smuzhiyun 		VF610_PAD_PTD8__DSPI1_SCK,
238*4882a593Smuzhiyun 	};
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(dspi1_pads, ARRAY_SIZE(dspi1_pads));
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun #endif
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun #ifdef CONFIG_VYBRID_GPIO
setup_iomux_gpio(void)245*4882a593Smuzhiyun static void setup_iomux_gpio(void)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	static const iomux_v3_cfg_t gpio_pads[] = {
248*4882a593Smuzhiyun 		VF610_PAD_PTA17__GPIO_7,
249*4882a593Smuzhiyun 		VF610_PAD_PTA20__GPIO_10,
250*4882a593Smuzhiyun 		VF610_PAD_PTA21__GPIO_11,
251*4882a593Smuzhiyun 		VF610_PAD_PTA30__GPIO_20,
252*4882a593Smuzhiyun 		VF610_PAD_PTA31__GPIO_21,
253*4882a593Smuzhiyun 		VF610_PAD_PTB0__GPIO_22,
254*4882a593Smuzhiyun 		VF610_PAD_PTB1__GPIO_23,
255*4882a593Smuzhiyun 		VF610_PAD_PTB6__GPIO_28,
256*4882a593Smuzhiyun 		VF610_PAD_PTB7__GPIO_29,
257*4882a593Smuzhiyun 		VF610_PAD_PTB8__GPIO_30,
258*4882a593Smuzhiyun 		VF610_PAD_PTB9__GPIO_31,
259*4882a593Smuzhiyun 		VF610_PAD_PTB12__GPIO_34,
260*4882a593Smuzhiyun 		VF610_PAD_PTB13__GPIO_35,
261*4882a593Smuzhiyun 		VF610_PAD_PTB16__GPIO_38,
262*4882a593Smuzhiyun 		VF610_PAD_PTB17__GPIO_39,
263*4882a593Smuzhiyun 		VF610_PAD_PTB18__GPIO_40,
264*4882a593Smuzhiyun 		VF610_PAD_PTB21__GPIO_43,
265*4882a593Smuzhiyun 		VF610_PAD_PTB22__GPIO_44,
266*4882a593Smuzhiyun 		VF610_PAD_PTC0__GPIO_45,
267*4882a593Smuzhiyun 		VF610_PAD_PTC1__GPIO_46,
268*4882a593Smuzhiyun 		VF610_PAD_PTC2__GPIO_47,
269*4882a593Smuzhiyun 		VF610_PAD_PTC3__GPIO_48,
270*4882a593Smuzhiyun 		VF610_PAD_PTC4__GPIO_49,
271*4882a593Smuzhiyun 		VF610_PAD_PTC5__GPIO_50,
272*4882a593Smuzhiyun 		VF610_PAD_PTC6__GPIO_51,
273*4882a593Smuzhiyun 		VF610_PAD_PTC7__GPIO_52,
274*4882a593Smuzhiyun 		VF610_PAD_PTC8__GPIO_53,
275*4882a593Smuzhiyun 		VF610_PAD_PTD31__GPIO_63,
276*4882a593Smuzhiyun 		VF610_PAD_PTD30__GPIO_64,
277*4882a593Smuzhiyun 		VF610_PAD_PTD29__GPIO_65,
278*4882a593Smuzhiyun 		VF610_PAD_PTD28__GPIO_66,
279*4882a593Smuzhiyun 		VF610_PAD_PTD27__GPIO_67,
280*4882a593Smuzhiyun 		VF610_PAD_PTD26__GPIO_68,
281*4882a593Smuzhiyun 		VF610_PAD_PTD25__GPIO_69,
282*4882a593Smuzhiyun 		VF610_PAD_PTD24__GPIO_70,
283*4882a593Smuzhiyun 		VF610_PAD_PTD9__GPIO_88,
284*4882a593Smuzhiyun 		VF610_PAD_PTD10__GPIO_89,
285*4882a593Smuzhiyun 		VF610_PAD_PTD11__GPIO_90,
286*4882a593Smuzhiyun 		VF610_PAD_PTD12__GPIO_91,
287*4882a593Smuzhiyun 		VF610_PAD_PTD13__GPIO_92,
288*4882a593Smuzhiyun 		VF610_PAD_PTB23__GPIO_93,
289*4882a593Smuzhiyun 		VF610_PAD_PTB26__GPIO_96,
290*4882a593Smuzhiyun 		VF610_PAD_PTB28__GPIO_98,
291*4882a593Smuzhiyun 		VF610_PAD_PTC30__GPIO_103,
292*4882a593Smuzhiyun 		VF610_PAD_PTA7__GPIO_134,
293*4882a593Smuzhiyun 	};
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(gpio_pads, ARRAY_SIZE(gpio_pads));
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun #endif
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_FSL_DCU_FB
setup_iomux_fsl_dcu(void)300*4882a593Smuzhiyun static void setup_iomux_fsl_dcu(void)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	static const iomux_v3_cfg_t dcu0_pads[] = {
303*4882a593Smuzhiyun 		VF610_PAD_PTE0__DCU0_HSYNC,
304*4882a593Smuzhiyun 		VF610_PAD_PTE1__DCU0_VSYNC,
305*4882a593Smuzhiyun 		VF610_PAD_PTE2__DCU0_PCLK,
306*4882a593Smuzhiyun 		VF610_PAD_PTE4__DCU0_DE,
307*4882a593Smuzhiyun 		VF610_PAD_PTE5__DCU0_R0,
308*4882a593Smuzhiyun 		VF610_PAD_PTE6__DCU0_R1,
309*4882a593Smuzhiyun 		VF610_PAD_PTE7__DCU0_R2,
310*4882a593Smuzhiyun 		VF610_PAD_PTE8__DCU0_R3,
311*4882a593Smuzhiyun 		VF610_PAD_PTE9__DCU0_R4,
312*4882a593Smuzhiyun 		VF610_PAD_PTE10__DCU0_R5,
313*4882a593Smuzhiyun 		VF610_PAD_PTE11__DCU0_R6,
314*4882a593Smuzhiyun 		VF610_PAD_PTE12__DCU0_R7,
315*4882a593Smuzhiyun 		VF610_PAD_PTE13__DCU0_G0,
316*4882a593Smuzhiyun 		VF610_PAD_PTE14__DCU0_G1,
317*4882a593Smuzhiyun 		VF610_PAD_PTE15__DCU0_G2,
318*4882a593Smuzhiyun 		VF610_PAD_PTE16__DCU0_G3,
319*4882a593Smuzhiyun 		VF610_PAD_PTE17__DCU0_G4,
320*4882a593Smuzhiyun 		VF610_PAD_PTE18__DCU0_G5,
321*4882a593Smuzhiyun 		VF610_PAD_PTE19__DCU0_G6,
322*4882a593Smuzhiyun 		VF610_PAD_PTE20__DCU0_G7,
323*4882a593Smuzhiyun 		VF610_PAD_PTE21__DCU0_B0,
324*4882a593Smuzhiyun 		VF610_PAD_PTE22__DCU0_B1,
325*4882a593Smuzhiyun 		VF610_PAD_PTE23__DCU0_B2,
326*4882a593Smuzhiyun 		VF610_PAD_PTE24__DCU0_B3,
327*4882a593Smuzhiyun 		VF610_PAD_PTE25__DCU0_B4,
328*4882a593Smuzhiyun 		VF610_PAD_PTE26__DCU0_B5,
329*4882a593Smuzhiyun 		VF610_PAD_PTE27__DCU0_B6,
330*4882a593Smuzhiyun 		VF610_PAD_PTE28__DCU0_B7,
331*4882a593Smuzhiyun 	};
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(dcu0_pads, ARRAY_SIZE(dcu0_pads));
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
setup_tcon(void)336*4882a593Smuzhiyun static void setup_tcon(void)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	setbits_le32(TCON0_BASE_ADDR, (1 << 29));
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun #endif
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
343*4882a593Smuzhiyun struct fsl_esdhc_cfg esdhc_cfg[1] = {
344*4882a593Smuzhiyun 	{ESDHC1_BASE_ADDR},
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun 
board_mmc_getcd(struct mmc * mmc)347*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	/* eSDHC1 is always present */
350*4882a593Smuzhiyun 	return 1;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)353*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun 	static const iomux_v3_cfg_t esdhc1_pads[] = {
356*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTA24__ESDHC1_CLK, ESDHC_PAD_CTRL),
357*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTA25__ESDHC1_CMD, ESDHC_PAD_CTRL),
358*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTA26__ESDHC1_DAT0, ESDHC_PAD_CTRL),
359*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTA27__ESDHC1_DAT1, ESDHC_PAD_CTRL),
360*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTA28__ESDHC1_DAT2, ESDHC_PAD_CTRL),
361*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTA29__ESDHC1_DAT3, ESDHC_PAD_CTRL),
362*4882a593Smuzhiyun 	};
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(
367*4882a593Smuzhiyun 		esdhc1_pads, ARRAY_SIZE(esdhc1_pads));
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	return fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun #endif
372*4882a593Smuzhiyun 
is_colibri_vf61(void)373*4882a593Smuzhiyun static inline int is_colibri_vf61(void)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	struct mscm *mscm = (struct mscm *)MSCM_BASE_ADDR;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	/*
378*4882a593Smuzhiyun 	 * Detect board type by Level 2 Cache: VF50 don't have any
379*4882a593Smuzhiyun 	 * Level 2 Cache.
380*4882a593Smuzhiyun 	 */
381*4882a593Smuzhiyun 	return !!mscm->cpxcfg1;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun 
clock_init(void)384*4882a593Smuzhiyun static void clock_init(void)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	struct ccm_reg *ccm = (struct ccm_reg *)CCM_BASE_ADDR;
387*4882a593Smuzhiyun 	struct anadig_reg *anadig = (struct anadig_reg *)ANADIG_BASE_ADDR;
388*4882a593Smuzhiyun 	u32 pfd_clk_sel, ddr_clk_sel;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->ccgr0, CCM_REG_CTRL_MASK,
391*4882a593Smuzhiyun 			CCM_CCGR0_UART0_CTRL_MASK);
392*4882a593Smuzhiyun #ifdef CONFIG_FSL_DSPI
393*4882a593Smuzhiyun 	setbits_le32(&ccm->ccgr0, CCM_CCGR0_DSPI1_CTRL_MASK);
394*4882a593Smuzhiyun #endif
395*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->ccgr1, CCM_REG_CTRL_MASK,
396*4882a593Smuzhiyun 			CCM_CCGR1_PIT_CTRL_MASK | CCM_CCGR1_WDOGA5_CTRL_MASK);
397*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->ccgr2, CCM_REG_CTRL_MASK,
398*4882a593Smuzhiyun 			CCM_CCGR2_IOMUXC_CTRL_MASK | CCM_CCGR2_PORTA_CTRL_MASK |
399*4882a593Smuzhiyun 			CCM_CCGR2_PORTB_CTRL_MASK | CCM_CCGR2_PORTC_CTRL_MASK |
400*4882a593Smuzhiyun 			CCM_CCGR2_PORTD_CTRL_MASK | CCM_CCGR2_PORTE_CTRL_MASK);
401*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->ccgr3, CCM_REG_CTRL_MASK,
402*4882a593Smuzhiyun 			CCM_CCGR3_ANADIG_CTRL_MASK | CCM_CCGR3_SCSC_CTRL_MASK);
403*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->ccgr4, CCM_REG_CTRL_MASK,
404*4882a593Smuzhiyun 			CCM_CCGR4_WKUP_CTRL_MASK | CCM_CCGR4_CCM_CTRL_MASK |
405*4882a593Smuzhiyun 			CCM_CCGR4_GPC_CTRL_MASK | CCM_CCGR4_I2C0_CTRL_MASK);
406*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->ccgr6, CCM_REG_CTRL_MASK,
407*4882a593Smuzhiyun 			CCM_CCGR6_OCOTP_CTRL_MASK | CCM_CCGR6_DDRMC_CTRL_MASK);
408*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->ccgr7, CCM_REG_CTRL_MASK,
409*4882a593Smuzhiyun 			CCM_CCGR7_SDHC1_CTRL_MASK);
410*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->ccgr9, CCM_REG_CTRL_MASK,
411*4882a593Smuzhiyun 			CCM_CCGR9_FEC0_CTRL_MASK | CCM_CCGR9_FEC1_CTRL_MASK);
412*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->ccgr10, CCM_REG_CTRL_MASK,
413*4882a593Smuzhiyun 			CCM_CCGR10_NFC_CTRL_MASK);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_VF
416*4882a593Smuzhiyun 	setbits_le32(&ccm->ccgr1, CCM_CCGR1_USBC0_CTRL_MASK);
417*4882a593Smuzhiyun 	setbits_le32(&ccm->ccgr7, CCM_CCGR7_USBC1_CTRL_MASK);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	clrsetbits_le32(&anadig->pll3_ctrl, ANADIG_PLL3_CTRL_BYPASS |
420*4882a593Smuzhiyun 			ANADIG_PLL3_CTRL_POWERDOWN |
421*4882a593Smuzhiyun 			ANADIG_PLL3_CTRL_DIV_SELECT,
422*4882a593Smuzhiyun 			ANADIG_PLL3_CTRL_ENABLE);
423*4882a593Smuzhiyun 	clrsetbits_le32(&anadig->pll7_ctrl, ANADIG_PLL7_CTRL_BYPASS |
424*4882a593Smuzhiyun 			ANADIG_PLL7_CTRL_POWERDOWN |
425*4882a593Smuzhiyun 			ANADIG_PLL7_CTRL_DIV_SELECT,
426*4882a593Smuzhiyun 			ANADIG_PLL7_CTRL_ENABLE);
427*4882a593Smuzhiyun #endif
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	clrsetbits_le32(&anadig->pll5_ctrl, ANADIG_PLL5_CTRL_BYPASS |
430*4882a593Smuzhiyun 			ANADIG_PLL5_CTRL_POWERDOWN, ANADIG_PLL5_CTRL_ENABLE |
431*4882a593Smuzhiyun 			ANADIG_PLL5_CTRL_DIV_SELECT);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	if (is_colibri_vf61()) {
434*4882a593Smuzhiyun 		clrsetbits_le32(&anadig->pll2_ctrl, ANADIG_PLL5_CTRL_BYPASS |
435*4882a593Smuzhiyun 				ANADIG_PLL2_CTRL_POWERDOWN,
436*4882a593Smuzhiyun 				ANADIG_PLL2_CTRL_ENABLE |
437*4882a593Smuzhiyun 				ANADIG_PLL2_CTRL_DIV_SELECT);
438*4882a593Smuzhiyun 	}
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	clrsetbits_le32(&anadig->pll1_ctrl, ANADIG_PLL1_CTRL_POWERDOWN,
441*4882a593Smuzhiyun 			ANADIG_PLL1_CTRL_ENABLE | ANADIG_PLL1_CTRL_DIV_SELECT);
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->ccr, CCM_CCR_OSCNT_MASK,
444*4882a593Smuzhiyun 			CCM_CCR_FIRC_EN | CCM_CCR_OSCNT(5));
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	/* See "Typical PLL Configuration" */
447*4882a593Smuzhiyun 	if (is_colibri_vf61()) {
448*4882a593Smuzhiyun 		pfd_clk_sel = CCM_CCSR_PLL1_PFD_CLK_SEL(1);
449*4882a593Smuzhiyun 		ddr_clk_sel = CCM_CCSR_DDRC_CLK_SEL(0);
450*4882a593Smuzhiyun 	} else {
451*4882a593Smuzhiyun 		pfd_clk_sel = CCM_CCSR_PLL1_PFD_CLK_SEL(3);
452*4882a593Smuzhiyun 		ddr_clk_sel = CCM_CCSR_DDRC_CLK_SEL(1);
453*4882a593Smuzhiyun 	}
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->ccsr, CCM_REG_CTRL_MASK, pfd_clk_sel |
456*4882a593Smuzhiyun 			CCM_CCSR_PLL2_PFD4_EN | CCM_CCSR_PLL2_PFD3_EN |
457*4882a593Smuzhiyun 			CCM_CCSR_PLL2_PFD2_EN | CCM_CCSR_PLL2_PFD1_EN |
458*4882a593Smuzhiyun 			CCM_CCSR_PLL1_PFD4_EN | CCM_CCSR_PLL1_PFD3_EN |
459*4882a593Smuzhiyun 			CCM_CCSR_PLL1_PFD2_EN | CCM_CCSR_PLL1_PFD1_EN |
460*4882a593Smuzhiyun 			ddr_clk_sel | CCM_CCSR_FAST_CLK_SEL(1) |
461*4882a593Smuzhiyun 			CCM_CCSR_SYS_CLK_SEL(4));
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->cacrr, CCM_REG_CTRL_MASK,
464*4882a593Smuzhiyun 			CCM_CACRR_IPG_CLK_DIV(1) | CCM_CACRR_BUS_CLK_DIV(2) |
465*4882a593Smuzhiyun 			CCM_CACRR_ARM_CLK_DIV(0));
466*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->cscmr1, CCM_REG_CTRL_MASK,
467*4882a593Smuzhiyun 			CCM_CSCMR1_ESDHC1_CLK_SEL(3) |
468*4882a593Smuzhiyun 			CCM_CSCMR1_NFC_CLK_SEL(0));
469*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->cscdr1, CCM_REG_CTRL_MASK,
470*4882a593Smuzhiyun 			CCM_CSCDR1_RMII_CLK_EN);
471*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->cscdr2, CCM_REG_CTRL_MASK,
472*4882a593Smuzhiyun 			CCM_CSCDR2_ESDHC1_EN | CCM_CSCDR2_ESDHC1_CLK_DIV(0) |
473*4882a593Smuzhiyun 			CCM_CSCDR2_NFC_EN);
474*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->cscdr3, CCM_REG_CTRL_MASK,
475*4882a593Smuzhiyun 			CCM_CSCDR3_NFC_PRE_DIV(3));
476*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->cscmr2, CCM_REG_CTRL_MASK,
477*4882a593Smuzhiyun 			CCM_CSCMR2_RMII_CLK_SEL(2));
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_FSL_DCU_FB
480*4882a593Smuzhiyun 		setbits_le32(&ccm->ccgr1, CCM_CCGR1_TCON0_CTRL_MASK);
481*4882a593Smuzhiyun 		setbits_le32(&ccm->ccgr3, CCM_CCGR3_DCU0_CTRL_MASK);
482*4882a593Smuzhiyun #endif
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun 
mscm_init(void)485*4882a593Smuzhiyun static void mscm_init(void)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun 	struct mscm_ir *mscmir = (struct mscm_ir *)MSCM_IR_BASE_ADDR;
488*4882a593Smuzhiyun 	int i;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	for (i = 0; i < MSCM_IRSPRC_NUM; i++)
491*4882a593Smuzhiyun 		writew(MSCM_IRSPRC_CP0_EN, &mscmir->irsprc[i]);
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun 
board_phy_config(struct phy_device * phydev)494*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun 	if (phydev->drv->config)
497*4882a593Smuzhiyun 		phydev->drv->config(phydev);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	return 0;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun 
board_early_init_f(void)502*4882a593Smuzhiyun int board_early_init_f(void)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun 	clock_init();
505*4882a593Smuzhiyun 	mscm_init();
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	setup_iomux_uart();
508*4882a593Smuzhiyun 	setup_iomux_enet();
509*4882a593Smuzhiyun 	setup_iomux_i2c();
510*4882a593Smuzhiyun #ifdef CONFIG_NAND_VF610_NFC
511*4882a593Smuzhiyun 	setup_iomux_nfc();
512*4882a593Smuzhiyun #endif
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun #ifdef CONFIG_VYBRID_GPIO
515*4882a593Smuzhiyun 	setup_iomux_gpio();
516*4882a593Smuzhiyun #endif
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun #ifdef CONFIG_FSL_DSPI
519*4882a593Smuzhiyun 	setup_iomux_dspi();
520*4882a593Smuzhiyun #endif
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_FSL_DCU_FB
523*4882a593Smuzhiyun 	setup_tcon();
524*4882a593Smuzhiyun 	setup_iomux_fsl_dcu();
525*4882a593Smuzhiyun #endif
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	return 0;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)531*4882a593Smuzhiyun int board_late_init(void)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	struct src *src = (struct src *)SRC_BASE_ADDR;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	if (((src->sbmr2 & SRC_SBMR2_BMOD_MASK) >> SRC_SBMR2_BMOD_SHIFT)
536*4882a593Smuzhiyun 			== SRC_SBMR2_BMOD_SERIAL) {
537*4882a593Smuzhiyun 		printf("Serial Downloader recovery mode, disable autoboot\n");
538*4882a593Smuzhiyun 		env_set("bootdelay", "-1");
539*4882a593Smuzhiyun 	}
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	return 0;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun #endif /* CONFIG_BOARD_LATE_INIT */
544*4882a593Smuzhiyun 
board_init(void)545*4882a593Smuzhiyun int board_init(void)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun 	struct scsc_reg *scsc = (struct scsc_reg *)SCSC_BASE_ADDR;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	/* address of boot parameters */
550*4882a593Smuzhiyun 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	/*
553*4882a593Smuzhiyun 	 * Enable external 32K Oscillator
554*4882a593Smuzhiyun 	 *
555*4882a593Smuzhiyun 	 * The internal clock experiences significant drift
556*4882a593Smuzhiyun 	 * so we must use the external oscillator in order
557*4882a593Smuzhiyun 	 * to maintain correct time in the hwclock
558*4882a593Smuzhiyun 	 */
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	setbits_le32(&scsc->sosc_ctr, SCSC_SOSC_CTR_SOSC_EN);
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_VF
563*4882a593Smuzhiyun 	gpio_request(USB_CDET_GPIO, "usb-cdet-gpio");
564*4882a593Smuzhiyun #endif
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	return 0;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
checkboard(void)569*4882a593Smuzhiyun int checkboard(void)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	if (is_colibri_vf61())
572*4882a593Smuzhiyun 		puts("Board: Colibri VF61\n");
573*4882a593Smuzhiyun 	else
574*4882a593Smuzhiyun 		puts("Board: Colibri VF50\n");
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	return 0;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)580*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun 	int ret = 0;
583*4882a593Smuzhiyun #ifdef CONFIG_FDT_FIXUP_PARTITIONS
584*4882a593Smuzhiyun 	static struct node_info nodes[] = {
585*4882a593Smuzhiyun 		{ "fsl,vf610-nfc", MTD_DEV_TYPE_NAND, }, /* NAND flash */
586*4882a593Smuzhiyun 	};
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	/* Update partition nodes using info from mtdparts env var */
589*4882a593Smuzhiyun 	puts("   Updating MTD partitions...\n");
590*4882a593Smuzhiyun 	fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
591*4882a593Smuzhiyun #endif
592*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_FSL_DCU_FB
593*4882a593Smuzhiyun 	ret = fsl_dcu_fixedfb_setup(blob);
594*4882a593Smuzhiyun 	if (ret)
595*4882a593Smuzhiyun 		return ret;
596*4882a593Smuzhiyun #endif
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	return ft_common_board_setup(blob, bd);
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun #endif
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_VF
board_ehci_hcd_init(int port)603*4882a593Smuzhiyun int board_ehci_hcd_init(int port)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(usb_pads, ARRAY_SIZE(usb_pads));
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	switch (port) {
608*4882a593Smuzhiyun 	case 0:
609*4882a593Smuzhiyun 		/* USBC does not have PEN, also configured as USB client only */
610*4882a593Smuzhiyun 		break;
611*4882a593Smuzhiyun 	case 1:
612*4882a593Smuzhiyun 		gpio_request(USB_PEN_GPIO, "usb-pen-gpio");
613*4882a593Smuzhiyun 		gpio_direction_output(USB_PEN_GPIO, 0);
614*4882a593Smuzhiyun 		break;
615*4882a593Smuzhiyun 	}
616*4882a593Smuzhiyun 	return 0;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun 
board_usb_phy_mode(int port)619*4882a593Smuzhiyun int board_usb_phy_mode(int port)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun 	switch (port) {
622*4882a593Smuzhiyun 	case 0:
623*4882a593Smuzhiyun 		/*
624*4882a593Smuzhiyun 		 * Port 0 is used only in client mode on Colibri Vybrid modules
625*4882a593Smuzhiyun 		 * Check for state of USB client gpio pin and accordingly return
626*4882a593Smuzhiyun 		 * USB_INIT_DEVICE or USB_INIT_HOST.
627*4882a593Smuzhiyun 		 */
628*4882a593Smuzhiyun 		if (gpio_get_value(USB_CDET_GPIO))
629*4882a593Smuzhiyun 			return USB_INIT_DEVICE;
630*4882a593Smuzhiyun 		else
631*4882a593Smuzhiyun 			return USB_INIT_HOST;
632*4882a593Smuzhiyun 	case 1:
633*4882a593Smuzhiyun 		/* Port 1 is used only in host mode on Colibri Vybrid modules */
634*4882a593Smuzhiyun 		return USB_INIT_HOST;
635*4882a593Smuzhiyun 	default:
636*4882a593Smuzhiyun 		/*
637*4882a593Smuzhiyun 		 * There are only two USB controllers on Vybrid. Ideally we will
638*4882a593Smuzhiyun 		 * not reach here. However return USB_INIT_HOST if we do.
639*4882a593Smuzhiyun 		 */
640*4882a593Smuzhiyun 		return USB_INIT_HOST;
641*4882a593Smuzhiyun 	}
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun #endif
644