1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2012 Lucas Stach
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/arch/clock.h>
9*4882a593Smuzhiyun #include <asm/arch/funcmux.h>
10*4882a593Smuzhiyun #include <asm/arch/pinmux.h>
11*4882a593Smuzhiyun #include <asm/arch-tegra/ap.h>
12*4882a593Smuzhiyun #include <asm/arch-tegra/board.h>
13*4882a593Smuzhiyun #include <asm/arch-tegra/tegra.h>
14*4882a593Smuzhiyun #include <asm/gpio.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <i2c.h>
17*4882a593Smuzhiyun #include <nand.h>
18*4882a593Smuzhiyun #include "../common/tdx-common.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define PMU_I2C_ADDRESS 0x34
23*4882a593Smuzhiyun #define MAX_I2C_RETRY 3
24*4882a593Smuzhiyun #define PMU_SUPPLYENE 0x14
25*4882a593Smuzhiyun #define PMU_SUPPLYENE_SYSINEN (1<<5)
26*4882a593Smuzhiyun #define PMU_SUPPLYENE_EXITSLREQ (1<<1)
27*4882a593Smuzhiyun
arch_misc_init(void)28*4882a593Smuzhiyun int arch_misc_init(void)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun /* Disable PMIC sleep mode on low supply voltage */
31*4882a593Smuzhiyun struct udevice *dev;
32*4882a593Smuzhiyun u8 addr, data[1];
33*4882a593Smuzhiyun int err;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun err = i2c_get_chip_for_busnum(0, PMU_I2C_ADDRESS, 1, &dev);
36*4882a593Smuzhiyun if (err) {
37*4882a593Smuzhiyun debug("%s: Cannot find PMIC I2C chip\n", __func__);
38*4882a593Smuzhiyun return err;
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun addr = PMU_SUPPLYENE;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun err = dm_i2c_read(dev, addr, data, 1);
44*4882a593Smuzhiyun if (err) {
45*4882a593Smuzhiyun debug("failed to get PMU_SUPPLYENE\n");
46*4882a593Smuzhiyun return err;
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun data[0] &= ~PMU_SUPPLYENE_SYSINEN;
50*4882a593Smuzhiyun data[0] |= PMU_SUPPLYENE_EXITSLREQ;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun err = dm_i2c_write(dev, addr, data, 1);
53*4882a593Smuzhiyun if (err) {
54*4882a593Smuzhiyun debug("failed to set PMU_SUPPLYENE\n");
55*4882a593Smuzhiyun return err;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* make sure SODIMM pin 87 nRESET_OUT is released properly */
59*4882a593Smuzhiyun pinmux_set_func(PMUX_PINGRP_ATA, PMUX_FUNC_GMI);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun if (readl(NV_PA_BASE_SRAM + NVBOOTINFOTABLE_BOOTTYPE) ==
62*4882a593Smuzhiyun NVBOOTTYPE_RECOVERY)
63*4882a593Smuzhiyun printf("USB recovery mode\n");
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun return 0;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
checkboard(void)68*4882a593Smuzhiyun int checkboard(void)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun printf("Model: Toradex Colibri T20 %dMB V%s\n",
71*4882a593Smuzhiyun (gd->ram_size == 0x10000000) ? 256 : 512,
72*4882a593Smuzhiyun (get_nand_dev_by_index(0)->erasesize >> 10 == 512) ?
73*4882a593Smuzhiyun ((gd->ram_size == 0x10000000) ? "1.1B" : "1.1C") : "1.2A");
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun return 0;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)79*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun return ft_common_board_setup(blob, bd);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun #endif
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #ifdef CONFIG_MMC_SDHCI_TEGRA
86*4882a593Smuzhiyun /*
87*4882a593Smuzhiyun * Routine: pin_mux_mmc
88*4882a593Smuzhiyun * Description: setup the pin muxes/tristate values for the SDMMC(s)
89*4882a593Smuzhiyun */
pin_mux_mmc(void)90*4882a593Smuzhiyun void pin_mux_mmc(void)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun funcmux_select(PERIPH_ID_SDMMC4, FUNCMUX_SDMMC4_ATB_GMA_4_BIT);
93*4882a593Smuzhiyun pinmux_tristate_disable(PMUX_PINGRP_GMB);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun #endif
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #ifdef CONFIG_TEGRA_NAND
pin_mux_nand(void)98*4882a593Smuzhiyun void pin_mux_nand(void)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_NDFLASH_KBC_8_BIT);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun * configure pingroup ATC to something unrelated to
104*4882a593Smuzhiyun * avoid ATC overriding KBC
105*4882a593Smuzhiyun */
106*4882a593Smuzhiyun pinmux_set_func(PMUX_PINGRP_ATC, PMUX_FUNC_GMI);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun #endif
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_TEGRA
pin_mux_usb(void)111*4882a593Smuzhiyun void pin_mux_usb(void)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun /* module internal USB bus to connect ethernet chipset */
114*4882a593Smuzhiyun funcmux_select(PERIPH_ID_USB2, FUNCMUX_USB2_ULPI);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* ULPI reference clock output */
117*4882a593Smuzhiyun pinmux_set_func(PMUX_PINGRP_CDEV2, PMUX_FUNC_PLLP_OUT4);
118*4882a593Smuzhiyun pinmux_tristate_disable(PMUX_PINGRP_CDEV2);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* PHY reset GPIO */
121*4882a593Smuzhiyun pinmux_tristate_disable(PMUX_PINGRP_UAC);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* VBus GPIO */
124*4882a593Smuzhiyun pinmux_tristate_disable(PMUX_PINGRP_DTE);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* Reset ASIX using LAN_RESET */
127*4882a593Smuzhiyun gpio_request(TEGRA_GPIO(V, 4), "LAN_RESET");
128*4882a593Smuzhiyun gpio_direction_output(TEGRA_GPIO(V, 4), 0);
129*4882a593Smuzhiyun pinmux_tristate_disable(PMUX_PINGRP_GPV);
130*4882a593Smuzhiyun udelay(5);
131*4882a593Smuzhiyun gpio_set_value(TEGRA_GPIO(V, 4), 1);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* USBH_PEN: USB 1 aka Tegra USB port 3 VBus */
134*4882a593Smuzhiyun pinmux_tristate_disable(PMUX_PINGRP_SPIG);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun #endif
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_TEGRA20
139*4882a593Smuzhiyun /*
140*4882a593Smuzhiyun * Routine: pin_mux_display
141*4882a593Smuzhiyun * Description: setup the pin muxes/tristate values for the LCD interface)
142*4882a593Smuzhiyun */
pin_mux_display(void)143*4882a593Smuzhiyun void pin_mux_display(void)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun /*
146*4882a593Smuzhiyun * Manually untristate BL_ON (PT4 - SODIMM 71) as specified through
147*4882a593Smuzhiyun * device-tree
148*4882a593Smuzhiyun */
149*4882a593Smuzhiyun pinmux_tristate_disable(PMUX_PINGRP_DTA);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun pinmux_set_func(PMUX_PINGRP_SDC, PMUX_FUNC_PWM);
152*4882a593Smuzhiyun pinmux_tristate_disable(PMUX_PINGRP_SDC);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun #endif
155