1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2016 Toradex AG
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <asm/arch/clock.h>
8*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
9*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
10*4882a593Smuzhiyun #include <asm/arch/mx7-pins.h>
11*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
12*4882a593Smuzhiyun #include <asm/gpio.h>
13*4882a593Smuzhiyun #include <asm/mach-imx/boot_mode.h>
14*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <common.h>
17*4882a593Smuzhiyun #include <dm.h>
18*4882a593Smuzhiyun #include <dm/platform_data/serial_mxc.h>
19*4882a593Smuzhiyun #include <fdt_support.h>
20*4882a593Smuzhiyun #include <fsl_esdhc.h>
21*4882a593Smuzhiyun #include <jffs2/load_kernel.h>
22*4882a593Smuzhiyun #include <linux/sizes.h>
23*4882a593Smuzhiyun #include <mmc.h>
24*4882a593Smuzhiyun #include <miiphy.h>
25*4882a593Smuzhiyun #include <mtd_node.h>
26*4882a593Smuzhiyun #include <netdev.h>
27*4882a593Smuzhiyun #include <power/pmic.h>
28*4882a593Smuzhiyun #include <power/rn5t567_pmic.h>
29*4882a593Smuzhiyun #include <usb.h>
30*4882a593Smuzhiyun #include <usb/ehci-ci.h>
31*4882a593Smuzhiyun #include "../common/tdx-common.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define UART_PAD_CTRL (PAD_CTL_DSE_3P3V_49OHM | \
36*4882a593Smuzhiyun PAD_CTL_PUS_PU100KOHM | PAD_CTL_HYS)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define USDHC_PAD_CTRL (PAD_CTL_DSE_3P3V_32OHM | PAD_CTL_SRE_SLOW | \
39*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_PUE | PAD_CTL_PUS_PU47KOHM)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define ENET_PAD_CTRL (PAD_CTL_PUS_PU100KOHM | PAD_CTL_DSE_3P3V_49OHM)
42*4882a593Smuzhiyun #define ENET_PAD_CTRL_MII (PAD_CTL_DSE_3P3V_32OHM)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define ENET_RX_PAD_CTRL (PAD_CTL_PUS_PU100KOHM | PAD_CTL_DSE_3P3V_49OHM)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define LCD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_PU100KOHM | \
47*4882a593Smuzhiyun PAD_CTL_DSE_3P3V_49OHM)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define NAND_PAD_CTRL (PAD_CTL_DSE_3P3V_49OHM | PAD_CTL_SRE_SLOW | PAD_CTL_HYS)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define NAND_PAD_READY0_CTRL (PAD_CTL_DSE_3P3V_49OHM | PAD_CTL_PUS_PU5KOHM)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define USB_CDET_GPIO IMX_GPIO_NR(7, 14)
54*4882a593Smuzhiyun
dram_init(void)55*4882a593Smuzhiyun int dram_init(void)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun return 0;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static iomux_v3_cfg_t const uart1_pads[] = {
63*4882a593Smuzhiyun MX7D_PAD_UART1_RX_DATA__UART1_DTE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
64*4882a593Smuzhiyun MX7D_PAD_UART1_TX_DATA__UART1_DTE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
65*4882a593Smuzhiyun MX7D_PAD_SAI2_TX_BCLK__UART1_DTE_CTS | MUX_PAD_CTRL(UART_PAD_CTRL),
66*4882a593Smuzhiyun MX7D_PAD_SAI2_TX_SYNC__UART1_DTE_RTS | MUX_PAD_CTRL(UART_PAD_CTRL),
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc1_pads[] = {
70*4882a593Smuzhiyun MX7D_PAD_SD1_CLK__SD1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
71*4882a593Smuzhiyun MX7D_PAD_SD1_CMD__SD1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
72*4882a593Smuzhiyun MX7D_PAD_SD1_DATA0__SD1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
73*4882a593Smuzhiyun MX7D_PAD_SD1_DATA1__SD1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
74*4882a593Smuzhiyun MX7D_PAD_SD1_DATA2__SD1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
75*4882a593Smuzhiyun MX7D_PAD_SD1_DATA3__SD1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun MX7D_PAD_GPIO1_IO00__GPIO1_IO0 | MUX_PAD_CTRL(NO_PAD_CTRL),
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX7
81*4882a593Smuzhiyun static iomux_v3_cfg_t const usb_cdet_pads[] = {
82*4882a593Smuzhiyun MX7D_PAD_ENET1_CRS__GPIO7_IO14 | MUX_PAD_CTRL(NO_PAD_CTRL),
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun #endif
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #ifdef CONFIG_NAND_MXS
87*4882a593Smuzhiyun static iomux_v3_cfg_t const gpmi_pads[] = {
88*4882a593Smuzhiyun MX7D_PAD_SD3_DATA0__NAND_DATA00 | MUX_PAD_CTRL(NAND_PAD_CTRL),
89*4882a593Smuzhiyun MX7D_PAD_SD3_DATA1__NAND_DATA01 | MUX_PAD_CTRL(NAND_PAD_CTRL),
90*4882a593Smuzhiyun MX7D_PAD_SD3_DATA2__NAND_DATA02 | MUX_PAD_CTRL(NAND_PAD_CTRL),
91*4882a593Smuzhiyun MX7D_PAD_SD3_DATA3__NAND_DATA03 | MUX_PAD_CTRL(NAND_PAD_CTRL),
92*4882a593Smuzhiyun MX7D_PAD_SD3_DATA4__NAND_DATA04 | MUX_PAD_CTRL(NAND_PAD_CTRL),
93*4882a593Smuzhiyun MX7D_PAD_SD3_DATA5__NAND_DATA05 | MUX_PAD_CTRL(NAND_PAD_CTRL),
94*4882a593Smuzhiyun MX7D_PAD_SD3_DATA6__NAND_DATA06 | MUX_PAD_CTRL(NAND_PAD_CTRL),
95*4882a593Smuzhiyun MX7D_PAD_SD3_DATA7__NAND_DATA07 | MUX_PAD_CTRL(NAND_PAD_CTRL),
96*4882a593Smuzhiyun MX7D_PAD_SD3_CLK__NAND_CLE | MUX_PAD_CTRL(NAND_PAD_CTRL),
97*4882a593Smuzhiyun MX7D_PAD_SD3_CMD__NAND_ALE | MUX_PAD_CTRL(NAND_PAD_CTRL),
98*4882a593Smuzhiyun MX7D_PAD_SD3_STROBE__NAND_RE_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
99*4882a593Smuzhiyun MX7D_PAD_SD3_RESET_B__NAND_WE_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
100*4882a593Smuzhiyun MX7D_PAD_SAI1_RX_DATA__NAND_CE1_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
101*4882a593Smuzhiyun MX7D_PAD_SAI1_TX_BCLK__NAND_CE0_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
102*4882a593Smuzhiyun MX7D_PAD_SAI1_TX_DATA__NAND_READY_B | MUX_PAD_CTRL(NAND_PAD_READY0_CTRL),
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
setup_gpmi_nand(void)105*4882a593Smuzhiyun static void setup_gpmi_nand(void)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(gpmi_pads, ARRAY_SIZE(gpmi_pads));
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* NAND_USDHC_BUS_CLK is set in rom */
110*4882a593Smuzhiyun set_clk_nand();
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun #endif
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_MXS
115*4882a593Smuzhiyun static iomux_v3_cfg_t const lcd_pads[] = {
116*4882a593Smuzhiyun MX7D_PAD_LCD_CLK__LCD_CLK | MUX_PAD_CTRL(LCD_PAD_CTRL),
117*4882a593Smuzhiyun MX7D_PAD_LCD_ENABLE__LCD_ENABLE | MUX_PAD_CTRL(LCD_PAD_CTRL),
118*4882a593Smuzhiyun MX7D_PAD_LCD_HSYNC__LCD_HSYNC | MUX_PAD_CTRL(LCD_PAD_CTRL),
119*4882a593Smuzhiyun MX7D_PAD_LCD_VSYNC__LCD_VSYNC | MUX_PAD_CTRL(LCD_PAD_CTRL),
120*4882a593Smuzhiyun MX7D_PAD_LCD_DATA00__LCD_DATA0 | MUX_PAD_CTRL(LCD_PAD_CTRL),
121*4882a593Smuzhiyun MX7D_PAD_LCD_DATA01__LCD_DATA1 | MUX_PAD_CTRL(LCD_PAD_CTRL),
122*4882a593Smuzhiyun MX7D_PAD_LCD_DATA02__LCD_DATA2 | MUX_PAD_CTRL(LCD_PAD_CTRL),
123*4882a593Smuzhiyun MX7D_PAD_LCD_DATA03__LCD_DATA3 | MUX_PAD_CTRL(LCD_PAD_CTRL),
124*4882a593Smuzhiyun MX7D_PAD_LCD_DATA04__LCD_DATA4 | MUX_PAD_CTRL(LCD_PAD_CTRL),
125*4882a593Smuzhiyun MX7D_PAD_LCD_DATA05__LCD_DATA5 | MUX_PAD_CTRL(LCD_PAD_CTRL),
126*4882a593Smuzhiyun MX7D_PAD_LCD_DATA06__LCD_DATA6 | MUX_PAD_CTRL(LCD_PAD_CTRL),
127*4882a593Smuzhiyun MX7D_PAD_LCD_DATA07__LCD_DATA7 | MUX_PAD_CTRL(LCD_PAD_CTRL),
128*4882a593Smuzhiyun MX7D_PAD_LCD_DATA08__LCD_DATA8 | MUX_PAD_CTRL(LCD_PAD_CTRL),
129*4882a593Smuzhiyun MX7D_PAD_LCD_DATA09__LCD_DATA9 | MUX_PAD_CTRL(LCD_PAD_CTRL),
130*4882a593Smuzhiyun MX7D_PAD_LCD_DATA10__LCD_DATA10 | MUX_PAD_CTRL(LCD_PAD_CTRL),
131*4882a593Smuzhiyun MX7D_PAD_LCD_DATA11__LCD_DATA11 | MUX_PAD_CTRL(LCD_PAD_CTRL),
132*4882a593Smuzhiyun MX7D_PAD_LCD_DATA12__LCD_DATA12 | MUX_PAD_CTRL(LCD_PAD_CTRL),
133*4882a593Smuzhiyun MX7D_PAD_LCD_DATA13__LCD_DATA13 | MUX_PAD_CTRL(LCD_PAD_CTRL),
134*4882a593Smuzhiyun MX7D_PAD_LCD_DATA14__LCD_DATA14 | MUX_PAD_CTRL(LCD_PAD_CTRL),
135*4882a593Smuzhiyun MX7D_PAD_LCD_DATA15__LCD_DATA15 | MUX_PAD_CTRL(LCD_PAD_CTRL),
136*4882a593Smuzhiyun MX7D_PAD_LCD_DATA16__LCD_DATA16 | MUX_PAD_CTRL(LCD_PAD_CTRL),
137*4882a593Smuzhiyun MX7D_PAD_LCD_DATA17__LCD_DATA17 | MUX_PAD_CTRL(LCD_PAD_CTRL),
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun static iomux_v3_cfg_t const backlight_pads[] = {
141*4882a593Smuzhiyun /* Backlight On */
142*4882a593Smuzhiyun MX7D_PAD_SD1_WP__GPIO5_IO1 | MUX_PAD_CTRL(NO_PAD_CTRL),
143*4882a593Smuzhiyun /* Backlight PWM<A> (multiplexed pin) */
144*4882a593Smuzhiyun MX7D_PAD_GPIO1_IO08__GPIO1_IO8 | MUX_PAD_CTRL(NO_PAD_CTRL),
145*4882a593Smuzhiyun MX7D_PAD_ECSPI2_MOSI__GPIO4_IO21 | MUX_PAD_CTRL(NO_PAD_CTRL),
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun #define GPIO_BL_ON IMX_GPIO_NR(5, 1)
149*4882a593Smuzhiyun #define GPIO_PWM_A IMX_GPIO_NR(1, 8)
150*4882a593Smuzhiyun
setup_lcd(void)151*4882a593Smuzhiyun static int setup_lcd(void)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(lcd_pads, ARRAY_SIZE(lcd_pads));
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(backlight_pads, ARRAY_SIZE(backlight_pads));
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* Set BL_ON */
158*4882a593Smuzhiyun gpio_request(GPIO_BL_ON, "BL_ON");
159*4882a593Smuzhiyun gpio_direction_output(GPIO_BL_ON, 1);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* Set PWM<A> to full brightness (assuming inversed polarity) */
162*4882a593Smuzhiyun gpio_request(GPIO_PWM_A, "PWM<A>");
163*4882a593Smuzhiyun gpio_direction_output(GPIO_PWM_A, 0);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun return 0;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun #endif
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #ifdef CONFIG_FEC_MXC
170*4882a593Smuzhiyun static iomux_v3_cfg_t const fec1_pads[] = {
171*4882a593Smuzhiyun #ifndef CONFIG_COLIBRI_IMX7_EXT_PHYCLK
172*4882a593Smuzhiyun MX7D_PAD_GPIO1_IO12__CCM_ENET_REF_CLK1 | MUX_PAD_CTRL(ENET_PAD_CTRL) | MUX_MODE_SION,
173*4882a593Smuzhiyun #else
174*4882a593Smuzhiyun MX7D_PAD_GPIO1_IO12__CCM_ENET_REF_CLK1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
175*4882a593Smuzhiyun #endif
176*4882a593Smuzhiyun MX7D_PAD_SD2_CD_B__ENET1_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL_MII),
177*4882a593Smuzhiyun MX7D_PAD_SD2_WP__ENET1_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL_MII),
178*4882a593Smuzhiyun MX7D_PAD_ENET1_RGMII_RD0__ENET1_RGMII_RD0 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
179*4882a593Smuzhiyun MX7D_PAD_ENET1_RGMII_RD1__ENET1_RGMII_RD1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
180*4882a593Smuzhiyun MX7D_PAD_ENET1_RGMII_RXC__ENET1_RX_ER | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
181*4882a593Smuzhiyun MX7D_PAD_ENET1_RGMII_RX_CTL__ENET1_RGMII_RX_CTL | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
182*4882a593Smuzhiyun MX7D_PAD_ENET1_RGMII_TD0__ENET1_RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
183*4882a593Smuzhiyun MX7D_PAD_ENET1_RGMII_TD1__ENET1_RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
184*4882a593Smuzhiyun MX7D_PAD_ENET1_RGMII_TX_CTL__ENET1_RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
setup_iomux_fec(void)187*4882a593Smuzhiyun static void setup_iomux_fec(void)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(fec1_pads, ARRAY_SIZE(fec1_pads));
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun #endif
192*4882a593Smuzhiyun
setup_iomux_uart(void)193*4882a593Smuzhiyun static void setup_iomux_uart(void)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun #define USDHC1_CD_GPIO IMX_GPIO_NR(1, 0)
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun static struct fsl_esdhc_cfg usdhc_cfg[] = {
203*4882a593Smuzhiyun {USDHC1_BASE_ADDR, 0, 4},
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun
board_mmc_getcd(struct mmc * mmc)206*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
209*4882a593Smuzhiyun int ret = 0;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun switch (cfg->esdhc_base) {
212*4882a593Smuzhiyun case USDHC1_BASE_ADDR:
213*4882a593Smuzhiyun ret = !gpio_get_value(USDHC1_CD_GPIO);
214*4882a593Smuzhiyun break;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun return ret;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)220*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun int i, ret;
223*4882a593Smuzhiyun /* USDHC1 is mmc0 */
224*4882a593Smuzhiyun for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
225*4882a593Smuzhiyun switch (i) {
226*4882a593Smuzhiyun case 0:
227*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
228*4882a593Smuzhiyun usdhc1_pads, ARRAY_SIZE(usdhc1_pads));
229*4882a593Smuzhiyun gpio_request(USDHC1_CD_GPIO, "usdhc1_cd");
230*4882a593Smuzhiyun gpio_direction_input(USDHC1_CD_GPIO);
231*4882a593Smuzhiyun usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
232*4882a593Smuzhiyun break;
233*4882a593Smuzhiyun default:
234*4882a593Smuzhiyun printf("Warning: you configured more USDHC controllers"
235*4882a593Smuzhiyun "(%d) than supported by the board\n", i + 1);
236*4882a593Smuzhiyun return -EINVAL;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
240*4882a593Smuzhiyun if (ret)
241*4882a593Smuzhiyun return ret;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return 0;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun #endif
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun #ifdef CONFIG_FEC_MXC
board_eth_init(bd_t * bis)249*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun int ret;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun setup_iomux_fec();
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun ret = fecmxc_initialize_multi(bis, 0,
256*4882a593Smuzhiyun CONFIG_FEC_MXC_PHYADDR, IMX_FEC_BASE);
257*4882a593Smuzhiyun if (ret)
258*4882a593Smuzhiyun printf("FEC1 MXC: %s:failed\n", __func__);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun return ret;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
setup_fec(void)263*4882a593Smuzhiyun static int setup_fec(void)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun struct iomuxc_gpr_base_regs *const iomuxc_gpr_regs
266*4882a593Smuzhiyun = (struct iomuxc_gpr_base_regs *)IOMUXC_GPR_BASE_ADDR;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun #ifndef CONFIG_COLIBRI_IMX7_EXT_PHYCLK
269*4882a593Smuzhiyun /*
270*4882a593Smuzhiyun * Use 50M anatop REF_CLK1 for ENET1, clear gpr1[13], set gpr1[17]
271*4882a593Smuzhiyun * and output it on the pin
272*4882a593Smuzhiyun */
273*4882a593Smuzhiyun clrsetbits_le32(&iomuxc_gpr_regs->gpr[1],
274*4882a593Smuzhiyun IOMUXC_GPR_GPR1_GPR_ENET1_TX_CLK_SEL_MASK,
275*4882a593Smuzhiyun IOMUXC_GPR_GPR1_GPR_ENET1_CLK_DIR_MASK);
276*4882a593Smuzhiyun #else
277*4882a593Smuzhiyun /* Use 50M external CLK for ENET1, set gpr1[13], clear gpr1[17] */
278*4882a593Smuzhiyun clrsetbits_le32(&iomuxc_gpr_regs->gpr[1],
279*4882a593Smuzhiyun IOMUXC_GPR_GPR1_GPR_ENET1_CLK_DIR_MASK,
280*4882a593Smuzhiyun IOMUXC_GPR_GPR1_GPR_ENET1_TX_CLK_SEL_MASK);
281*4882a593Smuzhiyun #endif
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun return set_clk_enet(ENET_50MHz);
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
board_phy_config(struct phy_device * phydev)286*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun if (phydev->drv->config)
289*4882a593Smuzhiyun phydev->drv->config(phydev);
290*4882a593Smuzhiyun return 0;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun #endif
293*4882a593Smuzhiyun
board_early_init_f(void)294*4882a593Smuzhiyun int board_early_init_f(void)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun setup_iomux_uart();
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun return 0;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
board_init(void)301*4882a593Smuzhiyun int board_init(void)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun /* address of boot parameters */
304*4882a593Smuzhiyun gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun #ifdef CONFIG_FEC_MXC
307*4882a593Smuzhiyun setup_fec();
308*4882a593Smuzhiyun #endif
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun #ifdef CONFIG_NAND_MXS
311*4882a593Smuzhiyun setup_gpmi_nand();
312*4882a593Smuzhiyun #endif
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_MXS
315*4882a593Smuzhiyun setup_lcd();
316*4882a593Smuzhiyun #endif
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX7
319*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(usb_cdet_pads, ARRAY_SIZE(usb_cdet_pads));
320*4882a593Smuzhiyun gpio_request(USB_CDET_GPIO, "usb-cdet-gpio");
321*4882a593Smuzhiyun #endif
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun return 0;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
327*4882a593Smuzhiyun static const struct boot_mode board_boot_modes[] = {
328*4882a593Smuzhiyun /* 4 bit bus width */
329*4882a593Smuzhiyun {"nand", MAKE_CFGVAL(0x40, 0x34, 0x00, 0x00)},
330*4882a593Smuzhiyun {"sd1", MAKE_CFGVAL(0x10, 0x10, 0x00, 0x00)},
331*4882a593Smuzhiyun {NULL, 0},
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun #endif
334*4882a593Smuzhiyun
board_late_init(void)335*4882a593Smuzhiyun int board_late_init(void)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
338*4882a593Smuzhiyun add_board_boot_modes(board_boot_modes);
339*4882a593Smuzhiyun #endif
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun #ifdef CONFIG_DM_PMIC
power_init_board(void)345*4882a593Smuzhiyun int power_init_board(void)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun struct udevice *dev;
348*4882a593Smuzhiyun int reg, ver;
349*4882a593Smuzhiyun int ret;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun ret = pmic_get("rn5t567", &dev);
353*4882a593Smuzhiyun if (ret)
354*4882a593Smuzhiyun return ret;
355*4882a593Smuzhiyun ver = pmic_reg_read(dev, RN5T567_LSIVER);
356*4882a593Smuzhiyun reg = pmic_reg_read(dev, RN5T567_OTPVER);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun printf("PMIC: RN5T567 LSIVER=0x%02x OTPVER=0x%02x\n", ver, reg);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /* set judge and press timer of N_OE to minimal values */
361*4882a593Smuzhiyun pmic_clrsetbits(dev, RN5T567_NOETIMSETCNT, 0x7, 0);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* configure sleep slot for 3.3V Ethernet */
364*4882a593Smuzhiyun reg = pmic_reg_read(dev, RN5T567_LDO1_SLOT);
365*4882a593Smuzhiyun reg = (reg & 0xf0) | reg >> 4;
366*4882a593Smuzhiyun pmic_reg_write(dev, RN5T567_LDO1_SLOT, reg);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun /* disable DCDC2 discharge to avoid backfeeding through VFB2 */
369*4882a593Smuzhiyun pmic_clrsetbits(dev, RN5T567_DC2CTL, 0x2, 0);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* configure sleep slot for ARM rail */
372*4882a593Smuzhiyun reg = pmic_reg_read(dev, RN5T567_DC2_SLOT);
373*4882a593Smuzhiyun reg = (reg & 0xf0) | reg >> 4;
374*4882a593Smuzhiyun pmic_reg_write(dev, RN5T567_DC2_SLOT, reg);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /* disable LDO2 discharge to avoid backfeeding from +V3.3_SD */
377*4882a593Smuzhiyun pmic_clrsetbits(dev, RN5T567_LDODIS1, 0x2, 0);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun return 0;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
reset_cpu(ulong addr)382*4882a593Smuzhiyun void reset_cpu(ulong addr)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun struct udevice *dev;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun pmic_get("rn5t567", &dev);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* Use PMIC to reset, set REPWRTIM to 0 and REPWRON to 1 */
389*4882a593Smuzhiyun pmic_reg_write(dev, RN5T567_REPCNT, 0x1);
390*4882a593Smuzhiyun pmic_reg_write(dev, RN5T567_SLPCNT, 0x1);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /*
393*4882a593Smuzhiyun * Re-power factor detection on PMIC side is not instant. 1ms
394*4882a593Smuzhiyun * proved to be enough time until reset takes effect.
395*4882a593Smuzhiyun */
396*4882a593Smuzhiyun mdelay(1);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun #endif
399*4882a593Smuzhiyun
checkboard(void)400*4882a593Smuzhiyun int checkboard(void)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun printf("Model: Toradex Colibri iMX7%c\n",
403*4882a593Smuzhiyun is_cpu_type(MXC_CPU_MX7D) ? 'D' : 'S');
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun return 0;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)409*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun #if defined(CONFIG_FDT_FIXUP_PARTITIONS)
412*4882a593Smuzhiyun static struct node_info nodes[] = {
413*4882a593Smuzhiyun { "fsl,imx7d-gpmi-nand", MTD_DEV_TYPE_NAND, }, /* NAND flash */
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /* Update partition nodes using info from mtdparts env var */
417*4882a593Smuzhiyun puts(" Updating MTD partitions...\n");
418*4882a593Smuzhiyun fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
419*4882a593Smuzhiyun #endif
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun return ft_common_board_setup(blob, bd);
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun #endif
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX7
426*4882a593Smuzhiyun static iomux_v3_cfg_t const usb_otg2_pads[] = {
427*4882a593Smuzhiyun MX7D_PAD_UART3_CTS_B__USB_OTG2_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun
board_ehci_hcd_init(int port)430*4882a593Smuzhiyun int board_ehci_hcd_init(int port)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun switch (port) {
433*4882a593Smuzhiyun case 0:
434*4882a593Smuzhiyun break;
435*4882a593Smuzhiyun case 1:
436*4882a593Smuzhiyun if (is_cpu_type(MXC_CPU_MX7S))
437*4882a593Smuzhiyun return -ENODEV;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(usb_otg2_pads,
440*4882a593Smuzhiyun ARRAY_SIZE(usb_otg2_pads));
441*4882a593Smuzhiyun break;
442*4882a593Smuzhiyun default:
443*4882a593Smuzhiyun return -EINVAL;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun return 0;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
board_usb_phy_mode(int port)448*4882a593Smuzhiyun int board_usb_phy_mode(int port)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun switch (port) {
451*4882a593Smuzhiyun case 0:
452*4882a593Smuzhiyun if (gpio_get_value(USB_CDET_GPIO))
453*4882a593Smuzhiyun return USB_INIT_DEVICE;
454*4882a593Smuzhiyun else
455*4882a593Smuzhiyun return USB_INIT_HOST;
456*4882a593Smuzhiyun case 1:
457*4882a593Smuzhiyun default:
458*4882a593Smuzhiyun return USB_INIT_HOST;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun #endif
462