1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2010-2013 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun * Copyright (C) 2013, Boundary Devices <info@boundarydevices.com>
4*4882a593Smuzhiyun * Copyright (C) 2014-2016, Toradex AG
5*4882a593Smuzhiyun * copied from nitrogen6x
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <asm/arch/clock.h>
13*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
14*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
15*4882a593Smuzhiyun #include <asm/arch/iomux.h>
16*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
17*4882a593Smuzhiyun #include <asm/arch/mx6-ddr.h>
18*4882a593Smuzhiyun #include <asm/arch/mxc_hdmi.h>
19*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
20*4882a593Smuzhiyun #include <asm/bootm.h>
21*4882a593Smuzhiyun #include <asm/gpio.h>
22*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
23*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
24*4882a593Smuzhiyun #include <asm/mach-imx/sata.h>
25*4882a593Smuzhiyun #include <asm/mach-imx/boot_mode.h>
26*4882a593Smuzhiyun #include <asm/mach-imx/video.h>
27*4882a593Smuzhiyun #include <asm/io.h>
28*4882a593Smuzhiyun #include <dm/platform_data/serial_mxc.h>
29*4882a593Smuzhiyun #include <dm/platdata.h>
30*4882a593Smuzhiyun #include <fsl_esdhc.h>
31*4882a593Smuzhiyun #include <i2c.h>
32*4882a593Smuzhiyun #include <imx_thermal.h>
33*4882a593Smuzhiyun #include <linux/errno.h>
34*4882a593Smuzhiyun #include <malloc.h>
35*4882a593Smuzhiyun #include <micrel.h>
36*4882a593Smuzhiyun #include <miiphy.h>
37*4882a593Smuzhiyun #include <mmc.h>
38*4882a593Smuzhiyun #include <netdev.h>
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #include "../common/tdx-cfg-block.h"
41*4882a593Smuzhiyun #ifdef CONFIG_TDX_CMD_IMX_MFGR
42*4882a593Smuzhiyun #include "pf0100.h"
43*4882a593Smuzhiyun #endif
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
48*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
49*4882a593Smuzhiyun PAD_CTL_SRE_FAST | PAD_CTL_HYS)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
52*4882a593Smuzhiyun PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
53*4882a593Smuzhiyun PAD_CTL_SRE_FAST | PAD_CTL_HYS)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
56*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
59*4882a593Smuzhiyun PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define BUTTON_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
62*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
65*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
66*4882a593Smuzhiyun PAD_CTL_ODE | PAD_CTL_SRE_FAST)
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define WEAK_PULLUP (PAD_CTL_PUS_100K_UP | \
69*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
70*4882a593Smuzhiyun PAD_CTL_SRE_SLOW)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define NO_PULLUP ( \
73*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
74*4882a593Smuzhiyun PAD_CTL_SRE_SLOW)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define WEAK_PULLDOWN (PAD_CTL_PUS_100K_DOWN | \
77*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
78*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_SRE_SLOW)
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define OUTPUT_40OHM (PAD_CTL_SPEED_MED|PAD_CTL_DSE_40ohm)
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define OUTPUT_RGB (PAD_CTL_SPEED_MED|PAD_CTL_DSE_60ohm|PAD_CTL_SRE_FAST)
83*4882a593Smuzhiyun
dram_init(void)84*4882a593Smuzhiyun int dram_init(void)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun /* use the DDR controllers configured size */
87*4882a593Smuzhiyun gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
88*4882a593Smuzhiyun (ulong)imx_ddr_size());
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun return 0;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Colibri UARTA */
94*4882a593Smuzhiyun iomux_v3_cfg_t const uart1_pads[] = {
95*4882a593Smuzhiyun MX6_PAD_CSI0_DAT10__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
96*4882a593Smuzhiyun MX6_PAD_CSI0_DAT11__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
100*4882a593Smuzhiyun /* Colibri I2C */
101*4882a593Smuzhiyun struct i2c_pads_info i2c_pad_info1 = {
102*4882a593Smuzhiyun .scl = {
103*4882a593Smuzhiyun .i2c_mode = MX6_PAD_GPIO_3__I2C3_SCL | PC,
104*4882a593Smuzhiyun .gpio_mode = MX6_PAD_GPIO_3__GPIO1_IO03 | PC,
105*4882a593Smuzhiyun .gp = IMX_GPIO_NR(1, 3)
106*4882a593Smuzhiyun },
107*4882a593Smuzhiyun .sda = {
108*4882a593Smuzhiyun .i2c_mode = MX6_PAD_GPIO_6__I2C3_SDA | PC,
109*4882a593Smuzhiyun .gpio_mode = MX6_PAD_GPIO_6__GPIO1_IO06 | PC,
110*4882a593Smuzhiyun .gp = IMX_GPIO_NR(1, 6)
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* Colibri local, PMIC, SGTL5000, STMPE811 */
115*4882a593Smuzhiyun struct i2c_pads_info i2c_pad_info_loc = {
116*4882a593Smuzhiyun .scl = {
117*4882a593Smuzhiyun .i2c_mode = MX6_PAD_EIM_EB2__I2C2_SCL | PC,
118*4882a593Smuzhiyun .gpio_mode = MX6_PAD_EIM_EB2__GPIO2_IO30 | PC,
119*4882a593Smuzhiyun .gp = IMX_GPIO_NR(2, 30)
120*4882a593Smuzhiyun },
121*4882a593Smuzhiyun .sda = {
122*4882a593Smuzhiyun .i2c_mode = MX6_PAD_EIM_D16__I2C2_SDA | PC,
123*4882a593Smuzhiyun .gpio_mode = MX6_PAD_EIM_D16__GPIO3_IO16 | PC,
124*4882a593Smuzhiyun .gp = IMX_GPIO_NR(3, 16)
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* Apalis MMC */
129*4882a593Smuzhiyun iomux_v3_cfg_t const usdhc1_pads[] = {
130*4882a593Smuzhiyun MX6_PAD_SD1_CLK__SD1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
131*4882a593Smuzhiyun MX6_PAD_SD1_CMD__SD1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
132*4882a593Smuzhiyun MX6_PAD_SD1_DAT0__SD1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
133*4882a593Smuzhiyun MX6_PAD_SD1_DAT1__SD1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
134*4882a593Smuzhiyun MX6_PAD_SD1_DAT2__SD1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
135*4882a593Smuzhiyun MX6_PAD_SD1_DAT3__SD1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
136*4882a593Smuzhiyun MX6_PAD_NANDF_D5__GPIO2_IO05 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
137*4882a593Smuzhiyun # define GPIO_MMC_CD IMX_GPIO_NR(2, 5)
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* eMMC */
141*4882a593Smuzhiyun iomux_v3_cfg_t const usdhc3_pads[] = {
142*4882a593Smuzhiyun MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
143*4882a593Smuzhiyun MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
144*4882a593Smuzhiyun MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
145*4882a593Smuzhiyun MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
146*4882a593Smuzhiyun MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
147*4882a593Smuzhiyun MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
148*4882a593Smuzhiyun MX6_PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
149*4882a593Smuzhiyun MX6_PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
150*4882a593Smuzhiyun MX6_PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
151*4882a593Smuzhiyun MX6_PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
152*4882a593Smuzhiyun MX6_PAD_SD3_RST__SD3_RESET | MUX_PAD_CTRL(USDHC_PAD_CTRL),
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun iomux_v3_cfg_t const enet_pads[] = {
156*4882a593Smuzhiyun MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
157*4882a593Smuzhiyun MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
158*4882a593Smuzhiyun MX6_PAD_ENET_RXD0__ENET_RX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
159*4882a593Smuzhiyun MX6_PAD_ENET_RXD1__ENET_RX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
160*4882a593Smuzhiyun MX6_PAD_ENET_RX_ER__ENET_RX_ER | MUX_PAD_CTRL(ENET_PAD_CTRL),
161*4882a593Smuzhiyun MX6_PAD_ENET_TX_EN__ENET_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
162*4882a593Smuzhiyun MX6_PAD_ENET_TXD0__ENET_TX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
163*4882a593Smuzhiyun MX6_PAD_ENET_TXD1__ENET_TX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
164*4882a593Smuzhiyun MX6_PAD_ENET_CRS_DV__ENET_RX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
165*4882a593Smuzhiyun MX6_PAD_GPIO_16__ENET_REF_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
setup_iomux_enet(void)168*4882a593Smuzhiyun static void setup_iomux_enet(void)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* mux auxiliary pins to GPIO, so they can be used from the U-Boot cmdline */
174*4882a593Smuzhiyun iomux_v3_cfg_t const gpio_pads[] = {
175*4882a593Smuzhiyun /* ADDRESS[17:18] [25] used as GPIO */
176*4882a593Smuzhiyun MX6_PAD_KEY_ROW2__GPIO4_IO11 | MUX_PAD_CTRL(WEAK_PULLUP),
177*4882a593Smuzhiyun MX6_PAD_KEY_COL2__GPIO4_IO10 | MUX_PAD_CTRL(WEAK_PULLUP),
178*4882a593Smuzhiyun MX6_PAD_NANDF_D1__GPIO2_IO01 | MUX_PAD_CTRL(WEAK_PULLUP),
179*4882a593Smuzhiyun /* ADDRESS[19:24] used as GPIO */
180*4882a593Smuzhiyun MX6_PAD_DISP0_DAT23__GPIO5_IO17 | MUX_PAD_CTRL(WEAK_PULLUP),
181*4882a593Smuzhiyun MX6_PAD_DISP0_DAT22__GPIO5_IO16 | MUX_PAD_CTRL(WEAK_PULLUP),
182*4882a593Smuzhiyun MX6_PAD_DISP0_DAT21__GPIO5_IO15 | MUX_PAD_CTRL(WEAK_PULLUP),
183*4882a593Smuzhiyun MX6_PAD_DISP0_DAT20__GPIO5_IO14 | MUX_PAD_CTRL(WEAK_PULLUP),
184*4882a593Smuzhiyun MX6_PAD_DISP0_DAT19__GPIO5_IO13 | MUX_PAD_CTRL(WEAK_PULLUP),
185*4882a593Smuzhiyun MX6_PAD_DISP0_DAT18__GPIO5_IO12 | MUX_PAD_CTRL(WEAK_PULLUP),
186*4882a593Smuzhiyun /* DATA[16:29] [31] used as GPIO */
187*4882a593Smuzhiyun MX6_PAD_EIM_LBA__GPIO2_IO27 | MUX_PAD_CTRL(WEAK_PULLUP),
188*4882a593Smuzhiyun MX6_PAD_EIM_BCLK__GPIO6_IO31 | MUX_PAD_CTRL(WEAK_PULLUP),
189*4882a593Smuzhiyun MX6_PAD_NANDF_CS3__GPIO6_IO16 | MUX_PAD_CTRL(WEAK_PULLUP),
190*4882a593Smuzhiyun MX6_PAD_NANDF_CS1__GPIO6_IO14 | MUX_PAD_CTRL(WEAK_PULLUP),
191*4882a593Smuzhiyun MX6_PAD_NANDF_RB0__GPIO6_IO10 | MUX_PAD_CTRL(WEAK_PULLUP),
192*4882a593Smuzhiyun MX6_PAD_NANDF_ALE__GPIO6_IO08 | MUX_PAD_CTRL(WEAK_PULLUP),
193*4882a593Smuzhiyun MX6_PAD_NANDF_WP_B__GPIO6_IO09 | MUX_PAD_CTRL(WEAK_PULLUP),
194*4882a593Smuzhiyun MX6_PAD_NANDF_CS0__GPIO6_IO11 | MUX_PAD_CTRL(WEAK_PULLUP),
195*4882a593Smuzhiyun MX6_PAD_NANDF_CLE__GPIO6_IO07 | MUX_PAD_CTRL(WEAK_PULLUP),
196*4882a593Smuzhiyun MX6_PAD_GPIO_19__GPIO4_IO05 | MUX_PAD_CTRL(WEAK_PULLUP),
197*4882a593Smuzhiyun MX6_PAD_CSI0_MCLK__GPIO5_IO19 | MUX_PAD_CTRL(WEAK_PULLUP),
198*4882a593Smuzhiyun MX6_PAD_CSI0_PIXCLK__GPIO5_IO18 | MUX_PAD_CTRL(WEAK_PULLUP),
199*4882a593Smuzhiyun MX6_PAD_GPIO_4__GPIO1_IO04 | MUX_PAD_CTRL(WEAK_PULLUP),
200*4882a593Smuzhiyun MX6_PAD_GPIO_5__GPIO1_IO05 | MUX_PAD_CTRL(WEAK_PULLUP),
201*4882a593Smuzhiyun MX6_PAD_GPIO_2__GPIO1_IO02 | MUX_PAD_CTRL(WEAK_PULLUP),
202*4882a593Smuzhiyun /* DQM[0:3] used as GPIO */
203*4882a593Smuzhiyun MX6_PAD_EIM_EB0__GPIO2_IO28 | MUX_PAD_CTRL(WEAK_PULLUP),
204*4882a593Smuzhiyun MX6_PAD_EIM_EB1__GPIO2_IO29 | MUX_PAD_CTRL(WEAK_PULLUP),
205*4882a593Smuzhiyun MX6_PAD_SD2_DAT2__GPIO1_IO13 | MUX_PAD_CTRL(WEAK_PULLUP),
206*4882a593Smuzhiyun MX6_PAD_NANDF_D0__GPIO2_IO00 | MUX_PAD_CTRL(WEAK_PULLUP),
207*4882a593Smuzhiyun /* RDY used as GPIO */
208*4882a593Smuzhiyun MX6_PAD_EIM_WAIT__GPIO5_IO00 | MUX_PAD_CTRL(WEAK_PULLUP),
209*4882a593Smuzhiyun /* ADDRESS[16] DATA[30] used as GPIO */
210*4882a593Smuzhiyun MX6_PAD_KEY_ROW4__GPIO4_IO15 | MUX_PAD_CTRL(WEAK_PULLDOWN),
211*4882a593Smuzhiyun MX6_PAD_KEY_COL4__GPIO4_IO14 | MUX_PAD_CTRL(WEAK_PULLUP),
212*4882a593Smuzhiyun /* CSI pins used as GPIO */
213*4882a593Smuzhiyun MX6_PAD_EIM_A24__GPIO5_IO04 | MUX_PAD_CTRL(WEAK_PULLUP),
214*4882a593Smuzhiyun MX6_PAD_SD2_CMD__GPIO1_IO11 | MUX_PAD_CTRL(WEAK_PULLUP),
215*4882a593Smuzhiyun MX6_PAD_NANDF_CS2__GPIO6_IO15 | MUX_PAD_CTRL(WEAK_PULLUP),
216*4882a593Smuzhiyun MX6_PAD_EIM_D18__GPIO3_IO18 | MUX_PAD_CTRL(WEAK_PULLUP),
217*4882a593Smuzhiyun MX6_PAD_EIM_A19__GPIO2_IO19 | MUX_PAD_CTRL(WEAK_PULLUP),
218*4882a593Smuzhiyun MX6_PAD_EIM_D29__GPIO3_IO29 | MUX_PAD_CTRL(WEAK_PULLDOWN),
219*4882a593Smuzhiyun MX6_PAD_EIM_A23__GPIO6_IO06 | MUX_PAD_CTRL(WEAK_PULLUP),
220*4882a593Smuzhiyun MX6_PAD_EIM_A20__GPIO2_IO18 | MUX_PAD_CTRL(WEAK_PULLUP),
221*4882a593Smuzhiyun MX6_PAD_EIM_A17__GPIO2_IO21 | MUX_PAD_CTRL(WEAK_PULLUP),
222*4882a593Smuzhiyun MX6_PAD_EIM_A18__GPIO2_IO20 | MUX_PAD_CTRL(WEAK_PULLUP),
223*4882a593Smuzhiyun MX6_PAD_EIM_EB3__GPIO2_IO31 | MUX_PAD_CTRL(WEAK_PULLUP),
224*4882a593Smuzhiyun MX6_PAD_EIM_D17__GPIO3_IO17 | MUX_PAD_CTRL(WEAK_PULLUP),
225*4882a593Smuzhiyun MX6_PAD_SD2_DAT0__GPIO1_IO15 | MUX_PAD_CTRL(WEAK_PULLUP),
226*4882a593Smuzhiyun /* GPIO */
227*4882a593Smuzhiyun MX6_PAD_EIM_D26__GPIO3_IO26 | MUX_PAD_CTRL(WEAK_PULLUP),
228*4882a593Smuzhiyun MX6_PAD_EIM_D27__GPIO3_IO27 | MUX_PAD_CTRL(WEAK_PULLUP),
229*4882a593Smuzhiyun MX6_PAD_NANDF_D6__GPIO2_IO06 | MUX_PAD_CTRL(WEAK_PULLUP),
230*4882a593Smuzhiyun MX6_PAD_NANDF_D3__GPIO2_IO03 | MUX_PAD_CTRL(WEAK_PULLUP),
231*4882a593Smuzhiyun MX6_PAD_ENET_REF_CLK__GPIO1_IO23 | MUX_PAD_CTRL(WEAK_PULLUP),
232*4882a593Smuzhiyun MX6_PAD_DI0_PIN4__GPIO4_IO20 | MUX_PAD_CTRL(WEAK_PULLUP),
233*4882a593Smuzhiyun MX6_PAD_SD4_DAT3__GPIO2_IO11 | MUX_PAD_CTRL(WEAK_PULLUP),
234*4882a593Smuzhiyun MX6_PAD_NANDF_D4__GPIO2_IO04 | MUX_PAD_CTRL(WEAK_PULLUP),
235*4882a593Smuzhiyun MX6_PAD_SD4_DAT0__GPIO2_IO08 | MUX_PAD_CTRL(WEAK_PULLUP),
236*4882a593Smuzhiyun MX6_PAD_GPIO_7__GPIO1_IO07 | MUX_PAD_CTRL(WEAK_PULLUP),
237*4882a593Smuzhiyun MX6_PAD_GPIO_8__GPIO1_IO08 | MUX_PAD_CTRL(WEAK_PULLUP),
238*4882a593Smuzhiyun /* USBH_OC */
239*4882a593Smuzhiyun MX6_PAD_EIM_D30__GPIO3_IO30 | MUX_PAD_CTRL(WEAK_PULLUP),
240*4882a593Smuzhiyun /* USBC_ID */
241*4882a593Smuzhiyun MX6_PAD_NANDF_D2__GPIO2_IO02 | MUX_PAD_CTRL(WEAK_PULLUP),
242*4882a593Smuzhiyun /* USBC_DET */
243*4882a593Smuzhiyun MX6_PAD_GPIO_17__GPIO7_IO12 | MUX_PAD_CTRL(WEAK_PULLUP),
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun
setup_iomux_gpio(void)246*4882a593Smuzhiyun static void setup_iomux_gpio(void)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(gpio_pads, ARRAY_SIZE(gpio_pads));
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun iomux_v3_cfg_t const usb_pads[] = {
252*4882a593Smuzhiyun /* USB_PE */
253*4882a593Smuzhiyun MX6_PAD_EIM_D31__GPIO3_IO31 | MUX_PAD_CTRL(NO_PAD_CTRL),
254*4882a593Smuzhiyun # define GPIO_USBH_EN IMX_GPIO_NR(3, 31)
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /*
258*4882a593Smuzhiyun * UARTs are used in DTE mode, switch the mode on all UARTs before
259*4882a593Smuzhiyun * any pinmuxing connects a (DCE) output to a transceiver output.
260*4882a593Smuzhiyun */
261*4882a593Smuzhiyun #define UFCR 0x90 /* FIFO Control Register */
262*4882a593Smuzhiyun #define UFCR_DCEDTE (1<<6) /* DCE=0 */
263*4882a593Smuzhiyun
setup_dtemode_uart(void)264*4882a593Smuzhiyun static void setup_dtemode_uart(void)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun setbits_le32((u32 *)(UART1_BASE + UFCR), UFCR_DCEDTE);
267*4882a593Smuzhiyun setbits_le32((u32 *)(UART2_BASE + UFCR), UFCR_DCEDTE);
268*4882a593Smuzhiyun setbits_le32((u32 *)(UART3_BASE + UFCR), UFCR_DCEDTE);
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
setup_iomux_uart(void)271*4882a593Smuzhiyun static void setup_iomux_uart(void)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun setup_dtemode_uart();
274*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX6
board_ehci_hcd_init(int port)278*4882a593Smuzhiyun int board_ehci_hcd_init(int port)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(usb_pads, ARRAY_SIZE(usb_pads));
281*4882a593Smuzhiyun return 0;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
board_ehci_power(int port,int on)284*4882a593Smuzhiyun int board_ehci_power(int port, int on)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun switch (port) {
287*4882a593Smuzhiyun case 0:
288*4882a593Smuzhiyun /* control OTG power */
289*4882a593Smuzhiyun /* No special PE for USBC, always on when ID pin signals
290*4882a593Smuzhiyun host mode */
291*4882a593Smuzhiyun break;
292*4882a593Smuzhiyun case 1:
293*4882a593Smuzhiyun /* Control MXM USBH */
294*4882a593Smuzhiyun /* Set MXM USBH power enable, '0' means on */
295*4882a593Smuzhiyun gpio_direction_output(GPIO_USBH_EN, !on);
296*4882a593Smuzhiyun mdelay(100);
297*4882a593Smuzhiyun break;
298*4882a593Smuzhiyun default:
299*4882a593Smuzhiyun break;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun return 0;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun #endif
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
306*4882a593Smuzhiyun /* use the following sequence: eMMC, MMC */
307*4882a593Smuzhiyun struct fsl_esdhc_cfg usdhc_cfg[CONFIG_SYS_FSL_USDHC_NUM] = {
308*4882a593Smuzhiyun {USDHC3_BASE_ADDR},
309*4882a593Smuzhiyun {USDHC1_BASE_ADDR},
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun
board_mmc_getcd(struct mmc * mmc)312*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
315*4882a593Smuzhiyun int ret = true; /* default: assume inserted */
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun switch (cfg->esdhc_base) {
318*4882a593Smuzhiyun case USDHC1_BASE_ADDR:
319*4882a593Smuzhiyun gpio_direction_input(GPIO_MMC_CD);
320*4882a593Smuzhiyun ret = !gpio_get_value(GPIO_MMC_CD);
321*4882a593Smuzhiyun break;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun return ret;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)327*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
330*4882a593Smuzhiyun s32 status = 0;
331*4882a593Smuzhiyun u32 index = 0;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
334*4882a593Smuzhiyun usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun usdhc_cfg[0].max_bus_width = 8;
337*4882a593Smuzhiyun usdhc_cfg[1].max_bus_width = 4;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
340*4882a593Smuzhiyun switch (index) {
341*4882a593Smuzhiyun case 0:
342*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
343*4882a593Smuzhiyun usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
344*4882a593Smuzhiyun break;
345*4882a593Smuzhiyun case 1:
346*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
347*4882a593Smuzhiyun usdhc1_pads, ARRAY_SIZE(usdhc1_pads));
348*4882a593Smuzhiyun break;
349*4882a593Smuzhiyun default:
350*4882a593Smuzhiyun printf("Warning: you configured more USDHC controllers (%d) then supported by the board (%d)\n",
351*4882a593Smuzhiyun index + 1, CONFIG_SYS_FSL_USDHC_NUM);
352*4882a593Smuzhiyun return status;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun status |= fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun return status;
359*4882a593Smuzhiyun #else
360*4882a593Smuzhiyun struct src *psrc = (struct src *)SRC_BASE_ADDR;
361*4882a593Smuzhiyun unsigned reg = readl(&psrc->sbmr1) >> 11;
362*4882a593Smuzhiyun /*
363*4882a593Smuzhiyun * Upon reading BOOT_CFG register the following map is done:
364*4882a593Smuzhiyun * Bit 11 and 12 of BOOT_CFG register can determine the current
365*4882a593Smuzhiyun * mmc port
366*4882a593Smuzhiyun * 0x1 SD1
367*4882a593Smuzhiyun * 0x2 SD2
368*4882a593Smuzhiyun * 0x3 SD4
369*4882a593Smuzhiyun */
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun switch (reg & 0x3) {
372*4882a593Smuzhiyun case 0x0:
373*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
374*4882a593Smuzhiyun usdhc1_pads, ARRAY_SIZE(usdhc1_pads));
375*4882a593Smuzhiyun usdhc_cfg[0].esdhc_base = USDHC1_BASE_ADDR;
376*4882a593Smuzhiyun usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
377*4882a593Smuzhiyun gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
378*4882a593Smuzhiyun break;
379*4882a593Smuzhiyun case 0x2:
380*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
381*4882a593Smuzhiyun usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
382*4882a593Smuzhiyun usdhc_cfg[0].esdhc_base = USDHC3_BASE_ADDR;
383*4882a593Smuzhiyun usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
384*4882a593Smuzhiyun gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
385*4882a593Smuzhiyun break;
386*4882a593Smuzhiyun default:
387*4882a593Smuzhiyun puts("MMC boot device not available");
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
391*4882a593Smuzhiyun #endif
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun #endif
394*4882a593Smuzhiyun
board_phy_config(struct phy_device * phydev)395*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun if (phydev->drv->config)
398*4882a593Smuzhiyun phydev->drv->config(phydev);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun return 0;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
board_eth_init(bd_t * bis)403*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
406*4882a593Smuzhiyun uint32_t base = IMX_FEC_BASE;
407*4882a593Smuzhiyun struct mii_dev *bus = NULL;
408*4882a593Smuzhiyun struct phy_device *phydev = NULL;
409*4882a593Smuzhiyun int ret;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* provide the PHY clock from the i.MX 6 */
412*4882a593Smuzhiyun ret = enable_fec_anatop_clock(0, ENET_50MHZ);
413*4882a593Smuzhiyun if (ret)
414*4882a593Smuzhiyun return ret;
415*4882a593Smuzhiyun /* set gpr1[ENET_CLK_SEL] */
416*4882a593Smuzhiyun setbits_le32(&iomuxc_regs->gpr[1], IOMUXC_GPR1_ENET_CLK_SEL_MASK);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun setup_iomux_enet();
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun #ifdef CONFIG_FEC_MXC
421*4882a593Smuzhiyun bus = fec_get_miibus(base, -1);
422*4882a593Smuzhiyun if (!bus)
423*4882a593Smuzhiyun return 0;
424*4882a593Smuzhiyun /* scan PHY 1..7 */
425*4882a593Smuzhiyun phydev = phy_find_by_mask(bus, 0xff, PHY_INTERFACE_MODE_RMII);
426*4882a593Smuzhiyun if (!phydev) {
427*4882a593Smuzhiyun free(bus);
428*4882a593Smuzhiyun puts("no PHY found\n");
429*4882a593Smuzhiyun return 0;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun phy_reset(phydev);
432*4882a593Smuzhiyun printf("using PHY at %d\n", phydev->addr);
433*4882a593Smuzhiyun ret = fec_probe(bis, -1, base, bus, phydev);
434*4882a593Smuzhiyun if (ret) {
435*4882a593Smuzhiyun printf("FEC MXC: %s:failed\n", __func__);
436*4882a593Smuzhiyun free(phydev);
437*4882a593Smuzhiyun free(bus);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun #endif
440*4882a593Smuzhiyun return 0;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun static iomux_v3_cfg_t const pwr_intb_pads[] = {
444*4882a593Smuzhiyun /*
445*4882a593Smuzhiyun * the bootrom sets the iomux to vselect, potentially connecting
446*4882a593Smuzhiyun * two outputs. Set this back to GPIO
447*4882a593Smuzhiyun */
448*4882a593Smuzhiyun MX6_PAD_GPIO_18__GPIO7_IO13 | MUX_PAD_CTRL(NO_PAD_CTRL)
449*4882a593Smuzhiyun };
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_IPUV3)
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun static iomux_v3_cfg_t const backlight_pads[] = {
454*4882a593Smuzhiyun /* Backlight On */
455*4882a593Smuzhiyun MX6_PAD_EIM_D26__GPIO3_IO26 | MUX_PAD_CTRL(NO_PAD_CTRL),
456*4882a593Smuzhiyun #define RGB_BACKLIGHT_GP IMX_GPIO_NR(3, 26)
457*4882a593Smuzhiyun /* Backlight PWM, used as GPIO in U-Boot */
458*4882a593Smuzhiyun MX6_PAD_EIM_A22__GPIO2_IO16 | MUX_PAD_CTRL(NO_PULLUP),
459*4882a593Smuzhiyun MX6_PAD_SD4_DAT1__GPIO2_IO09 | MUX_PAD_CTRL(NO_PAD_CTRL),
460*4882a593Smuzhiyun #define RGB_BACKLIGHTPWM_GP IMX_GPIO_NR(2, 9)
461*4882a593Smuzhiyun };
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun static iomux_v3_cfg_t const rgb_pads[] = {
464*4882a593Smuzhiyun MX6_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK | MUX_PAD_CTRL(OUTPUT_RGB),
465*4882a593Smuzhiyun MX6_PAD_DI0_PIN15__IPU1_DI0_PIN15 | MUX_PAD_CTRL(OUTPUT_RGB),
466*4882a593Smuzhiyun MX6_PAD_DI0_PIN2__IPU1_DI0_PIN02 | MUX_PAD_CTRL(OUTPUT_RGB),
467*4882a593Smuzhiyun MX6_PAD_DI0_PIN3__IPU1_DI0_PIN03 | MUX_PAD_CTRL(OUTPUT_RGB),
468*4882a593Smuzhiyun MX6_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 | MUX_PAD_CTRL(OUTPUT_RGB),
469*4882a593Smuzhiyun MX6_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 | MUX_PAD_CTRL(OUTPUT_RGB),
470*4882a593Smuzhiyun MX6_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 | MUX_PAD_CTRL(OUTPUT_RGB),
471*4882a593Smuzhiyun MX6_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 | MUX_PAD_CTRL(OUTPUT_RGB),
472*4882a593Smuzhiyun MX6_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 | MUX_PAD_CTRL(OUTPUT_RGB),
473*4882a593Smuzhiyun MX6_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 | MUX_PAD_CTRL(OUTPUT_RGB),
474*4882a593Smuzhiyun MX6_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 | MUX_PAD_CTRL(OUTPUT_RGB),
475*4882a593Smuzhiyun MX6_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 | MUX_PAD_CTRL(OUTPUT_RGB),
476*4882a593Smuzhiyun MX6_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 | MUX_PAD_CTRL(OUTPUT_RGB),
477*4882a593Smuzhiyun MX6_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 | MUX_PAD_CTRL(OUTPUT_RGB),
478*4882a593Smuzhiyun MX6_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 | MUX_PAD_CTRL(OUTPUT_RGB),
479*4882a593Smuzhiyun MX6_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 | MUX_PAD_CTRL(OUTPUT_RGB),
480*4882a593Smuzhiyun MX6_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 | MUX_PAD_CTRL(OUTPUT_RGB),
481*4882a593Smuzhiyun MX6_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 | MUX_PAD_CTRL(OUTPUT_RGB),
482*4882a593Smuzhiyun MX6_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 | MUX_PAD_CTRL(OUTPUT_RGB),
483*4882a593Smuzhiyun MX6_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 | MUX_PAD_CTRL(OUTPUT_RGB),
484*4882a593Smuzhiyun MX6_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 | MUX_PAD_CTRL(OUTPUT_RGB),
485*4882a593Smuzhiyun MX6_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 | MUX_PAD_CTRL(OUTPUT_RGB),
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun
do_enable_hdmi(struct display_info_t const * dev)488*4882a593Smuzhiyun static void do_enable_hdmi(struct display_info_t const *dev)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun imx_enable_hdmi_phy();
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
enable_rgb(struct display_info_t const * dev)493*4882a593Smuzhiyun static void enable_rgb(struct display_info_t const *dev)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
496*4882a593Smuzhiyun rgb_pads,
497*4882a593Smuzhiyun ARRAY_SIZE(rgb_pads));
498*4882a593Smuzhiyun gpio_direction_output(RGB_BACKLIGHT_GP, 1);
499*4882a593Smuzhiyun gpio_direction_output(RGB_BACKLIGHTPWM_GP, 0);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
detect_default(struct display_info_t const * dev)502*4882a593Smuzhiyun static int detect_default(struct display_info_t const *dev)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun (void) dev;
505*4882a593Smuzhiyun return 1;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun struct display_info_t const displays[] = {{
509*4882a593Smuzhiyun .bus = -1,
510*4882a593Smuzhiyun .addr = 0,
511*4882a593Smuzhiyun .pixfmt = IPU_PIX_FMT_RGB24,
512*4882a593Smuzhiyun .detect = detect_hdmi,
513*4882a593Smuzhiyun .enable = do_enable_hdmi,
514*4882a593Smuzhiyun .mode = {
515*4882a593Smuzhiyun .name = "HDMI",
516*4882a593Smuzhiyun .refresh = 60,
517*4882a593Smuzhiyun .xres = 1024,
518*4882a593Smuzhiyun .yres = 768,
519*4882a593Smuzhiyun .pixclock = 15385,
520*4882a593Smuzhiyun .left_margin = 220,
521*4882a593Smuzhiyun .right_margin = 40,
522*4882a593Smuzhiyun .upper_margin = 21,
523*4882a593Smuzhiyun .lower_margin = 7,
524*4882a593Smuzhiyun .hsync_len = 60,
525*4882a593Smuzhiyun .vsync_len = 10,
526*4882a593Smuzhiyun .sync = FB_SYNC_EXT,
527*4882a593Smuzhiyun .vmode = FB_VMODE_NONINTERLACED
528*4882a593Smuzhiyun } }, {
529*4882a593Smuzhiyun .bus = -1,
530*4882a593Smuzhiyun .addr = 0,
531*4882a593Smuzhiyun .pixfmt = IPU_PIX_FMT_RGB666,
532*4882a593Smuzhiyun .detect = detect_default,
533*4882a593Smuzhiyun .enable = enable_rgb,
534*4882a593Smuzhiyun .mode = {
535*4882a593Smuzhiyun .name = "vga-rgb",
536*4882a593Smuzhiyun .refresh = 60,
537*4882a593Smuzhiyun .xres = 640,
538*4882a593Smuzhiyun .yres = 480,
539*4882a593Smuzhiyun .pixclock = 33000,
540*4882a593Smuzhiyun .left_margin = 48,
541*4882a593Smuzhiyun .right_margin = 16,
542*4882a593Smuzhiyun .upper_margin = 31,
543*4882a593Smuzhiyun .lower_margin = 11,
544*4882a593Smuzhiyun .hsync_len = 96,
545*4882a593Smuzhiyun .vsync_len = 2,
546*4882a593Smuzhiyun .sync = 0,
547*4882a593Smuzhiyun .vmode = FB_VMODE_NONINTERLACED
548*4882a593Smuzhiyun } }, {
549*4882a593Smuzhiyun .bus = -1,
550*4882a593Smuzhiyun .addr = 0,
551*4882a593Smuzhiyun .pixfmt = IPU_PIX_FMT_RGB666,
552*4882a593Smuzhiyun .enable = enable_rgb,
553*4882a593Smuzhiyun .mode = {
554*4882a593Smuzhiyun .name = "wvga-rgb",
555*4882a593Smuzhiyun .refresh = 60,
556*4882a593Smuzhiyun .xres = 800,
557*4882a593Smuzhiyun .yres = 480,
558*4882a593Smuzhiyun .pixclock = 25000,
559*4882a593Smuzhiyun .left_margin = 40,
560*4882a593Smuzhiyun .right_margin = 88,
561*4882a593Smuzhiyun .upper_margin = 33,
562*4882a593Smuzhiyun .lower_margin = 10,
563*4882a593Smuzhiyun .hsync_len = 128,
564*4882a593Smuzhiyun .vsync_len = 2,
565*4882a593Smuzhiyun .sync = 0,
566*4882a593Smuzhiyun .vmode = FB_VMODE_NONINTERLACED
567*4882a593Smuzhiyun } } };
568*4882a593Smuzhiyun size_t display_count = ARRAY_SIZE(displays);
569*4882a593Smuzhiyun
setup_display(void)570*4882a593Smuzhiyun static void setup_display(void)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
573*4882a593Smuzhiyun struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
574*4882a593Smuzhiyun int reg;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun enable_ipu_clock();
577*4882a593Smuzhiyun imx_setup_hdmi();
578*4882a593Smuzhiyun /* Turn on LDB0,IPU,IPU DI0 clocks */
579*4882a593Smuzhiyun reg = __raw_readl(&mxc_ccm->CCGR3);
580*4882a593Smuzhiyun reg |= MXC_CCM_CCGR3_LDB_DI0_MASK;
581*4882a593Smuzhiyun writel(reg, &mxc_ccm->CCGR3);
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun /* set LDB0, LDB1 clk select to 011/011 */
584*4882a593Smuzhiyun reg = readl(&mxc_ccm->cs2cdr);
585*4882a593Smuzhiyun reg &= ~(MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK
586*4882a593Smuzhiyun |MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK);
587*4882a593Smuzhiyun reg |= (3<<MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET)
588*4882a593Smuzhiyun |(3<<MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET);
589*4882a593Smuzhiyun writel(reg, &mxc_ccm->cs2cdr);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun reg = readl(&mxc_ccm->cscmr2);
592*4882a593Smuzhiyun reg |= MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV;
593*4882a593Smuzhiyun writel(reg, &mxc_ccm->cscmr2);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun reg = readl(&mxc_ccm->chsccdr);
596*4882a593Smuzhiyun reg |= (CHSCCDR_CLK_SEL_LDB_DI0
597*4882a593Smuzhiyun <<MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
598*4882a593Smuzhiyun writel(reg, &mxc_ccm->chsccdr);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun reg = IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES
601*4882a593Smuzhiyun |IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH
602*4882a593Smuzhiyun |IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW
603*4882a593Smuzhiyun |IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG
604*4882a593Smuzhiyun |IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT
605*4882a593Smuzhiyun |IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG
606*4882a593Smuzhiyun |IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT
607*4882a593Smuzhiyun |IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED
608*4882a593Smuzhiyun |IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0;
609*4882a593Smuzhiyun writel(reg, &iomux->gpr[2]);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun reg = readl(&iomux->gpr[3]);
612*4882a593Smuzhiyun reg = (reg & ~(IOMUXC_GPR3_LVDS0_MUX_CTL_MASK
613*4882a593Smuzhiyun |IOMUXC_GPR3_HDMI_MUX_CTL_MASK))
614*4882a593Smuzhiyun | (IOMUXC_GPR3_MUX_SRC_IPU1_DI0
615*4882a593Smuzhiyun <<IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET);
616*4882a593Smuzhiyun writel(reg, &iomux->gpr[3]);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun /* backlight unconditionally on for now */
619*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(backlight_pads,
620*4882a593Smuzhiyun ARRAY_SIZE(backlight_pads));
621*4882a593Smuzhiyun /* use 0 for EDT 7", use 1 for LG fullHD panel */
622*4882a593Smuzhiyun gpio_direction_output(RGB_BACKLIGHTPWM_GP, 0);
623*4882a593Smuzhiyun gpio_direction_output(RGB_BACKLIGHT_GP, 1);
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun #endif /* defined(CONFIG_VIDEO_IPUV3) */
626*4882a593Smuzhiyun
board_early_init_f(void)627*4882a593Smuzhiyun int board_early_init_f(void)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(pwr_intb_pads,
630*4882a593Smuzhiyun ARRAY_SIZE(pwr_intb_pads));
631*4882a593Smuzhiyun setup_iomux_uart();
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_IPUV3)
634*4882a593Smuzhiyun setup_display();
635*4882a593Smuzhiyun #endif
636*4882a593Smuzhiyun return 0;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun /*
640*4882a593Smuzhiyun * Do not overwrite the console
641*4882a593Smuzhiyun * Use always serial for U-Boot console
642*4882a593Smuzhiyun */
overwrite_console(void)643*4882a593Smuzhiyun int overwrite_console(void)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun return 1;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
board_init(void)648*4882a593Smuzhiyun int board_init(void)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun /* address of boot parameters */
651*4882a593Smuzhiyun gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
654*4882a593Smuzhiyun setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info_loc);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun #ifdef CONFIG_TDX_CMD_IMX_MFGR
657*4882a593Smuzhiyun (void) pmic_init();
658*4882a593Smuzhiyun #endif
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun #ifdef CONFIG_SATA
661*4882a593Smuzhiyun setup_sata();
662*4882a593Smuzhiyun #endif
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun setup_iomux_gpio();
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun return 0;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)670*4882a593Smuzhiyun int board_late_init(void)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun #if defined(CONFIG_REVISION_TAG) && \
673*4882a593Smuzhiyun defined(CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG)
674*4882a593Smuzhiyun char env_str[256];
675*4882a593Smuzhiyun u32 rev;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun rev = get_board_rev();
678*4882a593Smuzhiyun snprintf(env_str, ARRAY_SIZE(env_str), "%.4x", rev);
679*4882a593Smuzhiyun env_set("board_rev", env_str);
680*4882a593Smuzhiyun #endif
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun return 0;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun #endif /* CONFIG_BOARD_LATE_INIT */
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_SYSTEM_SETUP)
ft_system_setup(void * blob,bd_t * bd)687*4882a593Smuzhiyun int ft_system_setup(void *blob, bd_t *bd)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun return 0;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun #endif
692*4882a593Smuzhiyun
checkboard(void)693*4882a593Smuzhiyun int checkboard(void)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun char it[] = " IT";
696*4882a593Smuzhiyun int minc, maxc;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun switch (get_cpu_temp_grade(&minc, &maxc)) {
699*4882a593Smuzhiyun case TEMP_AUTOMOTIVE:
700*4882a593Smuzhiyun case TEMP_INDUSTRIAL:
701*4882a593Smuzhiyun break;
702*4882a593Smuzhiyun case TEMP_EXTCOMMERCIAL:
703*4882a593Smuzhiyun default:
704*4882a593Smuzhiyun it[0] = 0;
705*4882a593Smuzhiyun };
706*4882a593Smuzhiyun printf("Model: Toradex Colibri iMX6 %s %sMB%s\n",
707*4882a593Smuzhiyun is_cpu_type(MXC_CPU_MX6DL) ? "DualLite" : "Solo",
708*4882a593Smuzhiyun (gd->ram_size == 0x20000000) ? "512" : "256", it);
709*4882a593Smuzhiyun return 0;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)713*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun return ft_common_board_setup(blob, bd);
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun #endif
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
720*4882a593Smuzhiyun static const struct boot_mode board_boot_modes[] = {
721*4882a593Smuzhiyun {"mmc", MAKE_CFGVAL(0x40, 0x20, 0x00, 0x00)},
722*4882a593Smuzhiyun {NULL, 0},
723*4882a593Smuzhiyun };
724*4882a593Smuzhiyun #endif
725*4882a593Smuzhiyun
misc_init_r(void)726*4882a593Smuzhiyun int misc_init_r(void)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
729*4882a593Smuzhiyun add_board_boot_modes(board_boot_modes);
730*4882a593Smuzhiyun #endif
731*4882a593Smuzhiyun return 0;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun #ifdef CONFIG_LDO_BYPASS_CHECK
735*4882a593Smuzhiyun /* TODO, use external pmic, for now always ldo_enable */
ldo_mode_set(int ldo_bypass)736*4882a593Smuzhiyun void ldo_mode_set(int ldo_bypass)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun return;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun #endif
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
743*4882a593Smuzhiyun #include <spl.h>
744*4882a593Smuzhiyun #include <linux/libfdt.h>
745*4882a593Smuzhiyun #include "asm/arch/mx6dl-ddr.h"
746*4882a593Smuzhiyun #include "asm/arch/iomux.h"
747*4882a593Smuzhiyun #include "asm/arch/crm_regs.h"
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun static int mx6s_dcd_table[] = {
750*4882a593Smuzhiyun /* ddr-setup.cfg */
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS0, 0x00000030,
753*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS1, 0x00000030,
754*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS2, 0x00000030,
755*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS3, 0x00000030,
756*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS4, 0x00000030,
757*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS5, 0x00000030,
758*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS6, 0x00000030,
759*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS7, 0x00000030,
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun MX6_IOM_GRP_B0DS, 0x00000030,
762*4882a593Smuzhiyun MX6_IOM_GRP_B1DS, 0x00000030,
763*4882a593Smuzhiyun MX6_IOM_GRP_B2DS, 0x00000030,
764*4882a593Smuzhiyun MX6_IOM_GRP_B3DS, 0x00000030,
765*4882a593Smuzhiyun MX6_IOM_GRP_B4DS, 0x00000030,
766*4882a593Smuzhiyun MX6_IOM_GRP_B5DS, 0x00000030,
767*4882a593Smuzhiyun MX6_IOM_GRP_B6DS, 0x00000030,
768*4882a593Smuzhiyun MX6_IOM_GRP_B7DS, 0x00000030,
769*4882a593Smuzhiyun MX6_IOM_GRP_ADDDS, 0x00000030,
770*4882a593Smuzhiyun /* 40 Ohm drive strength for cs0/1,sdba2,cke0/1,sdwe */
771*4882a593Smuzhiyun MX6_IOM_GRP_CTLDS, 0x00000030,
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun MX6_IOM_DRAM_DQM0, 0x00020030,
774*4882a593Smuzhiyun MX6_IOM_DRAM_DQM1, 0x00020030,
775*4882a593Smuzhiyun MX6_IOM_DRAM_DQM2, 0x00020030,
776*4882a593Smuzhiyun MX6_IOM_DRAM_DQM3, 0x00020030,
777*4882a593Smuzhiyun MX6_IOM_DRAM_DQM4, 0x00020030,
778*4882a593Smuzhiyun MX6_IOM_DRAM_DQM5, 0x00020030,
779*4882a593Smuzhiyun MX6_IOM_DRAM_DQM6, 0x00020030,
780*4882a593Smuzhiyun MX6_IOM_DRAM_DQM7, 0x00020030,
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun MX6_IOM_DRAM_CAS, 0x00020030,
783*4882a593Smuzhiyun MX6_IOM_DRAM_RAS, 0x00020030,
784*4882a593Smuzhiyun MX6_IOM_DRAM_SDCLK_0, 0x00020030,
785*4882a593Smuzhiyun MX6_IOM_DRAM_SDCLK_1, 0x00020030,
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun MX6_IOM_DRAM_RESET, 0x00020030,
788*4882a593Smuzhiyun MX6_IOM_DRAM_SDCKE0, 0x00003000,
789*4882a593Smuzhiyun MX6_IOM_DRAM_SDCKE1, 0x00003000,
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun MX6_IOM_DRAM_SDODT0, 0x00003030,
792*4882a593Smuzhiyun MX6_IOM_DRAM_SDODT1, 0x00003030,
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun /* (differential input) */
795*4882a593Smuzhiyun MX6_IOM_DDRMODE_CTL, 0x00020000,
796*4882a593Smuzhiyun /* (differential input) */
797*4882a593Smuzhiyun MX6_IOM_GRP_DDRMODE, 0x00020000,
798*4882a593Smuzhiyun /* disable ddr pullups */
799*4882a593Smuzhiyun MX6_IOM_GRP_DDRPKE, 0x00000000,
800*4882a593Smuzhiyun MX6_IOM_DRAM_SDBA2, 0x00000000,
801*4882a593Smuzhiyun /* 40 Ohm drive strength for cs0/1,sdba2,cke0/1,sdwe */
802*4882a593Smuzhiyun MX6_IOM_GRP_DDR_TYPE, 0x000C0000,
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun /* Read data DQ Byte0-3 delay */
805*4882a593Smuzhiyun MX6_MMDC_P0_MPRDDQBY0DL, 0x33333333,
806*4882a593Smuzhiyun MX6_MMDC_P0_MPRDDQBY1DL, 0x33333333,
807*4882a593Smuzhiyun MX6_MMDC_P0_MPRDDQBY2DL, 0x33333333,
808*4882a593Smuzhiyun MX6_MMDC_P0_MPRDDQBY3DL, 0x33333333,
809*4882a593Smuzhiyun MX6_MMDC_P1_MPRDDQBY0DL, 0x33333333,
810*4882a593Smuzhiyun MX6_MMDC_P1_MPRDDQBY1DL, 0x33333333,
811*4882a593Smuzhiyun MX6_MMDC_P1_MPRDDQBY2DL, 0x33333333,
812*4882a593Smuzhiyun MX6_MMDC_P1_MPRDDQBY3DL, 0x33333333,
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun /*
815*4882a593Smuzhiyun * MDMISC mirroring interleaved (row/bank/col)
816*4882a593Smuzhiyun */
817*4882a593Smuzhiyun /* TODO: check what the RALAT field does */
818*4882a593Smuzhiyun MX6_MMDC_P0_MDMISC, 0x00081740,
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun /*
821*4882a593Smuzhiyun * MDSCR con_req
822*4882a593Smuzhiyun */
823*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x00008000,
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /* 800mhz_2x64mx16.cfg */
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun MX6_MMDC_P0_MDPDC, 0x0002002D,
829*4882a593Smuzhiyun MX6_MMDC_P0_MDCFG0, 0x2C305503,
830*4882a593Smuzhiyun MX6_MMDC_P0_MDCFG1, 0xB66D8D63,
831*4882a593Smuzhiyun MX6_MMDC_P0_MDCFG2, 0x01FF00DB,
832*4882a593Smuzhiyun MX6_MMDC_P0_MDRWD, 0x000026D2,
833*4882a593Smuzhiyun MX6_MMDC_P0_MDOR, 0x00301023,
834*4882a593Smuzhiyun MX6_MMDC_P0_MDOTC, 0x00333030,
835*4882a593Smuzhiyun MX6_MMDC_P0_MDPDC, 0x0002556D,
836*4882a593Smuzhiyun /* CS0 End: 7MSB of ((0x10000000, + 512M) -1) >> 25 */
837*4882a593Smuzhiyun MX6_MMDC_P0_MDASP, 0x00000017,
838*4882a593Smuzhiyun /* DDR3 DATA BUS SIZE: 64BIT */
839*4882a593Smuzhiyun /* MX6_MMDC_P0_MDCTL, 0x821A0000, */
840*4882a593Smuzhiyun /* DDR3 DATA BUS SIZE: 32BIT */
841*4882a593Smuzhiyun MX6_MMDC_P0_MDCTL, 0x82190000,
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun /* Write commands to DDR */
844*4882a593Smuzhiyun /* Load Mode Registers */
845*4882a593Smuzhiyun /* TODO Use Auto Self-Refresh mode (Extended Temperature)*/
846*4882a593Smuzhiyun /* MX6_MMDC_P0_MDSCR, 0x04408032, */
847*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x04008032,
848*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x00008033,
849*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x00048031,
850*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x13208030,
851*4882a593Smuzhiyun /* ZQ calibration */
852*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x04008040,
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun MX6_MMDC_P0_MPZQHWCTRL, 0xA1390003,
855*4882a593Smuzhiyun MX6_MMDC_P1_MPZQHWCTRL, 0xA1390003,
856*4882a593Smuzhiyun MX6_MMDC_P0_MDREF, 0x00005800,
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun MX6_MMDC_P0_MPODTCTRL, 0x00000000,
859*4882a593Smuzhiyun MX6_MMDC_P1_MPODTCTRL, 0x00000000,
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun MX6_MMDC_P0_MPDGCTRL0, 0x42360232,
862*4882a593Smuzhiyun MX6_MMDC_P0_MPDGCTRL1, 0x021F022A,
863*4882a593Smuzhiyun MX6_MMDC_P1_MPDGCTRL0, 0x421E0224,
864*4882a593Smuzhiyun MX6_MMDC_P1_MPDGCTRL1, 0x02110218,
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun MX6_MMDC_P0_MPRDDLCTL, 0x41434344,
867*4882a593Smuzhiyun MX6_MMDC_P1_MPRDDLCTL, 0x4345423E,
868*4882a593Smuzhiyun MX6_MMDC_P0_MPWRDLCTL, 0x39383339,
869*4882a593Smuzhiyun MX6_MMDC_P1_MPWRDLCTL, 0x3E363930,
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun MX6_MMDC_P0_MPWLDECTRL0, 0x00340039,
872*4882a593Smuzhiyun MX6_MMDC_P0_MPWLDECTRL1, 0x002C002D,
873*4882a593Smuzhiyun MX6_MMDC_P1_MPWLDECTRL0, 0x00120019,
874*4882a593Smuzhiyun MX6_MMDC_P1_MPWLDECTRL1, 0x0012002D,
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun MX6_MMDC_P0_MPMUR0, 0x00000800,
877*4882a593Smuzhiyun MX6_MMDC_P1_MPMUR0, 0x00000800,
878*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x00000000,
879*4882a593Smuzhiyun MX6_MMDC_P0_MAPSR, 0x00011006,
880*4882a593Smuzhiyun };
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun static int mx6dl_dcd_table[] = {
883*4882a593Smuzhiyun /* ddr-setup.cfg */
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS0, 0x00000030,
886*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS1, 0x00000030,
887*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS2, 0x00000030,
888*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS3, 0x00000030,
889*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS4, 0x00000030,
890*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS5, 0x00000030,
891*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS6, 0x00000030,
892*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS7, 0x00000030,
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun MX6_IOM_GRP_B0DS, 0x00000030,
895*4882a593Smuzhiyun MX6_IOM_GRP_B1DS, 0x00000030,
896*4882a593Smuzhiyun MX6_IOM_GRP_B2DS, 0x00000030,
897*4882a593Smuzhiyun MX6_IOM_GRP_B3DS, 0x00000030,
898*4882a593Smuzhiyun MX6_IOM_GRP_B4DS, 0x00000030,
899*4882a593Smuzhiyun MX6_IOM_GRP_B5DS, 0x00000030,
900*4882a593Smuzhiyun MX6_IOM_GRP_B6DS, 0x00000030,
901*4882a593Smuzhiyun MX6_IOM_GRP_B7DS, 0x00000030,
902*4882a593Smuzhiyun MX6_IOM_GRP_ADDDS, 0x00000030,
903*4882a593Smuzhiyun /* 40 Ohm drive strength for cs0/1,sdba2,cke0/1,sdwe */
904*4882a593Smuzhiyun MX6_IOM_GRP_CTLDS, 0x00000030,
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun MX6_IOM_DRAM_DQM0, 0x00020030,
907*4882a593Smuzhiyun MX6_IOM_DRAM_DQM1, 0x00020030,
908*4882a593Smuzhiyun MX6_IOM_DRAM_DQM2, 0x00020030,
909*4882a593Smuzhiyun MX6_IOM_DRAM_DQM3, 0x00020030,
910*4882a593Smuzhiyun MX6_IOM_DRAM_DQM4, 0x00020030,
911*4882a593Smuzhiyun MX6_IOM_DRAM_DQM5, 0x00020030,
912*4882a593Smuzhiyun MX6_IOM_DRAM_DQM6, 0x00020030,
913*4882a593Smuzhiyun MX6_IOM_DRAM_DQM7, 0x00020030,
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun MX6_IOM_DRAM_CAS, 0x00020030,
916*4882a593Smuzhiyun MX6_IOM_DRAM_RAS, 0x00020030,
917*4882a593Smuzhiyun MX6_IOM_DRAM_SDCLK_0, 0x00020030,
918*4882a593Smuzhiyun MX6_IOM_DRAM_SDCLK_1, 0x00020030,
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun MX6_IOM_DRAM_RESET, 0x00020030,
921*4882a593Smuzhiyun MX6_IOM_DRAM_SDCKE0, 0x00003000,
922*4882a593Smuzhiyun MX6_IOM_DRAM_SDCKE1, 0x00003000,
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun MX6_IOM_DRAM_SDODT0, 0x00003030,
925*4882a593Smuzhiyun MX6_IOM_DRAM_SDODT1, 0x00003030,
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun /* (differential input) */
928*4882a593Smuzhiyun MX6_IOM_DDRMODE_CTL, 0x00020000,
929*4882a593Smuzhiyun /* (differential input) */
930*4882a593Smuzhiyun MX6_IOM_GRP_DDRMODE, 0x00020000,
931*4882a593Smuzhiyun /* disable ddr pullups */
932*4882a593Smuzhiyun MX6_IOM_GRP_DDRPKE, 0x00000000,
933*4882a593Smuzhiyun MX6_IOM_DRAM_SDBA2, 0x00000000,
934*4882a593Smuzhiyun /* 40 Ohm drive strength for cs0/1,sdba2,cke0/1,sdwe */
935*4882a593Smuzhiyun MX6_IOM_GRP_DDR_TYPE, 0x000C0000,
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun /* Read data DQ Byte0-3 delay */
938*4882a593Smuzhiyun MX6_MMDC_P0_MPRDDQBY0DL, 0x33333333,
939*4882a593Smuzhiyun MX6_MMDC_P0_MPRDDQBY1DL, 0x33333333,
940*4882a593Smuzhiyun MX6_MMDC_P0_MPRDDQBY2DL, 0x33333333,
941*4882a593Smuzhiyun MX6_MMDC_P0_MPRDDQBY3DL, 0x33333333,
942*4882a593Smuzhiyun MX6_MMDC_P1_MPRDDQBY0DL, 0x33333333,
943*4882a593Smuzhiyun MX6_MMDC_P1_MPRDDQBY1DL, 0x33333333,
944*4882a593Smuzhiyun MX6_MMDC_P1_MPRDDQBY2DL, 0x33333333,
945*4882a593Smuzhiyun MX6_MMDC_P1_MPRDDQBY3DL, 0x33333333,
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun /*
948*4882a593Smuzhiyun * MDMISC mirroring interleaved (row/bank/col)
949*4882a593Smuzhiyun */
950*4882a593Smuzhiyun /* TODO: check what the RALAT field does */
951*4882a593Smuzhiyun MX6_MMDC_P0_MDMISC, 0x00081740,
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun /*
954*4882a593Smuzhiyun * MDSCR con_req
955*4882a593Smuzhiyun */
956*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x00008000,
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun /* 800mhz_2x64mx16.cfg */
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun MX6_MMDC_P0_MDPDC, 0x0002002D,
962*4882a593Smuzhiyun MX6_MMDC_P0_MDCFG0, 0x2C305503,
963*4882a593Smuzhiyun MX6_MMDC_P0_MDCFG1, 0xB66D8D63,
964*4882a593Smuzhiyun MX6_MMDC_P0_MDCFG2, 0x01FF00DB,
965*4882a593Smuzhiyun MX6_MMDC_P0_MDRWD, 0x000026D2,
966*4882a593Smuzhiyun MX6_MMDC_P0_MDOR, 0x00301023,
967*4882a593Smuzhiyun MX6_MMDC_P0_MDOTC, 0x00333030,
968*4882a593Smuzhiyun MX6_MMDC_P0_MDPDC, 0x0002556D,
969*4882a593Smuzhiyun /* CS0 End: 7MSB of ((0x10000000, + 512M) -1) >> 25 */
970*4882a593Smuzhiyun MX6_MMDC_P0_MDASP, 0x00000017,
971*4882a593Smuzhiyun /* DDR3 DATA BUS SIZE: 64BIT */
972*4882a593Smuzhiyun MX6_MMDC_P0_MDCTL, 0x821A0000,
973*4882a593Smuzhiyun /* DDR3 DATA BUS SIZE: 32BIT */
974*4882a593Smuzhiyun /* MX6_MMDC_P0_MDCTL, 0x82190000, */
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun /* Write commands to DDR */
977*4882a593Smuzhiyun /* Load Mode Registers */
978*4882a593Smuzhiyun /* TODO Use Auto Self-Refresh mode (Extended Temperature)*/
979*4882a593Smuzhiyun /* MX6_MMDC_P0_MDSCR, 0x04408032, */
980*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x04008032,
981*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x00008033,
982*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x00048031,
983*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x13208030,
984*4882a593Smuzhiyun /* ZQ calibration */
985*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x04008040,
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun MX6_MMDC_P0_MPZQHWCTRL, 0xA1390003,
988*4882a593Smuzhiyun MX6_MMDC_P1_MPZQHWCTRL, 0xA1390003,
989*4882a593Smuzhiyun MX6_MMDC_P0_MDREF, 0x00005800,
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun MX6_MMDC_P0_MPODTCTRL, 0x00000000,
992*4882a593Smuzhiyun MX6_MMDC_P1_MPODTCTRL, 0x00000000,
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun MX6_MMDC_P0_MPDGCTRL0, 0x42360232,
995*4882a593Smuzhiyun MX6_MMDC_P0_MPDGCTRL1, 0x021F022A,
996*4882a593Smuzhiyun MX6_MMDC_P1_MPDGCTRL0, 0x421E0224,
997*4882a593Smuzhiyun MX6_MMDC_P1_MPDGCTRL1, 0x02110218,
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun MX6_MMDC_P0_MPRDDLCTL, 0x41434344,
1000*4882a593Smuzhiyun MX6_MMDC_P1_MPRDDLCTL, 0x4345423E,
1001*4882a593Smuzhiyun MX6_MMDC_P0_MPWRDLCTL, 0x39383339,
1002*4882a593Smuzhiyun MX6_MMDC_P1_MPWRDLCTL, 0x3E363930,
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun MX6_MMDC_P0_MPWLDECTRL0, 0x00340039,
1005*4882a593Smuzhiyun MX6_MMDC_P0_MPWLDECTRL1, 0x002C002D,
1006*4882a593Smuzhiyun MX6_MMDC_P1_MPWLDECTRL0, 0x00120019,
1007*4882a593Smuzhiyun MX6_MMDC_P1_MPWLDECTRL1, 0x0012002D,
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun MX6_MMDC_P0_MPMUR0, 0x00000800,
1010*4882a593Smuzhiyun MX6_MMDC_P1_MPMUR0, 0x00000800,
1011*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x00000000,
1012*4882a593Smuzhiyun MX6_MMDC_P0_MAPSR, 0x00011006,
1013*4882a593Smuzhiyun };
1014*4882a593Smuzhiyun
ccgr_init(void)1015*4882a593Smuzhiyun static void ccgr_init(void)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun writel(0x00C03F3F, &ccm->CCGR0);
1020*4882a593Smuzhiyun writel(0x0030FC03, &ccm->CCGR1);
1021*4882a593Smuzhiyun writel(0x0FFFFFF3, &ccm->CCGR2);
1022*4882a593Smuzhiyun writel(0x3FF0300F, &ccm->CCGR3);
1023*4882a593Smuzhiyun writel(0x00FFF300, &ccm->CCGR4);
1024*4882a593Smuzhiyun writel(0x0F0000F3, &ccm->CCGR5);
1025*4882a593Smuzhiyun writel(0x000003FF, &ccm->CCGR6);
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun /*
1028*4882a593Smuzhiyun * Setup CCM_CCOSR register as follows:
1029*4882a593Smuzhiyun *
1030*4882a593Smuzhiyun * cko1_en = 1 --> CKO1 enabled
1031*4882a593Smuzhiyun * cko1_div = 111 --> divide by 8
1032*4882a593Smuzhiyun * cko1_sel = 1011 --> ahb_clk_root
1033*4882a593Smuzhiyun *
1034*4882a593Smuzhiyun * This sets CKO1 at ahb_clk_root/8 = 132/8 = 16.5 MHz
1035*4882a593Smuzhiyun */
1036*4882a593Smuzhiyun writel(0x000000FB, &ccm->ccosr);
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
ddr_init(int * table,int size)1039*4882a593Smuzhiyun static void ddr_init(int *table, int size)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun int i;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun for (i = 0; i < size / 2 ; i++)
1044*4882a593Smuzhiyun writel(table[2 * i + 1], table[2 * i]);
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun
spl_dram_init(void)1047*4882a593Smuzhiyun static void spl_dram_init(void)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun int minc, maxc;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun switch (get_cpu_temp_grade(&minc, &maxc)) {
1052*4882a593Smuzhiyun case TEMP_COMMERCIAL:
1053*4882a593Smuzhiyun case TEMP_EXTCOMMERCIAL:
1054*4882a593Smuzhiyun if (is_cpu_type(MXC_CPU_MX6DL)) {
1055*4882a593Smuzhiyun puts("Commercial temperature grade DDR3 timings, 64bit bus width.\n");
1056*4882a593Smuzhiyun ddr_init(mx6dl_dcd_table, ARRAY_SIZE(mx6dl_dcd_table));
1057*4882a593Smuzhiyun } else {
1058*4882a593Smuzhiyun puts("Commercial temperature grade DDR3 timings, 32bit bus width.\n");
1059*4882a593Smuzhiyun ddr_init(mx6s_dcd_table, ARRAY_SIZE(mx6s_dcd_table));
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun break;
1062*4882a593Smuzhiyun case TEMP_INDUSTRIAL:
1063*4882a593Smuzhiyun case TEMP_AUTOMOTIVE:
1064*4882a593Smuzhiyun default:
1065*4882a593Smuzhiyun if (is_cpu_type(MXC_CPU_MX6DL)) {
1066*4882a593Smuzhiyun ddr_init(mx6dl_dcd_table, ARRAY_SIZE(mx6dl_dcd_table));
1067*4882a593Smuzhiyun } else {
1068*4882a593Smuzhiyun puts("Industrial temperature grade DDR3 timings, 32bit bus width.\n");
1069*4882a593Smuzhiyun ddr_init(mx6s_dcd_table, ARRAY_SIZE(mx6s_dcd_table));
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun break;
1072*4882a593Smuzhiyun };
1073*4882a593Smuzhiyun udelay(100);
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun
board_init_f(ulong dummy)1076*4882a593Smuzhiyun void board_init_f(ulong dummy)
1077*4882a593Smuzhiyun {
1078*4882a593Smuzhiyun /* setup AIPS and disable watchdog */
1079*4882a593Smuzhiyun arch_cpu_init();
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun ccgr_init();
1082*4882a593Smuzhiyun gpr_init();
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun /* iomux and setup of i2c */
1085*4882a593Smuzhiyun board_early_init_f();
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun /* setup GP timer */
1088*4882a593Smuzhiyun timer_init();
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun /* UART clocks enabled and gd valid - init serial console */
1091*4882a593Smuzhiyun preloader_console_init();
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun /* Make sure we use dte mode */
1094*4882a593Smuzhiyun setup_dtemode_uart();
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun /* DDR initialization */
1097*4882a593Smuzhiyun spl_dram_init();
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun /* Clear the BSS. */
1100*4882a593Smuzhiyun memset(__bss_start, 0, __bss_end - __bss_start);
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun /* load/boot image from boot device */
1103*4882a593Smuzhiyun board_init_r(NULL, 0);
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun
reset_cpu(ulong addr)1106*4882a593Smuzhiyun void reset_cpu(ulong addr)
1107*4882a593Smuzhiyun {
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun #endif
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun static struct mxc_serial_platdata mxc_serial_plat = {
1113*4882a593Smuzhiyun .reg = (struct mxc_uart *)UART1_BASE,
1114*4882a593Smuzhiyun .use_dte = true,
1115*4882a593Smuzhiyun };
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun U_BOOT_DEVICE(mxc_serial) = {
1118*4882a593Smuzhiyun .name = "serial_mxc",
1119*4882a593Smuzhiyun .platdata = &mxc_serial_plat,
1120*4882a593Smuzhiyun };
1121