1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright (C) 2014-2016, Toradex AG 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun// Register Output for PF0100 programmer 8*4882a593Smuzhiyun// Customer: Toradex AG 9*4882a593Smuzhiyun// Program: Apalis iMX6 10*4882a593Smuzhiyun// Sample marking: 11*4882a593Smuzhiyun// Date: 12.02.2014 12*4882a593Smuzhiyun// Time: 17:16:41 13*4882a593Smuzhiyun// Generated from Spreadsheet Revision: P1.8 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun/* sed commands to get from programmer script to struct */ 16*4882a593Smuzhiyun/* sed -e 's/^WRITE_I2C:\(..\):\(..\)/\{pmic_i2c, 0x\1, 0x\2\},/g' -e 's/^DELAY:\([0-9]*\)/\{pmic_delay, 0, \1\},/g' pf0100_otp.txt > pf0100_otp.inc 17*4882a593Smuzhiyun sed -i -e 's/^VPGM:ON/\{pmic_vpgm, 0, 1},/g' -e 's/^VPGM:OFF/\{pmic_vpgm, 0, 0},/g' pf0100_otp.inc 18*4882a593Smuzhiyun sed -i -e 's/^PWRON: HIGH/\{pmic_pwr, 0, 1},/g' -e 's/^PWRON:LOW/\{pmic_pwr, 0, 0},/g' pf0100_otp.inc */ 19*4882a593Smuzhiyun 20*4882a593Smuzhiyunenum { pmic_i2c, pmic_delay, pmic_vpgm, pmic_pwr }; 21*4882a593Smuzhiyunstruct pmic_otp_prog_t{ 22*4882a593Smuzhiyun unsigned char cmd; 23*4882a593Smuzhiyun unsigned char reg; 24*4882a593Smuzhiyun unsigned short value; 25*4882a593Smuzhiyun}; 26*4882a593Smuzhiyun 27*4882a593Smuzhiyunstruct pmic_otp_prog_t pmic_otp_prog[] = { 28*4882a593Smuzhiyun{pmic_i2c, 0x7F, 0x01}, // Access FSL EXT Page 1 29*4882a593Smuzhiyun{pmic_i2c, 0xA0, 0x2B}, // Auto gen from Row94 30*4882a593Smuzhiyun{pmic_i2c, 0xA1, 0x01}, // Auto gen from Row95 31*4882a593Smuzhiyun{pmic_i2c, 0xA2, 0x05}, // Auto gen from Row96 32*4882a593Smuzhiyun{pmic_i2c, 0xA8, 0x2B}, // Auto gen from Row102 33*4882a593Smuzhiyun{pmic_i2c, 0xA9, 0x02}, // Auto gen from Row103 34*4882a593Smuzhiyun{pmic_i2c, 0xAA, 0x01}, // Auto gen from Row104 35*4882a593Smuzhiyun{pmic_i2c, 0xAC, 0x18}, // Auto gen from Row106 36*4882a593Smuzhiyun{pmic_i2c, 0xAE, 0x01}, // Auto gen from Row108 37*4882a593Smuzhiyun{pmic_i2c, 0xB0, 0x2C}, // Auto gen from Row110 38*4882a593Smuzhiyun{pmic_i2c, 0xB1, 0x04}, // Auto gen from Row111 39*4882a593Smuzhiyun{pmic_i2c, 0xB2, 0x01}, // Auto gen from Row112 40*4882a593Smuzhiyun{pmic_i2c, 0xB4, 0x2C}, // Auto gen from Row114 41*4882a593Smuzhiyun{pmic_i2c, 0xB5, 0x04}, // Auto gen from Row115 42*4882a593Smuzhiyun{pmic_i2c, 0xB6, 0x01}, // Auto gen from Row116 43*4882a593Smuzhiyun{pmic_i2c, 0xB8, 0x18}, // Auto gen from Row118 44*4882a593Smuzhiyun{pmic_i2c, 0xBA, 0x01}, // Auto gen from Row120 45*4882a593Smuzhiyun{pmic_i2c, 0xBD, 0x1F}, // Auto gen from Row123 46*4882a593Smuzhiyun{pmic_i2c, 0xC0, 0x06}, // Auto gen from Row126 47*4882a593Smuzhiyun{pmic_i2c, 0xC4, 0x04}, // Auto gen from Row130 48*4882a593Smuzhiyun{pmic_i2c, 0xC8, 0x0E}, // Auto gen from Row134 49*4882a593Smuzhiyun{pmic_i2c, 0xC9, 0x08}, // Auto gen from Row135 50*4882a593Smuzhiyun{pmic_i2c, 0xCC, 0x0E}, // Auto gen from Row138 51*4882a593Smuzhiyun{pmic_i2c, 0xCD, 0x05}, // Auto gen from Row139 52*4882a593Smuzhiyun{pmic_i2c, 0xD0, 0x0C}, // Auto gen from Row142 53*4882a593Smuzhiyun{pmic_i2c, 0xD1, 0x05}, // Auto gen from Row143 54*4882a593Smuzhiyun{pmic_i2c, 0xD5, 0x07}, // Auto gen from Row147 55*4882a593Smuzhiyun{pmic_i2c, 0xD8, 0x07}, // Auto gen from Row150 56*4882a593Smuzhiyun{pmic_i2c, 0xD9, 0x06}, // Auto gen from Row151 57*4882a593Smuzhiyun{pmic_i2c, 0xDC, 0x0A}, // Auto gen from Row154 58*4882a593Smuzhiyun{pmic_i2c, 0xDD, 0x03}, // Auto gen from Row155 59*4882a593Smuzhiyun{pmic_i2c, 0xE0, 0x07}, // Auto gen from Row158 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun#if 0 /* TBB mode */ 62*4882a593Smuzhiyun{pmic_i2c, 0xE4, 0x80}, // TBB_POR = 1 63*4882a593Smuzhiyun{pmic_delay, 0, 10}, 64*4882a593Smuzhiyun#else 65*4882a593Smuzhiyun// Write OTP 66*4882a593Smuzhiyun{pmic_i2c, 0xE4, 0x02}, // FUSE POR1=1 67*4882a593Smuzhiyun{pmic_i2c, 0xE5, 0x02}, // FUSE POR2=1 68*4882a593Smuzhiyun{pmic_i2c, 0xE6, 0x02}, // FUSE POR3=1 69*4882a593Smuzhiyun{pmic_i2c, 0xF0, 0x1F}, // Enable ECC for fuse banks 1 to 5 by writing to OTP EN ECC0 register 70*4882a593Smuzhiyun{pmic_i2c, 0xF1, 0x1F}, // Enable ECC for fuse banks 6 to 10 by writing to OTP EN ECC1 register 71*4882a593Smuzhiyun{pmic_i2c, 0x7F, 0x02}, // Access PF0100 EXT Page2 72*4882a593Smuzhiyun{pmic_i2c, 0xD0, 0x1F}, // Set Auto ECC for fuse banks 1 to 5 by writing to OTP AUTO ECC0 register 73*4882a593Smuzhiyun{pmic_i2c, 0xD1, 0x1F}, // Set Auto ECC for fuse banks 6 to 10 by writing to OTP AUTO ECC1 register 74*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 75*4882a593Smuzhiyun{pmic_i2c, 0xF1, 0x00}, // Reset Bank 1 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 76*4882a593Smuzhiyun{pmic_i2c, 0xF2, 0x00}, // Reset Bank 2 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 77*4882a593Smuzhiyun{pmic_i2c, 0xF3, 0x00}, // Reset Bank 3 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 78*4882a593Smuzhiyun{pmic_i2c, 0xF4, 0x00}, // Reset Bank 4 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 79*4882a593Smuzhiyun{pmic_i2c, 0xF5, 0x00}, // Reset Bank 5 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 80*4882a593Smuzhiyun{pmic_i2c, 0xF6, 0x00}, // Reset Bank 6 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 81*4882a593Smuzhiyun{pmic_i2c, 0xF7, 0x00}, // Reset Bank 7 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 82*4882a593Smuzhiyun{pmic_i2c, 0xF8, 0x00}, // Reset Bank 8 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 83*4882a593Smuzhiyun{pmic_i2c, 0xF9, 0x00}, // Reset Bank 9 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 84*4882a593Smuzhiyun{pmic_i2c, 0xFA, 0x00}, // Reset Bank 10 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 85*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 86*4882a593Smuzhiyun{pmic_vpgm, 0, 1}, // Turn ON 8V SWBST 87*4882a593Smuzhiyun//VPGM:DOWN:n 88*4882a593Smuzhiyun//VPGM:UP:n 89*4882a593Smuzhiyun{pmic_delay, 0, 500}, // Adds 500msec delay to allow VPGM time to ramp up 90*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 91*4882a593Smuzhiyun// PF0100 OTP MANUAL-PROGRAMMING (BANK 1 thru 10) 92*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 93*4882a593Smuzhiyun// BANK 1 94*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 95*4882a593Smuzhiyun{pmic_i2c, 0xF1, 0x00}, // Reset Bank 1 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 96*4882a593Smuzhiyun{pmic_i2c, 0xF1, 0x03}, // Set Bank 1 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 97*4882a593Smuzhiyun{pmic_i2c, 0xF1, 0x0B}, // Set Bank 1 ANTIFUSE_EN 98*4882a593Smuzhiyun{pmic_delay, 0, 10}, // Allow time for bank programming to complete 99*4882a593Smuzhiyun{pmic_i2c, 0xF1, 0x03}, // Reset Bank 1 ANTIFUSE_EN 100*4882a593Smuzhiyun{pmic_i2c, 0xF1, 0x00}, // Reset Bank 1 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 101*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 102*4882a593Smuzhiyun// BANK 2 103*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 104*4882a593Smuzhiyun{pmic_i2c, 0xF2, 0x00}, // Reset Bank 2 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 105*4882a593Smuzhiyun{pmic_i2c, 0xF2, 0x03}, // Set Bank 2 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 106*4882a593Smuzhiyun{pmic_i2c, 0xF2, 0x0B}, // Set Bank 2 ANTIFUSE_EN 107*4882a593Smuzhiyun{pmic_delay, 0, 10}, // Allow time for bank programming to complete 108*4882a593Smuzhiyun{pmic_i2c, 0xF2, 0x03}, // Reset Bank 2 ANTIFUSE_EN 109*4882a593Smuzhiyun{pmic_i2c, 0xF2, 0x00}, // Reset Bank 2 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 110*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 111*4882a593Smuzhiyun// BANK 3 112*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 113*4882a593Smuzhiyun{pmic_i2c, 0xF3, 0x00}, // Reset Bank 3 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 114*4882a593Smuzhiyun{pmic_i2c, 0xF3, 0x03}, // Set Bank 3 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 115*4882a593Smuzhiyun{pmic_i2c, 0xF3, 0x0B}, // Set Bank 3 ANTIFUSE_EN 116*4882a593Smuzhiyun{pmic_delay, 0, 10}, // Allow time for bank programming to complete 117*4882a593Smuzhiyun{pmic_i2c, 0xF3, 0x03}, // Reset Bank 3 ANTIFUSE_EN 118*4882a593Smuzhiyun{pmic_i2c, 0xF3, 0x00}, // Reset Bank 3 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 119*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 120*4882a593Smuzhiyun// BANK 4 121*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 122*4882a593Smuzhiyun{pmic_i2c, 0xF4, 0x00}, // Reset Bank 4 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 123*4882a593Smuzhiyun{pmic_i2c, 0xF4, 0x03}, // Set Bank 4 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 124*4882a593Smuzhiyun{pmic_i2c, 0xF4, 0x0B}, // Set Bank 4 ANTIFUSE_EN 125*4882a593Smuzhiyun{pmic_delay, 0, 10}, // Allow time for bank programming to complete 126*4882a593Smuzhiyun{pmic_i2c, 0xF4, 0x03}, // Reset Bank 4 ANTIFUSE_EN 127*4882a593Smuzhiyun{pmic_i2c, 0xF4, 0x00}, // Reset Bank 4 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 128*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 129*4882a593Smuzhiyun// BANK 5 130*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 131*4882a593Smuzhiyun{pmic_i2c, 0xF5, 0x00}, // Reset Bank 5 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 132*4882a593Smuzhiyun{pmic_i2c, 0xF5, 0x03}, // Set Bank 5 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 133*4882a593Smuzhiyun{pmic_i2c, 0xF5, 0x0B}, // Set Bank 5 ANTIFUSE_EN 134*4882a593Smuzhiyun{pmic_delay, 0, 10}, // Allow time for bank programming to complete 135*4882a593Smuzhiyun{pmic_i2c, 0xF5, 0x03}, // Reset Bank 5 ANTIFUSE_EN 136*4882a593Smuzhiyun{pmic_i2c, 0xF5, 0x00}, // Reset Bank 5 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 137*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 138*4882a593Smuzhiyun// BANK 6 139*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 140*4882a593Smuzhiyun{pmic_i2c, 0xF6, 0x00}, // Reset Bank 6 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 141*4882a593Smuzhiyun{pmic_i2c, 0xF6, 0x03}, // Set Bank 6 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 142*4882a593Smuzhiyun{pmic_i2c, 0xF6, 0x0B}, // Set Bank 6 ANTIFUSE_EN 143*4882a593Smuzhiyun{pmic_delay, 0, 10}, // Allow time for bank programming to complete 144*4882a593Smuzhiyun{pmic_i2c, 0xF6, 0x03}, // Reset Bank 6 ANTIFUSE_EN 145*4882a593Smuzhiyun{pmic_i2c, 0xF6, 0x00}, // Reset Bank 6 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 146*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 147*4882a593Smuzhiyun// BANK 7 148*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 149*4882a593Smuzhiyun{pmic_i2c, 0xF7, 0x00}, // Reset Bank 7 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 150*4882a593Smuzhiyun{pmic_i2c, 0xF7, 0x03}, // Set Bank 7 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 151*4882a593Smuzhiyun{pmic_i2c, 0xF7, 0x0B}, // Set Bank 7 ANTIFUSE_EN 152*4882a593Smuzhiyun{pmic_delay, 0, 10}, // Allow time for bank programming to complete 153*4882a593Smuzhiyun{pmic_i2c, 0xF7, 0x03}, // Reset Bank 7 ANTIFUSE_EN 154*4882a593Smuzhiyun{pmic_i2c, 0xF7, 0x00}, // Reset Bank 7 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 155*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 156*4882a593Smuzhiyun// BANK 8 157*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 158*4882a593Smuzhiyun{pmic_i2c, 0xF8, 0x00}, // Reset Bank 8 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 159*4882a593Smuzhiyun{pmic_i2c, 0xF8, 0x03}, // Set Bank 8 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 160*4882a593Smuzhiyun{pmic_i2c, 0xF8, 0x0B}, // Set Bank 8 ANTIFUSE_EN 161*4882a593Smuzhiyun{pmic_delay, 0, 10}, // Allow time for bank programming to complete 162*4882a593Smuzhiyun{pmic_i2c, 0xF8, 0x03}, // Reset Bank 8 ANTIFUSE_EN 163*4882a593Smuzhiyun{pmic_i2c, 0xF8, 0x00}, // Reset Bank 8 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 164*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 165*4882a593Smuzhiyun// BANK 9 166*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 167*4882a593Smuzhiyun{pmic_i2c, 0xF9, 0x00}, // Reset Bank 9 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 168*4882a593Smuzhiyun{pmic_i2c, 0xF9, 0x03}, // Set Bank 9 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 169*4882a593Smuzhiyun{pmic_i2c, 0xF9, 0x0B}, // Set Bank 9 ANTIFUSE_EN 170*4882a593Smuzhiyun{pmic_delay, 0, 10}, // Allow time for bank programming to complete 171*4882a593Smuzhiyun{pmic_i2c, 0xF9, 0x03}, // Reset Bank 9 ANTIFUSE_EN 172*4882a593Smuzhiyun{pmic_i2c, 0xF9, 0x00}, // Reset Bank 9 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 173*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 174*4882a593Smuzhiyun// BANK 10 175*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 176*4882a593Smuzhiyun{pmic_i2c, 0xFA, 0x00}, // Reset Bank 10 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 177*4882a593Smuzhiyun{pmic_i2c, 0xFA, 0x03}, // Set Bank 10 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 178*4882a593Smuzhiyun{pmic_i2c, 0xFA, 0x0B}, // Set Bank 10 ANTIFUSE_EN 179*4882a593Smuzhiyun{pmic_delay, 0, 10}, // Allow time for bank programming to complete 180*4882a593Smuzhiyun{pmic_i2c, 0xFA, 0x03}, // Reset Bank 10 ANTIFUSE_EN 181*4882a593Smuzhiyun{pmic_i2c, 0xFA, 0x00}, // Reset Bank 10 ANTIFUSE_RW and ANTIFUSE_BYPASS bits 182*4882a593Smuzhiyun//----------------------------------------------------------------------------------- 183*4882a593Smuzhiyun{pmic_vpgm, 0, 0}, // Turn off 8V SWBST 184*4882a593Smuzhiyun{pmic_delay, 0, 500}, // Adds delay to allow VPGM to bleed off 185*4882a593Smuzhiyun{pmic_i2c, 0xD0, 0x00}, // Clear 186*4882a593Smuzhiyun{pmic_i2c, 0xD1, 0x00}, // Clear 187*4882a593Smuzhiyun{pmic_pwr, 0, 0}, // PWRON LOW to reload new OTP data 188*4882a593Smuzhiyun{pmic_delay, 0, 500}, 189*4882a593Smuzhiyun{pmic_pwr, 0, 1}, 190*4882a593Smuzhiyun#endif 191*4882a593Smuzhiyun};