1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2010-2013 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun * Copyright (C) 2013, Boundary Devices <info@boundarydevices.com>
4*4882a593Smuzhiyun * Copyright (C) 2014-2016, Toradex AG
5*4882a593Smuzhiyun * copied from nitrogen6x
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <environment.h>
13*4882a593Smuzhiyun #include <asm/arch/clock.h>
14*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
15*4882a593Smuzhiyun #include <asm/arch/mxc_hdmi.h>
16*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
17*4882a593Smuzhiyun #include <asm/arch/iomux.h>
18*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
19*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
20*4882a593Smuzhiyun #include <asm/arch/mx6-ddr.h>
21*4882a593Smuzhiyun #include <asm/bootm.h>
22*4882a593Smuzhiyun #include <asm/gpio.h>
23*4882a593Smuzhiyun #include <asm/io.h>
24*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
25*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
26*4882a593Smuzhiyun #include <asm/mach-imx/sata.h>
27*4882a593Smuzhiyun #include <asm/mach-imx/boot_mode.h>
28*4882a593Smuzhiyun #include <asm/mach-imx/video.h>
29*4882a593Smuzhiyun #include <dm/platform_data/serial_mxc.h>
30*4882a593Smuzhiyun #include <dm/platdata.h>
31*4882a593Smuzhiyun #include <fsl_esdhc.h>
32*4882a593Smuzhiyun #include <i2c.h>
33*4882a593Smuzhiyun #include <imx_thermal.h>
34*4882a593Smuzhiyun #include <linux/errno.h>
35*4882a593Smuzhiyun #include <malloc.h>
36*4882a593Smuzhiyun #include <mmc.h>
37*4882a593Smuzhiyun #include <micrel.h>
38*4882a593Smuzhiyun #include <miiphy.h>
39*4882a593Smuzhiyun #include <netdev.h>
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #include "../common/tdx-cfg-block.h"
42*4882a593Smuzhiyun #ifdef CONFIG_TDX_CMD_IMX_MFGR
43*4882a593Smuzhiyun #include "pf0100.h"
44*4882a593Smuzhiyun #endif
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
49*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
50*4882a593Smuzhiyun PAD_CTL_SRE_FAST | PAD_CTL_HYS)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
53*4882a593Smuzhiyun PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
54*4882a593Smuzhiyun PAD_CTL_SRE_FAST | PAD_CTL_HYS)
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
57*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
60*4882a593Smuzhiyun PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define BUTTON_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
63*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
66*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
67*4882a593Smuzhiyun PAD_CTL_ODE | PAD_CTL_SRE_FAST)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define WEAK_PULLUP (PAD_CTL_PUS_100K_UP | \
70*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
71*4882a593Smuzhiyun PAD_CTL_SRE_SLOW)
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define NO_PULLUP ( \
74*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
75*4882a593Smuzhiyun PAD_CTL_SRE_SLOW)
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define WEAK_PULLDOWN (PAD_CTL_PUS_100K_DOWN | \
78*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
79*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_SRE_SLOW)
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define TRISTATE (PAD_CTL_HYS | PAD_CTL_SPEED_MED)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define OUTPUT_40OHM (PAD_CTL_SPEED_MED|PAD_CTL_DSE_40ohm)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define OUTPUT_RGB (PAD_CTL_SPEED_MED|PAD_CTL_DSE_60ohm|PAD_CTL_SRE_FAST)
86*4882a593Smuzhiyun
dram_init(void)87*4882a593Smuzhiyun int dram_init(void)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun /* use the DDR controllers configured size */
90*4882a593Smuzhiyun gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
91*4882a593Smuzhiyun (ulong)imx_ddr_size());
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun return 0;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* Apalis UART1 */
97*4882a593Smuzhiyun iomux_v3_cfg_t const uart1_pads_dce[] = {
98*4882a593Smuzhiyun MX6_PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
99*4882a593Smuzhiyun MX6_PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun iomux_v3_cfg_t const uart1_pads_dte[] = {
102*4882a593Smuzhiyun MX6_PAD_CSI0_DAT10__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
103*4882a593Smuzhiyun MX6_PAD_CSI0_DAT11__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
107*4882a593Smuzhiyun /* Apalis I2C1 */
108*4882a593Smuzhiyun struct i2c_pads_info i2c_pad_info1 = {
109*4882a593Smuzhiyun .scl = {
110*4882a593Smuzhiyun .i2c_mode = MX6_PAD_CSI0_DAT9__I2C1_SCL | PC,
111*4882a593Smuzhiyun .gpio_mode = MX6_PAD_CSI0_DAT9__GPIO5_IO27 | PC,
112*4882a593Smuzhiyun .gp = IMX_GPIO_NR(5, 27)
113*4882a593Smuzhiyun },
114*4882a593Smuzhiyun .sda = {
115*4882a593Smuzhiyun .i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA | PC,
116*4882a593Smuzhiyun .gpio_mode = MX6_PAD_CSI0_DAT8__GPIO5_IO26 | PC,
117*4882a593Smuzhiyun .gp = IMX_GPIO_NR(5, 26)
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* Apalis local, PMIC, SGTL5000, STMPE811 */
122*4882a593Smuzhiyun struct i2c_pads_info i2c_pad_info_loc = {
123*4882a593Smuzhiyun .scl = {
124*4882a593Smuzhiyun .i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL | PC,
125*4882a593Smuzhiyun .gpio_mode = MX6_PAD_KEY_COL3__GPIO4_IO12 | PC,
126*4882a593Smuzhiyun .gp = IMX_GPIO_NR(4, 12)
127*4882a593Smuzhiyun },
128*4882a593Smuzhiyun .sda = {
129*4882a593Smuzhiyun .i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | PC,
130*4882a593Smuzhiyun .gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13 | PC,
131*4882a593Smuzhiyun .gp = IMX_GPIO_NR(4, 13)
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* Apalis I2C3 / CAM */
136*4882a593Smuzhiyun struct i2c_pads_info i2c_pad_info3 = {
137*4882a593Smuzhiyun .scl = {
138*4882a593Smuzhiyun .i2c_mode = MX6_PAD_EIM_D17__I2C3_SCL | PC,
139*4882a593Smuzhiyun .gpio_mode = MX6_PAD_EIM_D17__GPIO3_IO17 | PC,
140*4882a593Smuzhiyun .gp = IMX_GPIO_NR(3, 17)
141*4882a593Smuzhiyun },
142*4882a593Smuzhiyun .sda = {
143*4882a593Smuzhiyun .i2c_mode = MX6_PAD_EIM_D18__I2C3_SDA | PC,
144*4882a593Smuzhiyun .gpio_mode = MX6_PAD_EIM_D18__GPIO3_IO18 | PC,
145*4882a593Smuzhiyun .gp = IMX_GPIO_NR(3, 18)
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* Apalis I2C2 / DDC */
150*4882a593Smuzhiyun struct i2c_pads_info i2c_pad_info_ddc = {
151*4882a593Smuzhiyun .scl = {
152*4882a593Smuzhiyun .i2c_mode = MX6_PAD_EIM_EB2__HDMI_TX_DDC_SCL | PC,
153*4882a593Smuzhiyun .gpio_mode = MX6_PAD_EIM_EB2__GPIO2_IO30 | PC,
154*4882a593Smuzhiyun .gp = IMX_GPIO_NR(2, 30)
155*4882a593Smuzhiyun },
156*4882a593Smuzhiyun .sda = {
157*4882a593Smuzhiyun .i2c_mode = MX6_PAD_EIM_D16__HDMI_TX_DDC_SDA | PC,
158*4882a593Smuzhiyun .gpio_mode = MX6_PAD_EIM_D16__GPIO3_IO16 | PC,
159*4882a593Smuzhiyun .gp = IMX_GPIO_NR(3, 16)
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* Apalis MMC1 */
164*4882a593Smuzhiyun iomux_v3_cfg_t const usdhc1_pads[] = {
165*4882a593Smuzhiyun MX6_PAD_SD1_CLK__SD1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
166*4882a593Smuzhiyun MX6_PAD_SD1_CMD__SD1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
167*4882a593Smuzhiyun MX6_PAD_SD1_DAT0__SD1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
168*4882a593Smuzhiyun MX6_PAD_SD1_DAT1__SD1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
169*4882a593Smuzhiyun MX6_PAD_SD1_DAT2__SD1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
170*4882a593Smuzhiyun MX6_PAD_SD1_DAT3__SD1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
171*4882a593Smuzhiyun MX6_PAD_NANDF_D0__SD1_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
172*4882a593Smuzhiyun MX6_PAD_NANDF_D1__SD1_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
173*4882a593Smuzhiyun MX6_PAD_NANDF_D2__SD1_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
174*4882a593Smuzhiyun MX6_PAD_NANDF_D3__SD1_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
175*4882a593Smuzhiyun MX6_PAD_DI0_PIN4__GPIO4_IO20 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
176*4882a593Smuzhiyun # define GPIO_MMC_CD IMX_GPIO_NR(4, 20)
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* Apalis SD1 */
180*4882a593Smuzhiyun iomux_v3_cfg_t const usdhc2_pads[] = {
181*4882a593Smuzhiyun MX6_PAD_SD2_CLK__SD2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
182*4882a593Smuzhiyun MX6_PAD_SD2_CMD__SD2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
183*4882a593Smuzhiyun MX6_PAD_SD2_DAT0__SD2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
184*4882a593Smuzhiyun MX6_PAD_SD2_DAT1__SD2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
185*4882a593Smuzhiyun MX6_PAD_SD2_DAT2__SD2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
186*4882a593Smuzhiyun MX6_PAD_SD2_DAT3__SD2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
187*4882a593Smuzhiyun MX6_PAD_NANDF_CS1__GPIO6_IO14 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
188*4882a593Smuzhiyun # define GPIO_SD_CD IMX_GPIO_NR(6, 14)
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* eMMC */
192*4882a593Smuzhiyun iomux_v3_cfg_t const usdhc3_pads[] = {
193*4882a593Smuzhiyun MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
194*4882a593Smuzhiyun MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
195*4882a593Smuzhiyun MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
196*4882a593Smuzhiyun MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
197*4882a593Smuzhiyun MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
198*4882a593Smuzhiyun MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
199*4882a593Smuzhiyun MX6_PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
200*4882a593Smuzhiyun MX6_PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
201*4882a593Smuzhiyun MX6_PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
202*4882a593Smuzhiyun MX6_PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
203*4882a593Smuzhiyun MX6_PAD_SD3_RST__GPIO7_IO08 | MUX_PAD_CTRL(WEAK_PULLUP),
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun
mx6_rgmii_rework(struct phy_device * phydev)206*4882a593Smuzhiyun int mx6_rgmii_rework(struct phy_device *phydev)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun /* control data pad skew - devaddr = 0x02, register = 0x04 */
209*4882a593Smuzhiyun ksz9031_phy_extended_write(phydev, 0x02,
210*4882a593Smuzhiyun MII_KSZ9031_EXT_RGMII_CTRL_SIG_SKEW,
211*4882a593Smuzhiyun MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000);
212*4882a593Smuzhiyun /* rx data pad skew - devaddr = 0x02, register = 0x05 */
213*4882a593Smuzhiyun ksz9031_phy_extended_write(phydev, 0x02,
214*4882a593Smuzhiyun MII_KSZ9031_EXT_RGMII_RX_DATA_SKEW,
215*4882a593Smuzhiyun MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000);
216*4882a593Smuzhiyun /* tx data pad skew - devaddr = 0x02, register = 0x05 */
217*4882a593Smuzhiyun ksz9031_phy_extended_write(phydev, 0x02,
218*4882a593Smuzhiyun MII_KSZ9031_EXT_RGMII_TX_DATA_SKEW,
219*4882a593Smuzhiyun MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000);
220*4882a593Smuzhiyun /* gtx and rx clock pad skew - devaddr = 0x02, register = 0x08 */
221*4882a593Smuzhiyun ksz9031_phy_extended_write(phydev, 0x02,
222*4882a593Smuzhiyun MII_KSZ9031_EXT_RGMII_CLOCK_SKEW,
223*4882a593Smuzhiyun MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x03FF);
224*4882a593Smuzhiyun return 0;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun iomux_v3_cfg_t const enet_pads[] = {
228*4882a593Smuzhiyun MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
229*4882a593Smuzhiyun MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
230*4882a593Smuzhiyun MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
231*4882a593Smuzhiyun MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
232*4882a593Smuzhiyun MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
233*4882a593Smuzhiyun MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
234*4882a593Smuzhiyun MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
235*4882a593Smuzhiyun MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
236*4882a593Smuzhiyun MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
237*4882a593Smuzhiyun MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
238*4882a593Smuzhiyun MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
239*4882a593Smuzhiyun MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
240*4882a593Smuzhiyun MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
241*4882a593Smuzhiyun MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
242*4882a593Smuzhiyun MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
243*4882a593Smuzhiyun /* KSZ9031 PHY Reset */
244*4882a593Smuzhiyun MX6_PAD_ENET_CRS_DV__GPIO1_IO25 | MUX_PAD_CTRL(NO_PAD_CTRL),
245*4882a593Smuzhiyun # define GPIO_ENET_PHY_RESET IMX_GPIO_NR(1, 25)
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun
setup_iomux_enet(void)248*4882a593Smuzhiyun static void setup_iomux_enet(void)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
reset_enet_phy(struct mii_dev * bus)253*4882a593Smuzhiyun static int reset_enet_phy(struct mii_dev *bus)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun /* Reset KSZ9031 PHY */
256*4882a593Smuzhiyun gpio_direction_output(GPIO_ENET_PHY_RESET, 0);
257*4882a593Smuzhiyun mdelay(10);
258*4882a593Smuzhiyun gpio_set_value(GPIO_ENET_PHY_RESET, 1);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun return 0;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* mux the Apalis GPIO pins, so they can be used from the U-Boot cmdline */
264*4882a593Smuzhiyun iomux_v3_cfg_t const gpio_pads[] = {
265*4882a593Smuzhiyun /* Apalis GPIO1 - GPIO8 */
266*4882a593Smuzhiyun MX6_PAD_NANDF_D4__GPIO2_IO04 | MUX_PAD_CTRL(WEAK_PULLUP),
267*4882a593Smuzhiyun MX6_PAD_NANDF_D5__GPIO2_IO05 | MUX_PAD_CTRL(WEAK_PULLUP),
268*4882a593Smuzhiyun MX6_PAD_NANDF_D6__GPIO2_IO06 | MUX_PAD_CTRL(WEAK_PULLUP),
269*4882a593Smuzhiyun MX6_PAD_NANDF_D7__GPIO2_IO07 | MUX_PAD_CTRL(WEAK_PULLUP),
270*4882a593Smuzhiyun MX6_PAD_NANDF_RB0__GPIO6_IO10 | MUX_PAD_CTRL(WEAK_PULLUP),
271*4882a593Smuzhiyun MX6_PAD_NANDF_WP_B__GPIO6_IO09 | MUX_PAD_CTRL(WEAK_PULLUP),
272*4882a593Smuzhiyun MX6_PAD_GPIO_2__GPIO1_IO02 | MUX_PAD_CTRL(WEAK_PULLDOWN),
273*4882a593Smuzhiyun MX6_PAD_GPIO_6__GPIO1_IO06 | MUX_PAD_CTRL(WEAK_PULLUP),
274*4882a593Smuzhiyun MX6_PAD_GPIO_4__GPIO1_IO04 | MUX_PAD_CTRL(WEAK_PULLUP),
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
setup_iomux_gpio(void)277*4882a593Smuzhiyun static void setup_iomux_gpio(void)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(gpio_pads, ARRAY_SIZE(gpio_pads));
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun iomux_v3_cfg_t const usb_pads[] = {
283*4882a593Smuzhiyun /* USBH_EN */
284*4882a593Smuzhiyun MX6_PAD_GPIO_0__GPIO1_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL),
285*4882a593Smuzhiyun # define GPIO_USBH_EN IMX_GPIO_NR(1, 0)
286*4882a593Smuzhiyun /* USB_VBUS_DET */
287*4882a593Smuzhiyun MX6_PAD_EIM_D28__GPIO3_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL),
288*4882a593Smuzhiyun # define GPIO_USB_VBUS_DET IMX_GPIO_NR(3, 28)
289*4882a593Smuzhiyun /* USBO1_ID */
290*4882a593Smuzhiyun MX6_PAD_ENET_RX_ER__USB_OTG_ID | MUX_PAD_CTRL(WEAK_PULLUP),
291*4882a593Smuzhiyun /* USBO1_EN */
292*4882a593Smuzhiyun MX6_PAD_EIM_D22__GPIO3_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL),
293*4882a593Smuzhiyun # define GPIO_USBO_EN IMX_GPIO_NR(3, 22)
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /*
297*4882a593Smuzhiyun * UARTs are used in DTE mode, switch the mode on all UARTs before
298*4882a593Smuzhiyun * any pinmuxing connects a (DCE) output to a transceiver output.
299*4882a593Smuzhiyun */
300*4882a593Smuzhiyun #define UFCR 0x90 /* FIFO Control Register */
301*4882a593Smuzhiyun #define UFCR_DCEDTE (1<<6) /* DCE=0 */
302*4882a593Smuzhiyun
setup_dtemode_uart(void)303*4882a593Smuzhiyun static void setup_dtemode_uart(void)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun setbits_le32((u32 *)(UART1_BASE + UFCR), UFCR_DCEDTE);
306*4882a593Smuzhiyun setbits_le32((u32 *)(UART2_BASE + UFCR), UFCR_DCEDTE);
307*4882a593Smuzhiyun setbits_le32((u32 *)(UART4_BASE + UFCR), UFCR_DCEDTE);
308*4882a593Smuzhiyun setbits_le32((u32 *)(UART5_BASE + UFCR), UFCR_DCEDTE);
309*4882a593Smuzhiyun }
setup_dcemode_uart(void)310*4882a593Smuzhiyun static void setup_dcemode_uart(void)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun clrbits_le32((u32 *)(UART1_BASE + UFCR), UFCR_DCEDTE);
313*4882a593Smuzhiyun clrbits_le32((u32 *)(UART2_BASE + UFCR), UFCR_DCEDTE);
314*4882a593Smuzhiyun clrbits_le32((u32 *)(UART4_BASE + UFCR), UFCR_DCEDTE);
315*4882a593Smuzhiyun clrbits_le32((u32 *)(UART5_BASE + UFCR), UFCR_DCEDTE);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
setup_iomux_dte_uart(void)318*4882a593Smuzhiyun static void setup_iomux_dte_uart(void)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun setup_dtemode_uart();
321*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart1_pads_dte,
322*4882a593Smuzhiyun ARRAY_SIZE(uart1_pads_dte));
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
setup_iomux_dce_uart(void)325*4882a593Smuzhiyun static void setup_iomux_dce_uart(void)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun setup_dcemode_uart();
328*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart1_pads_dce,
329*4882a593Smuzhiyun ARRAY_SIZE(uart1_pads_dce));
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX6
board_ehci_hcd_init(int port)333*4882a593Smuzhiyun int board_ehci_hcd_init(int port)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(usb_pads, ARRAY_SIZE(usb_pads));
336*4882a593Smuzhiyun return 0;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
board_ehci_power(int port,int on)339*4882a593Smuzhiyun int board_ehci_power(int port, int on)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun switch (port) {
342*4882a593Smuzhiyun case 0:
343*4882a593Smuzhiyun /* control OTG power */
344*4882a593Smuzhiyun gpio_direction_output(GPIO_USBO_EN, on);
345*4882a593Smuzhiyun mdelay(100);
346*4882a593Smuzhiyun break;
347*4882a593Smuzhiyun case 1:
348*4882a593Smuzhiyun /* Control MXM USBH */
349*4882a593Smuzhiyun gpio_direction_output(GPIO_USBH_EN, on);
350*4882a593Smuzhiyun mdelay(2);
351*4882a593Smuzhiyun /* Control onboard USB Hub VBUS */
352*4882a593Smuzhiyun gpio_direction_output(GPIO_USB_VBUS_DET, on);
353*4882a593Smuzhiyun mdelay(100);
354*4882a593Smuzhiyun break;
355*4882a593Smuzhiyun default:
356*4882a593Smuzhiyun break;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun return 0;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun #endif
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
363*4882a593Smuzhiyun /* use the following sequence: eMMC, MMC, SD */
364*4882a593Smuzhiyun struct fsl_esdhc_cfg usdhc_cfg[CONFIG_SYS_FSL_USDHC_NUM] = {
365*4882a593Smuzhiyun {USDHC3_BASE_ADDR},
366*4882a593Smuzhiyun {USDHC1_BASE_ADDR},
367*4882a593Smuzhiyun {USDHC2_BASE_ADDR},
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun
board_mmc_getcd(struct mmc * mmc)370*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
373*4882a593Smuzhiyun int ret = true; /* default: assume inserted */
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun switch (cfg->esdhc_base) {
376*4882a593Smuzhiyun case USDHC1_BASE_ADDR:
377*4882a593Smuzhiyun gpio_direction_input(GPIO_MMC_CD);
378*4882a593Smuzhiyun ret = !gpio_get_value(GPIO_MMC_CD);
379*4882a593Smuzhiyun break;
380*4882a593Smuzhiyun case USDHC2_BASE_ADDR:
381*4882a593Smuzhiyun gpio_direction_input(GPIO_SD_CD);
382*4882a593Smuzhiyun ret = !gpio_get_value(GPIO_SD_CD);
383*4882a593Smuzhiyun break;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun return ret;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)389*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
392*4882a593Smuzhiyun s32 status = 0;
393*4882a593Smuzhiyun u32 index = 0;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
396*4882a593Smuzhiyun usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
397*4882a593Smuzhiyun usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun usdhc_cfg[0].max_bus_width = 8;
400*4882a593Smuzhiyun usdhc_cfg[1].max_bus_width = 8;
401*4882a593Smuzhiyun usdhc_cfg[2].max_bus_width = 4;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
404*4882a593Smuzhiyun switch (index) {
405*4882a593Smuzhiyun case 0:
406*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
407*4882a593Smuzhiyun usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
408*4882a593Smuzhiyun break;
409*4882a593Smuzhiyun case 1:
410*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
411*4882a593Smuzhiyun usdhc1_pads, ARRAY_SIZE(usdhc1_pads));
412*4882a593Smuzhiyun break;
413*4882a593Smuzhiyun case 2:
414*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
415*4882a593Smuzhiyun usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
416*4882a593Smuzhiyun break;
417*4882a593Smuzhiyun default:
418*4882a593Smuzhiyun printf("Warning: you configured more USDHC controllers (%d) then supported by the board (%d)\n",
419*4882a593Smuzhiyun index + 1, CONFIG_SYS_FSL_USDHC_NUM);
420*4882a593Smuzhiyun return status;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun status |= fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun return status;
427*4882a593Smuzhiyun #else
428*4882a593Smuzhiyun struct src *psrc = (struct src *)SRC_BASE_ADDR;
429*4882a593Smuzhiyun unsigned reg = readl(&psrc->sbmr1) >> 11;
430*4882a593Smuzhiyun /*
431*4882a593Smuzhiyun * Upon reading BOOT_CFG register the following map is done:
432*4882a593Smuzhiyun * Bit 11 and 12 of BOOT_CFG register can determine the current
433*4882a593Smuzhiyun * mmc port
434*4882a593Smuzhiyun * 0x1 SD1
435*4882a593Smuzhiyun * 0x2 SD2
436*4882a593Smuzhiyun * 0x3 SD4
437*4882a593Smuzhiyun */
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun switch (reg & 0x3) {
440*4882a593Smuzhiyun case 0x0:
441*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
442*4882a593Smuzhiyun usdhc1_pads, ARRAY_SIZE(usdhc1_pads));
443*4882a593Smuzhiyun usdhc_cfg[0].esdhc_base = USDHC1_BASE_ADDR;
444*4882a593Smuzhiyun usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
445*4882a593Smuzhiyun gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
446*4882a593Smuzhiyun break;
447*4882a593Smuzhiyun case 0x1:
448*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
449*4882a593Smuzhiyun usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
450*4882a593Smuzhiyun usdhc_cfg[0].esdhc_base = USDHC2_BASE_ADDR;
451*4882a593Smuzhiyun usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
452*4882a593Smuzhiyun gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
453*4882a593Smuzhiyun break;
454*4882a593Smuzhiyun case 0x2:
455*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
456*4882a593Smuzhiyun usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
457*4882a593Smuzhiyun usdhc_cfg[0].esdhc_base = USDHC3_BASE_ADDR;
458*4882a593Smuzhiyun usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
459*4882a593Smuzhiyun gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
460*4882a593Smuzhiyun break;
461*4882a593Smuzhiyun default:
462*4882a593Smuzhiyun puts("MMC boot device not available");
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
466*4882a593Smuzhiyun #endif
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun #endif
469*4882a593Smuzhiyun
board_phy_config(struct phy_device * phydev)470*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun mx6_rgmii_rework(phydev);
473*4882a593Smuzhiyun if (phydev->drv->config)
474*4882a593Smuzhiyun phydev->drv->config(phydev);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun return 0;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
board_eth_init(bd_t * bis)479*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun uint32_t base = IMX_FEC_BASE;
482*4882a593Smuzhiyun struct mii_dev *bus = NULL;
483*4882a593Smuzhiyun struct phy_device *phydev = NULL;
484*4882a593Smuzhiyun int ret;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun setup_iomux_enet();
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun #ifdef CONFIG_FEC_MXC
489*4882a593Smuzhiyun bus = fec_get_miibus(base, -1);
490*4882a593Smuzhiyun if (!bus)
491*4882a593Smuzhiyun return 0;
492*4882a593Smuzhiyun bus->reset = reset_enet_phy;
493*4882a593Smuzhiyun /* scan PHY 4,5,6,7 */
494*4882a593Smuzhiyun phydev = phy_find_by_mask(bus, (0xf << 4), PHY_INTERFACE_MODE_RGMII);
495*4882a593Smuzhiyun if (!phydev) {
496*4882a593Smuzhiyun free(bus);
497*4882a593Smuzhiyun puts("no PHY found\n");
498*4882a593Smuzhiyun return 0;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun printf("using PHY at %d\n", phydev->addr);
501*4882a593Smuzhiyun ret = fec_probe(bis, -1, base, bus, phydev);
502*4882a593Smuzhiyun if (ret) {
503*4882a593Smuzhiyun printf("FEC MXC: %s:failed\n", __func__);
504*4882a593Smuzhiyun free(phydev);
505*4882a593Smuzhiyun free(bus);
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun #endif
508*4882a593Smuzhiyun return 0;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun static iomux_v3_cfg_t const pwr_intb_pads[] = {
512*4882a593Smuzhiyun /*
513*4882a593Smuzhiyun * the bootrom sets the iomux to vselect, potentially connecting
514*4882a593Smuzhiyun * two outputs. Set this back to GPIO
515*4882a593Smuzhiyun */
516*4882a593Smuzhiyun MX6_PAD_GPIO_18__GPIO7_IO13 | MUX_PAD_CTRL(NO_PAD_CTRL)
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_IPUV3)
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun static iomux_v3_cfg_t const backlight_pads[] = {
522*4882a593Smuzhiyun /* Backlight on RGB connector: J15 */
523*4882a593Smuzhiyun MX6_PAD_EIM_DA13__GPIO3_IO13 | MUX_PAD_CTRL(NO_PAD_CTRL),
524*4882a593Smuzhiyun #define RGB_BACKLIGHT_GP IMX_GPIO_NR(3, 13)
525*4882a593Smuzhiyun /* additional CPU pin on BKL_PWM, keep in tristate */
526*4882a593Smuzhiyun MX6_PAD_EIM_DA14__GPIO3_IO14 | MUX_PAD_CTRL(TRISTATE),
527*4882a593Smuzhiyun /* Backlight PWM, used as GPIO in U-Boot */
528*4882a593Smuzhiyun MX6_PAD_SD4_DAT2__GPIO2_IO10 | MUX_PAD_CTRL(NO_PAD_CTRL),
529*4882a593Smuzhiyun #define RGB_BACKLIGHTPWM_GP IMX_GPIO_NR(2, 10)
530*4882a593Smuzhiyun /* buffer output enable 0: buffer enabled */
531*4882a593Smuzhiyun MX6_PAD_EIM_A25__GPIO5_IO02 | MUX_PAD_CTRL(WEAK_PULLUP),
532*4882a593Smuzhiyun #define RGB_BACKLIGHTPWM_OE IMX_GPIO_NR(5, 2)
533*4882a593Smuzhiyun /* PSAVE# integrated VDAC */
534*4882a593Smuzhiyun MX6_PAD_EIM_BCLK__GPIO6_IO31 | MUX_PAD_CTRL(NO_PAD_CTRL),
535*4882a593Smuzhiyun #define VGA_PSAVE_NOT_GP IMX_GPIO_NR(6, 31)
536*4882a593Smuzhiyun };
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun static iomux_v3_cfg_t const rgb_pads[] = {
539*4882a593Smuzhiyun MX6_PAD_EIM_A16__IPU1_DI1_DISP_CLK | MUX_PAD_CTRL(OUTPUT_RGB),
540*4882a593Smuzhiyun MX6_PAD_EIM_DA10__IPU1_DI1_PIN15 | MUX_PAD_CTRL(OUTPUT_RGB),
541*4882a593Smuzhiyun MX6_PAD_EIM_DA11__IPU1_DI1_PIN02 | MUX_PAD_CTRL(OUTPUT_RGB),
542*4882a593Smuzhiyun MX6_PAD_EIM_DA12__IPU1_DI1_PIN03 | MUX_PAD_CTRL(OUTPUT_RGB),
543*4882a593Smuzhiyun MX6_PAD_EIM_DA9__IPU1_DISP1_DATA00 | MUX_PAD_CTRL(OUTPUT_RGB),
544*4882a593Smuzhiyun MX6_PAD_EIM_DA8__IPU1_DISP1_DATA01 | MUX_PAD_CTRL(OUTPUT_RGB),
545*4882a593Smuzhiyun MX6_PAD_EIM_DA7__IPU1_DISP1_DATA02 | MUX_PAD_CTRL(OUTPUT_RGB),
546*4882a593Smuzhiyun MX6_PAD_EIM_DA6__IPU1_DISP1_DATA03 | MUX_PAD_CTRL(OUTPUT_RGB),
547*4882a593Smuzhiyun MX6_PAD_EIM_DA5__IPU1_DISP1_DATA04 | MUX_PAD_CTRL(OUTPUT_RGB),
548*4882a593Smuzhiyun MX6_PAD_EIM_DA4__IPU1_DISP1_DATA05 | MUX_PAD_CTRL(OUTPUT_RGB),
549*4882a593Smuzhiyun MX6_PAD_EIM_DA3__IPU1_DISP1_DATA06 | MUX_PAD_CTRL(OUTPUT_RGB),
550*4882a593Smuzhiyun MX6_PAD_EIM_DA2__IPU1_DISP1_DATA07 | MUX_PAD_CTRL(OUTPUT_RGB),
551*4882a593Smuzhiyun MX6_PAD_EIM_DA1__IPU1_DISP1_DATA08 | MUX_PAD_CTRL(OUTPUT_RGB),
552*4882a593Smuzhiyun MX6_PAD_EIM_DA0__IPU1_DISP1_DATA09 | MUX_PAD_CTRL(OUTPUT_RGB),
553*4882a593Smuzhiyun MX6_PAD_EIM_EB1__IPU1_DISP1_DATA10 | MUX_PAD_CTRL(OUTPUT_RGB),
554*4882a593Smuzhiyun MX6_PAD_EIM_EB0__IPU1_DISP1_DATA11 | MUX_PAD_CTRL(OUTPUT_RGB),
555*4882a593Smuzhiyun MX6_PAD_EIM_A17__IPU1_DISP1_DATA12 | MUX_PAD_CTRL(OUTPUT_RGB),
556*4882a593Smuzhiyun MX6_PAD_EIM_A18__IPU1_DISP1_DATA13 | MUX_PAD_CTRL(OUTPUT_RGB),
557*4882a593Smuzhiyun MX6_PAD_EIM_A19__IPU1_DISP1_DATA14 | MUX_PAD_CTRL(OUTPUT_RGB),
558*4882a593Smuzhiyun MX6_PAD_EIM_A20__IPU1_DISP1_DATA15 | MUX_PAD_CTRL(OUTPUT_RGB),
559*4882a593Smuzhiyun MX6_PAD_EIM_A21__IPU1_DISP1_DATA16 | MUX_PAD_CTRL(OUTPUT_RGB),
560*4882a593Smuzhiyun MX6_PAD_EIM_A22__IPU1_DISP1_DATA17 | MUX_PAD_CTRL(OUTPUT_RGB),
561*4882a593Smuzhiyun MX6_PAD_EIM_A23__IPU1_DISP1_DATA18 | MUX_PAD_CTRL(OUTPUT_RGB),
562*4882a593Smuzhiyun MX6_PAD_EIM_A24__IPU1_DISP1_DATA19 | MUX_PAD_CTRL(OUTPUT_RGB),
563*4882a593Smuzhiyun MX6_PAD_EIM_D26__IPU1_DISP1_DATA22 | MUX_PAD_CTRL(OUTPUT_RGB),
564*4882a593Smuzhiyun MX6_PAD_EIM_D27__IPU1_DISP1_DATA23 | MUX_PAD_CTRL(OUTPUT_RGB),
565*4882a593Smuzhiyun MX6_PAD_EIM_D30__IPU1_DISP1_DATA21 | MUX_PAD_CTRL(OUTPUT_RGB),
566*4882a593Smuzhiyun MX6_PAD_EIM_D31__IPU1_DISP1_DATA20 | MUX_PAD_CTRL(OUTPUT_RGB),
567*4882a593Smuzhiyun };
568*4882a593Smuzhiyun
do_enable_hdmi(struct display_info_t const * dev)569*4882a593Smuzhiyun static void do_enable_hdmi(struct display_info_t const *dev)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun imx_enable_hdmi_phy();
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
detect_i2c(struct display_info_t const * dev)574*4882a593Smuzhiyun static int detect_i2c(struct display_info_t const *dev)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun return (0 == i2c_set_bus_num(dev->bus)) &&
577*4882a593Smuzhiyun (0 == i2c_probe(dev->addr));
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
enable_lvds(struct display_info_t const * dev)580*4882a593Smuzhiyun static void enable_lvds(struct display_info_t const *dev)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun struct iomuxc *iomux = (struct iomuxc *)
583*4882a593Smuzhiyun IOMUXC_BASE_ADDR;
584*4882a593Smuzhiyun u32 reg = readl(&iomux->gpr[2]);
585*4882a593Smuzhiyun reg |= IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT;
586*4882a593Smuzhiyun writel(reg, &iomux->gpr[2]);
587*4882a593Smuzhiyun gpio_direction_output(RGB_BACKLIGHT_GP, 1);
588*4882a593Smuzhiyun gpio_direction_output(RGB_BACKLIGHTPWM_GP, 0);
589*4882a593Smuzhiyun gpio_direction_output(RGB_BACKLIGHTPWM_OE, 0);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
enable_rgb(struct display_info_t const * dev)592*4882a593Smuzhiyun static void enable_rgb(struct display_info_t const *dev)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
595*4882a593Smuzhiyun rgb_pads,
596*4882a593Smuzhiyun ARRAY_SIZE(rgb_pads));
597*4882a593Smuzhiyun gpio_direction_output(RGB_BACKLIGHT_GP, 1);
598*4882a593Smuzhiyun gpio_direction_output(RGB_BACKLIGHTPWM_GP, 0);
599*4882a593Smuzhiyun gpio_direction_output(RGB_BACKLIGHTPWM_OE, 0);
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
detect_default(struct display_info_t const * dev)602*4882a593Smuzhiyun static int detect_default(struct display_info_t const *dev)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun (void) dev;
605*4882a593Smuzhiyun return 1;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun struct display_info_t const displays[] = {{
609*4882a593Smuzhiyun .bus = -1,
610*4882a593Smuzhiyun .addr = 0,
611*4882a593Smuzhiyun .pixfmt = IPU_PIX_FMT_RGB24,
612*4882a593Smuzhiyun .detect = detect_hdmi,
613*4882a593Smuzhiyun .enable = do_enable_hdmi,
614*4882a593Smuzhiyun .mode = {
615*4882a593Smuzhiyun .name = "HDMI",
616*4882a593Smuzhiyun .refresh = 60,
617*4882a593Smuzhiyun .xres = 1024,
618*4882a593Smuzhiyun .yres = 768,
619*4882a593Smuzhiyun .pixclock = 15385,
620*4882a593Smuzhiyun .left_margin = 220,
621*4882a593Smuzhiyun .right_margin = 40,
622*4882a593Smuzhiyun .upper_margin = 21,
623*4882a593Smuzhiyun .lower_margin = 7,
624*4882a593Smuzhiyun .hsync_len = 60,
625*4882a593Smuzhiyun .vsync_len = 10,
626*4882a593Smuzhiyun .sync = FB_SYNC_EXT,
627*4882a593Smuzhiyun .vmode = FB_VMODE_NONINTERLACED
628*4882a593Smuzhiyun } }, {
629*4882a593Smuzhiyun .bus = -1,
630*4882a593Smuzhiyun .addr = 0,
631*4882a593Smuzhiyun .di = 1,
632*4882a593Smuzhiyun .pixfmt = IPU_PIX_FMT_RGB24,
633*4882a593Smuzhiyun .detect = detect_default,
634*4882a593Smuzhiyun .enable = enable_rgb,
635*4882a593Smuzhiyun .mode = {
636*4882a593Smuzhiyun .name = "vga-rgb",
637*4882a593Smuzhiyun .refresh = 60,
638*4882a593Smuzhiyun .xres = 640,
639*4882a593Smuzhiyun .yres = 480,
640*4882a593Smuzhiyun .pixclock = 33000,
641*4882a593Smuzhiyun .left_margin = 48,
642*4882a593Smuzhiyun .right_margin = 16,
643*4882a593Smuzhiyun .upper_margin = 31,
644*4882a593Smuzhiyun .lower_margin = 11,
645*4882a593Smuzhiyun .hsync_len = 96,
646*4882a593Smuzhiyun .vsync_len = 2,
647*4882a593Smuzhiyun .sync = 0,
648*4882a593Smuzhiyun .vmode = FB_VMODE_NONINTERLACED
649*4882a593Smuzhiyun } }, {
650*4882a593Smuzhiyun .bus = -1,
651*4882a593Smuzhiyun .addr = 0,
652*4882a593Smuzhiyun .di = 1,
653*4882a593Smuzhiyun .pixfmt = IPU_PIX_FMT_RGB24,
654*4882a593Smuzhiyun .enable = enable_rgb,
655*4882a593Smuzhiyun .mode = {
656*4882a593Smuzhiyun .name = "wvga-rgb",
657*4882a593Smuzhiyun .refresh = 60,
658*4882a593Smuzhiyun .xres = 800,
659*4882a593Smuzhiyun .yres = 480,
660*4882a593Smuzhiyun .pixclock = 25000,
661*4882a593Smuzhiyun .left_margin = 40,
662*4882a593Smuzhiyun .right_margin = 88,
663*4882a593Smuzhiyun .upper_margin = 33,
664*4882a593Smuzhiyun .lower_margin = 10,
665*4882a593Smuzhiyun .hsync_len = 128,
666*4882a593Smuzhiyun .vsync_len = 2,
667*4882a593Smuzhiyun .sync = 0,
668*4882a593Smuzhiyun .vmode = FB_VMODE_NONINTERLACED
669*4882a593Smuzhiyun } }, {
670*4882a593Smuzhiyun .bus = -1,
671*4882a593Smuzhiyun .addr = 0,
672*4882a593Smuzhiyun .pixfmt = IPU_PIX_FMT_LVDS666,
673*4882a593Smuzhiyun .detect = detect_i2c,
674*4882a593Smuzhiyun .enable = enable_lvds,
675*4882a593Smuzhiyun .mode = {
676*4882a593Smuzhiyun .name = "wsvga-lvds",
677*4882a593Smuzhiyun .refresh = 60,
678*4882a593Smuzhiyun .xres = 1024,
679*4882a593Smuzhiyun .yres = 600,
680*4882a593Smuzhiyun .pixclock = 15385,
681*4882a593Smuzhiyun .left_margin = 220,
682*4882a593Smuzhiyun .right_margin = 40,
683*4882a593Smuzhiyun .upper_margin = 21,
684*4882a593Smuzhiyun .lower_margin = 7,
685*4882a593Smuzhiyun .hsync_len = 60,
686*4882a593Smuzhiyun .vsync_len = 10,
687*4882a593Smuzhiyun .sync = FB_SYNC_EXT,
688*4882a593Smuzhiyun .vmode = FB_VMODE_NONINTERLACED
689*4882a593Smuzhiyun } } };
690*4882a593Smuzhiyun size_t display_count = ARRAY_SIZE(displays);
691*4882a593Smuzhiyun
setup_display(void)692*4882a593Smuzhiyun static void setup_display(void)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
695*4882a593Smuzhiyun struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
696*4882a593Smuzhiyun int reg;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun enable_ipu_clock();
699*4882a593Smuzhiyun imx_setup_hdmi();
700*4882a593Smuzhiyun /* Turn on LDB0,IPU,IPU DI0 clocks */
701*4882a593Smuzhiyun reg = __raw_readl(&mxc_ccm->CCGR3);
702*4882a593Smuzhiyun reg |= MXC_CCM_CCGR3_LDB_DI0_MASK;
703*4882a593Smuzhiyun writel(reg, &mxc_ccm->CCGR3);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun /* set LDB0, LDB1 clk select to 011/011 */
706*4882a593Smuzhiyun reg = readl(&mxc_ccm->cs2cdr);
707*4882a593Smuzhiyun reg &= ~(MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK
708*4882a593Smuzhiyun |MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK);
709*4882a593Smuzhiyun reg |= (3<<MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET)
710*4882a593Smuzhiyun |(3<<MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET);
711*4882a593Smuzhiyun writel(reg, &mxc_ccm->cs2cdr);
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun reg = readl(&mxc_ccm->cscmr2);
714*4882a593Smuzhiyun reg |= MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV;
715*4882a593Smuzhiyun writel(reg, &mxc_ccm->cscmr2);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun reg = readl(&mxc_ccm->chsccdr);
718*4882a593Smuzhiyun reg |= (CHSCCDR_CLK_SEL_LDB_DI0
719*4882a593Smuzhiyun <<MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
720*4882a593Smuzhiyun writel(reg, &mxc_ccm->chsccdr);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun reg = IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES
723*4882a593Smuzhiyun |IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH
724*4882a593Smuzhiyun |IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW
725*4882a593Smuzhiyun |IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG
726*4882a593Smuzhiyun |IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT
727*4882a593Smuzhiyun |IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG
728*4882a593Smuzhiyun |IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT
729*4882a593Smuzhiyun |IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED
730*4882a593Smuzhiyun |IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0;
731*4882a593Smuzhiyun writel(reg, &iomux->gpr[2]);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun reg = readl(&iomux->gpr[3]);
734*4882a593Smuzhiyun reg = (reg & ~(IOMUXC_GPR3_LVDS0_MUX_CTL_MASK
735*4882a593Smuzhiyun |IOMUXC_GPR3_HDMI_MUX_CTL_MASK))
736*4882a593Smuzhiyun | (IOMUXC_GPR3_MUX_SRC_IPU1_DI0
737*4882a593Smuzhiyun <<IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET);
738*4882a593Smuzhiyun writel(reg, &iomux->gpr[3]);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun /* backlight unconditionally on for now */
741*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(backlight_pads,
742*4882a593Smuzhiyun ARRAY_SIZE(backlight_pads));
743*4882a593Smuzhiyun /* use 0 for EDT 7", use 1 for LG fullHD panel */
744*4882a593Smuzhiyun gpio_direction_output(RGB_BACKLIGHTPWM_GP, 0);
745*4882a593Smuzhiyun gpio_direction_output(RGB_BACKLIGHTPWM_OE, 0);
746*4882a593Smuzhiyun gpio_direction_output(RGB_BACKLIGHT_GP, 1);
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun #endif /* defined(CONFIG_VIDEO_IPUV3) */
749*4882a593Smuzhiyun
board_early_init_f(void)750*4882a593Smuzhiyun int board_early_init_f(void)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(pwr_intb_pads,
753*4882a593Smuzhiyun ARRAY_SIZE(pwr_intb_pads));
754*4882a593Smuzhiyun #ifndef CONFIG_TDX_APALIS_IMX6_V1_0
755*4882a593Smuzhiyun setup_iomux_dte_uart();
756*4882a593Smuzhiyun #else
757*4882a593Smuzhiyun setup_iomux_dce_uart();
758*4882a593Smuzhiyun #endif
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_IPUV3)
761*4882a593Smuzhiyun setup_display();
762*4882a593Smuzhiyun #endif
763*4882a593Smuzhiyun return 0;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun /*
767*4882a593Smuzhiyun * Do not overwrite the console
768*4882a593Smuzhiyun * Use always serial for U-Boot console
769*4882a593Smuzhiyun */
overwrite_console(void)770*4882a593Smuzhiyun int overwrite_console(void)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun return 1;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
board_init(void)775*4882a593Smuzhiyun int board_init(void)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun /* address of boot parameters */
778*4882a593Smuzhiyun gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
781*4882a593Smuzhiyun setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info_loc);
782*4882a593Smuzhiyun setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info3);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun #ifdef CONFIG_TDX_CMD_IMX_MFGR
785*4882a593Smuzhiyun (void) pmic_init();
786*4882a593Smuzhiyun #endif
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun #ifdef CONFIG_SATA
789*4882a593Smuzhiyun setup_sata();
790*4882a593Smuzhiyun #endif
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun setup_iomux_gpio();
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun return 0;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)798*4882a593Smuzhiyun int board_late_init(void)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun #if defined(CONFIG_REVISION_TAG) && \
801*4882a593Smuzhiyun defined(CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG)
802*4882a593Smuzhiyun char env_str[256];
803*4882a593Smuzhiyun u32 rev;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun rev = get_board_rev();
806*4882a593Smuzhiyun snprintf(env_str, ARRAY_SIZE(env_str), "%.4x", rev);
807*4882a593Smuzhiyun env_set("board_rev", env_str);
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun #ifndef CONFIG_TDX_APALIS_IMX6_V1_0
810*4882a593Smuzhiyun if ((rev & 0xfff0) == 0x0100) {
811*4882a593Smuzhiyun char *fdt_env;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun /* reconfigure the UART to DCE mode dynamically if on V1.0 HW */
814*4882a593Smuzhiyun setup_iomux_dce_uart();
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun /* if using the default device tree, use version for V1.0 HW */
817*4882a593Smuzhiyun fdt_env = env_get("fdt_file");
818*4882a593Smuzhiyun if ((fdt_env != NULL) && (strcmp(FDT_FILE, fdt_env) == 0)) {
819*4882a593Smuzhiyun env_set("fdt_file", FDT_FILE_V1_0);
820*4882a593Smuzhiyun printf("patching fdt_file to " FDT_FILE_V1_0 "\n");
821*4882a593Smuzhiyun #ifndef CONFIG_ENV_IS_NOWHERE
822*4882a593Smuzhiyun env_save();
823*4882a593Smuzhiyun #endif
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun #endif /* CONFIG_TDX_APALIS_IMX6_V1_0 */
827*4882a593Smuzhiyun #endif /* CONFIG_REVISION_TAG */
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun return 0;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun #endif /* CONFIG_BOARD_LATE_INIT */
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_SYSTEM_SETUP)
ft_system_setup(void * blob,bd_t * bd)834*4882a593Smuzhiyun int ft_system_setup(void *blob, bd_t *bd)
835*4882a593Smuzhiyun {
836*4882a593Smuzhiyun return 0;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun #endif
839*4882a593Smuzhiyun
checkboard(void)840*4882a593Smuzhiyun int checkboard(void)
841*4882a593Smuzhiyun {
842*4882a593Smuzhiyun char it[] = " IT";
843*4882a593Smuzhiyun int minc, maxc;
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun switch (get_cpu_temp_grade(&minc, &maxc)) {
846*4882a593Smuzhiyun case TEMP_AUTOMOTIVE:
847*4882a593Smuzhiyun case TEMP_INDUSTRIAL:
848*4882a593Smuzhiyun break;
849*4882a593Smuzhiyun case TEMP_EXTCOMMERCIAL:
850*4882a593Smuzhiyun default:
851*4882a593Smuzhiyun it[0] = 0;
852*4882a593Smuzhiyun };
853*4882a593Smuzhiyun printf("Model: Toradex Apalis iMX6 %s %s%s\n",
854*4882a593Smuzhiyun is_cpu_type(MXC_CPU_MX6D) ? "Dual" : "Quad",
855*4882a593Smuzhiyun (gd->ram_size == 0x80000000) ? "2GB" :
856*4882a593Smuzhiyun (gd->ram_size == 0x40000000) ? "1GB" : "512MB", it);
857*4882a593Smuzhiyun return 0;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)861*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun return ft_common_board_setup(blob, bd);
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun #endif
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
868*4882a593Smuzhiyun static const struct boot_mode board_boot_modes[] = {
869*4882a593Smuzhiyun /* 4-bit bus width */
870*4882a593Smuzhiyun {"mmc", MAKE_CFGVAL(0x40, 0x20, 0x00, 0x00)},
871*4882a593Smuzhiyun {"sd", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
872*4882a593Smuzhiyun {NULL, 0},
873*4882a593Smuzhiyun };
874*4882a593Smuzhiyun #endif
875*4882a593Smuzhiyun
misc_init_r(void)876*4882a593Smuzhiyun int misc_init_r(void)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
879*4882a593Smuzhiyun add_board_boot_modes(board_boot_modes);
880*4882a593Smuzhiyun #endif
881*4882a593Smuzhiyun return 0;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun #ifdef CONFIG_LDO_BYPASS_CHECK
885*4882a593Smuzhiyun /* TODO, use external pmic, for now always ldo_enable */
ldo_mode_set(int ldo_bypass)886*4882a593Smuzhiyun void ldo_mode_set(int ldo_bypass)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun return;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun #endif
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
893*4882a593Smuzhiyun #include <spl.h>
894*4882a593Smuzhiyun #include <linux/libfdt.h>
895*4882a593Smuzhiyun #include "asm/arch/mx6q-ddr.h"
896*4882a593Smuzhiyun #include "asm/arch/iomux.h"
897*4882a593Smuzhiyun #include "asm/arch/crm_regs.h"
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun static int mx6_com_dcd_table[] = {
900*4882a593Smuzhiyun /* ddr-setup.cfg */
901*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS0, 0x00000030,
902*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS1, 0x00000030,
903*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS2, 0x00000030,
904*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS3, 0x00000030,
905*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS4, 0x00000030,
906*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS5, 0x00000030,
907*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS6, 0x00000030,
908*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS7, 0x00000030,
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun MX6_IOM_GRP_B0DS, 0x00000030,
911*4882a593Smuzhiyun MX6_IOM_GRP_B1DS, 0x00000030,
912*4882a593Smuzhiyun MX6_IOM_GRP_B2DS, 0x00000030,
913*4882a593Smuzhiyun MX6_IOM_GRP_B3DS, 0x00000030,
914*4882a593Smuzhiyun MX6_IOM_GRP_B4DS, 0x00000030,
915*4882a593Smuzhiyun MX6_IOM_GRP_B5DS, 0x00000030,
916*4882a593Smuzhiyun MX6_IOM_GRP_B6DS, 0x00000030,
917*4882a593Smuzhiyun MX6_IOM_GRP_B7DS, 0x00000030,
918*4882a593Smuzhiyun MX6_IOM_GRP_ADDDS, 0x00000030,
919*4882a593Smuzhiyun /* 40 Ohm drive strength for cs0/1,sdba2,cke0/1,sdwe */
920*4882a593Smuzhiyun MX6_IOM_GRP_CTLDS, 0x00000030,
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun MX6_IOM_DRAM_DQM0, 0x00020030,
923*4882a593Smuzhiyun MX6_IOM_DRAM_DQM1, 0x00020030,
924*4882a593Smuzhiyun MX6_IOM_DRAM_DQM2, 0x00020030,
925*4882a593Smuzhiyun MX6_IOM_DRAM_DQM3, 0x00020030,
926*4882a593Smuzhiyun MX6_IOM_DRAM_DQM4, 0x00020030,
927*4882a593Smuzhiyun MX6_IOM_DRAM_DQM5, 0x00020030,
928*4882a593Smuzhiyun MX6_IOM_DRAM_DQM6, 0x00020030,
929*4882a593Smuzhiyun MX6_IOM_DRAM_DQM7, 0x00020030,
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun MX6_IOM_DRAM_CAS, 0x00020030,
932*4882a593Smuzhiyun MX6_IOM_DRAM_RAS, 0x00020030,
933*4882a593Smuzhiyun MX6_IOM_DRAM_SDCLK_0, 0x00020030,
934*4882a593Smuzhiyun MX6_IOM_DRAM_SDCLK_1, 0x00020030,
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun MX6_IOM_DRAM_RESET, 0x00020030,
937*4882a593Smuzhiyun MX6_IOM_DRAM_SDCKE0, 0x00003000,
938*4882a593Smuzhiyun MX6_IOM_DRAM_SDCKE1, 0x00003000,
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun MX6_IOM_DRAM_SDODT0, 0x00003030,
941*4882a593Smuzhiyun MX6_IOM_DRAM_SDODT1, 0x00003030,
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun /* (differential input) */
944*4882a593Smuzhiyun MX6_IOM_DDRMODE_CTL, 0x00020000,
945*4882a593Smuzhiyun /* (differential input) */
946*4882a593Smuzhiyun MX6_IOM_GRP_DDRMODE, 0x00020000,
947*4882a593Smuzhiyun /* disable ddr pullups */
948*4882a593Smuzhiyun MX6_IOM_GRP_DDRPKE, 0x00000000,
949*4882a593Smuzhiyun MX6_IOM_DRAM_SDBA2, 0x00000000,
950*4882a593Smuzhiyun /* 40 Ohm drive strength for cs0/1,sdba2,cke0/1,sdwe */
951*4882a593Smuzhiyun MX6_IOM_GRP_DDR_TYPE, 0x000C0000,
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun /* Read data DQ Byte0-3 delay */
954*4882a593Smuzhiyun MX6_MMDC_P0_MPRDDQBY0DL, 0x33333333,
955*4882a593Smuzhiyun MX6_MMDC_P0_MPRDDQBY1DL, 0x33333333,
956*4882a593Smuzhiyun MX6_MMDC_P0_MPRDDQBY2DL, 0x33333333,
957*4882a593Smuzhiyun MX6_MMDC_P0_MPRDDQBY3DL, 0x33333333,
958*4882a593Smuzhiyun MX6_MMDC_P1_MPRDDQBY0DL, 0x33333333,
959*4882a593Smuzhiyun MX6_MMDC_P1_MPRDDQBY1DL, 0x33333333,
960*4882a593Smuzhiyun MX6_MMDC_P1_MPRDDQBY2DL, 0x33333333,
961*4882a593Smuzhiyun MX6_MMDC_P1_MPRDDQBY3DL, 0x33333333,
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun /*
964*4882a593Smuzhiyun * MDMISC mirroring interleaved (row/bank/col)
965*4882a593Smuzhiyun */
966*4882a593Smuzhiyun MX6_MMDC_P0_MDMISC, 0x00081740,
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun /*
969*4882a593Smuzhiyun * MDSCR con_req
970*4882a593Smuzhiyun */
971*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x00008000,
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun /* 1066mhz_4x128mx16.cfg */
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun MX6_MMDC_P0_MDPDC, 0x00020036,
976*4882a593Smuzhiyun MX6_MMDC_P0_MDCFG0, 0x555A7954,
977*4882a593Smuzhiyun MX6_MMDC_P0_MDCFG1, 0xDB328F64,
978*4882a593Smuzhiyun MX6_MMDC_P0_MDCFG2, 0x01FF00DB,
979*4882a593Smuzhiyun MX6_MMDC_P0_MDRWD, 0x000026D2,
980*4882a593Smuzhiyun MX6_MMDC_P0_MDOR, 0x005A1023,
981*4882a593Smuzhiyun MX6_MMDC_P0_MDOTC, 0x09555050,
982*4882a593Smuzhiyun MX6_MMDC_P0_MDPDC, 0x00025576,
983*4882a593Smuzhiyun MX6_MMDC_P0_MDASP, 0x00000027,
984*4882a593Smuzhiyun MX6_MMDC_P0_MDCTL, 0x831A0000,
985*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x04088032,
986*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x00008033,
987*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x00428031,
988*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x19308030,
989*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x04008040,
990*4882a593Smuzhiyun MX6_MMDC_P0_MPZQHWCTRL, 0xA1390003,
991*4882a593Smuzhiyun MX6_MMDC_P1_MPZQHWCTRL, 0xA1390003,
992*4882a593Smuzhiyun MX6_MMDC_P0_MDREF, 0x00005800,
993*4882a593Smuzhiyun MX6_MMDC_P0_MPODTCTRL, 0x00000000,
994*4882a593Smuzhiyun MX6_MMDC_P1_MPODTCTRL, 0x00000000,
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun MX6_MMDC_P0_MPDGCTRL0, 0x432A0338,
997*4882a593Smuzhiyun MX6_MMDC_P0_MPDGCTRL1, 0x03260324,
998*4882a593Smuzhiyun MX6_MMDC_P1_MPDGCTRL0, 0x43340344,
999*4882a593Smuzhiyun MX6_MMDC_P1_MPDGCTRL1, 0x031E027C,
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun MX6_MMDC_P0_MPRDDLCTL, 0x33272D2E,
1002*4882a593Smuzhiyun MX6_MMDC_P1_MPRDDLCTL, 0x2F312B37,
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun MX6_MMDC_P0_MPWRDLCTL, 0x3A35433C,
1005*4882a593Smuzhiyun MX6_MMDC_P1_MPWRDLCTL, 0x4336453F,
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun MX6_MMDC_P0_MPWLDECTRL0, 0x0009000E,
1008*4882a593Smuzhiyun MX6_MMDC_P0_MPWLDECTRL1, 0x0018000B,
1009*4882a593Smuzhiyun MX6_MMDC_P1_MPWLDECTRL0, 0x00060015,
1010*4882a593Smuzhiyun MX6_MMDC_P1_MPWLDECTRL1, 0x0006000E,
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun MX6_MMDC_P0_MPMUR0, 0x00000800,
1013*4882a593Smuzhiyun MX6_MMDC_P1_MPMUR0, 0x00000800,
1014*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x00000000,
1015*4882a593Smuzhiyun MX6_MMDC_P0_MAPSR, 0x00011006,
1016*4882a593Smuzhiyun };
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun static int mx6_it_dcd_table[] = {
1019*4882a593Smuzhiyun /* ddr-setup.cfg */
1020*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS0, 0x00000030,
1021*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS1, 0x00000030,
1022*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS2, 0x00000030,
1023*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS3, 0x00000030,
1024*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS4, 0x00000030,
1025*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS5, 0x00000030,
1026*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS6, 0x00000030,
1027*4882a593Smuzhiyun MX6_IOM_DRAM_SDQS7, 0x00000030,
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun MX6_IOM_GRP_B0DS, 0x00000030,
1030*4882a593Smuzhiyun MX6_IOM_GRP_B1DS, 0x00000030,
1031*4882a593Smuzhiyun MX6_IOM_GRP_B2DS, 0x00000030,
1032*4882a593Smuzhiyun MX6_IOM_GRP_B3DS, 0x00000030,
1033*4882a593Smuzhiyun MX6_IOM_GRP_B4DS, 0x00000030,
1034*4882a593Smuzhiyun MX6_IOM_GRP_B5DS, 0x00000030,
1035*4882a593Smuzhiyun MX6_IOM_GRP_B6DS, 0x00000030,
1036*4882a593Smuzhiyun MX6_IOM_GRP_B7DS, 0x00000030,
1037*4882a593Smuzhiyun MX6_IOM_GRP_ADDDS, 0x00000030,
1038*4882a593Smuzhiyun /* 40 Ohm drive strength for cs0/1,sdba2,cke0/1,sdwe */
1039*4882a593Smuzhiyun MX6_IOM_GRP_CTLDS, 0x00000030,
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun MX6_IOM_DRAM_DQM0, 0x00020030,
1042*4882a593Smuzhiyun MX6_IOM_DRAM_DQM1, 0x00020030,
1043*4882a593Smuzhiyun MX6_IOM_DRAM_DQM2, 0x00020030,
1044*4882a593Smuzhiyun MX6_IOM_DRAM_DQM3, 0x00020030,
1045*4882a593Smuzhiyun MX6_IOM_DRAM_DQM4, 0x00020030,
1046*4882a593Smuzhiyun MX6_IOM_DRAM_DQM5, 0x00020030,
1047*4882a593Smuzhiyun MX6_IOM_DRAM_DQM6, 0x00020030,
1048*4882a593Smuzhiyun MX6_IOM_DRAM_DQM7, 0x00020030,
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun MX6_IOM_DRAM_CAS, 0x00020030,
1051*4882a593Smuzhiyun MX6_IOM_DRAM_RAS, 0x00020030,
1052*4882a593Smuzhiyun MX6_IOM_DRAM_SDCLK_0, 0x00020030,
1053*4882a593Smuzhiyun MX6_IOM_DRAM_SDCLK_1, 0x00020030,
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun MX6_IOM_DRAM_RESET, 0x00020030,
1056*4882a593Smuzhiyun MX6_IOM_DRAM_SDCKE0, 0x00003000,
1057*4882a593Smuzhiyun MX6_IOM_DRAM_SDCKE1, 0x00003000,
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun MX6_IOM_DRAM_SDODT0, 0x00003030,
1060*4882a593Smuzhiyun MX6_IOM_DRAM_SDODT1, 0x00003030,
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun /* (differential input) */
1063*4882a593Smuzhiyun MX6_IOM_DDRMODE_CTL, 0x00020000,
1064*4882a593Smuzhiyun /* (differential input) */
1065*4882a593Smuzhiyun MX6_IOM_GRP_DDRMODE, 0x00020000,
1066*4882a593Smuzhiyun /* disable ddr pullups */
1067*4882a593Smuzhiyun MX6_IOM_GRP_DDRPKE, 0x00000000,
1068*4882a593Smuzhiyun MX6_IOM_DRAM_SDBA2, 0x00000000,
1069*4882a593Smuzhiyun /* 40 Ohm drive strength for cs0/1,sdba2,cke0/1,sdwe */
1070*4882a593Smuzhiyun MX6_IOM_GRP_DDR_TYPE, 0x000C0000,
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun /* Read data DQ Byte0-3 delay */
1073*4882a593Smuzhiyun MX6_MMDC_P0_MPRDDQBY0DL, 0x33333333,
1074*4882a593Smuzhiyun MX6_MMDC_P0_MPRDDQBY1DL, 0x33333333,
1075*4882a593Smuzhiyun MX6_MMDC_P0_MPRDDQBY2DL, 0x33333333,
1076*4882a593Smuzhiyun MX6_MMDC_P0_MPRDDQBY3DL, 0x33333333,
1077*4882a593Smuzhiyun MX6_MMDC_P1_MPRDDQBY0DL, 0x33333333,
1078*4882a593Smuzhiyun MX6_MMDC_P1_MPRDDQBY1DL, 0x33333333,
1079*4882a593Smuzhiyun MX6_MMDC_P1_MPRDDQBY2DL, 0x33333333,
1080*4882a593Smuzhiyun MX6_MMDC_P1_MPRDDQBY3DL, 0x33333333,
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun /*
1083*4882a593Smuzhiyun * MDMISC mirroring interleaved (row/bank/col)
1084*4882a593Smuzhiyun */
1085*4882a593Smuzhiyun MX6_MMDC_P0_MDMISC, 0x00081740,
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun /*
1088*4882a593Smuzhiyun * MDSCR con_req
1089*4882a593Smuzhiyun */
1090*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x00008000,
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun /* 1066mhz_4x256mx16.cfg */
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun MX6_MMDC_P0_MDPDC, 0x00020036,
1095*4882a593Smuzhiyun MX6_MMDC_P0_MDCFG0, 0x898E78f5,
1096*4882a593Smuzhiyun MX6_MMDC_P0_MDCFG1, 0xff328f64,
1097*4882a593Smuzhiyun MX6_MMDC_P0_MDCFG2, 0x01FF00DB,
1098*4882a593Smuzhiyun MX6_MMDC_P0_MDRWD, 0x000026D2,
1099*4882a593Smuzhiyun MX6_MMDC_P0_MDOR, 0x008E1023,
1100*4882a593Smuzhiyun MX6_MMDC_P0_MDOTC, 0x09444040,
1101*4882a593Smuzhiyun MX6_MMDC_P0_MDPDC, 0x00025576,
1102*4882a593Smuzhiyun MX6_MMDC_P0_MDASP, 0x00000047,
1103*4882a593Smuzhiyun MX6_MMDC_P0_MDCTL, 0x841A0000,
1104*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x02888032,
1105*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x00008033,
1106*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x00048031,
1107*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x19408030,
1108*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x04008040,
1109*4882a593Smuzhiyun MX6_MMDC_P0_MPZQHWCTRL, 0xA1390003,
1110*4882a593Smuzhiyun MX6_MMDC_P1_MPZQHWCTRL, 0xA1390003,
1111*4882a593Smuzhiyun MX6_MMDC_P0_MDREF, 0x00007800,
1112*4882a593Smuzhiyun MX6_MMDC_P0_MPODTCTRL, 0x00022227,
1113*4882a593Smuzhiyun MX6_MMDC_P1_MPODTCTRL, 0x00022227,
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun MX6_MMDC_P0_MPDGCTRL0, 0x03300338,
1116*4882a593Smuzhiyun MX6_MMDC_P0_MPDGCTRL1, 0x03240324,
1117*4882a593Smuzhiyun MX6_MMDC_P1_MPDGCTRL0, 0x03440350,
1118*4882a593Smuzhiyun MX6_MMDC_P1_MPDGCTRL1, 0x032C0308,
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun MX6_MMDC_P0_MPRDDLCTL, 0x40363C3E,
1121*4882a593Smuzhiyun MX6_MMDC_P1_MPRDDLCTL, 0x3C3E3C46,
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun MX6_MMDC_P0_MPWRDLCTL, 0x403E463E,
1124*4882a593Smuzhiyun MX6_MMDC_P1_MPWRDLCTL, 0x4A384C46,
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun MX6_MMDC_P0_MPWLDECTRL0, 0x0009000E,
1127*4882a593Smuzhiyun MX6_MMDC_P0_MPWLDECTRL1, 0x0018000B,
1128*4882a593Smuzhiyun MX6_MMDC_P1_MPWLDECTRL0, 0x00060015,
1129*4882a593Smuzhiyun MX6_MMDC_P1_MPWLDECTRL1, 0x0006000E,
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun MX6_MMDC_P0_MPMUR0, 0x00000800,
1132*4882a593Smuzhiyun MX6_MMDC_P1_MPMUR0, 0x00000800,
1133*4882a593Smuzhiyun MX6_MMDC_P0_MDSCR, 0x00000000,
1134*4882a593Smuzhiyun MX6_MMDC_P0_MAPSR, 0x00011006,
1135*4882a593Smuzhiyun };
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun
ccgr_init(void)1138*4882a593Smuzhiyun static void ccgr_init(void)
1139*4882a593Smuzhiyun {
1140*4882a593Smuzhiyun struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun writel(0x00C03F3F, &ccm->CCGR0);
1143*4882a593Smuzhiyun writel(0x0030FC03, &ccm->CCGR1);
1144*4882a593Smuzhiyun writel(0x0FFFFFF3, &ccm->CCGR2);
1145*4882a593Smuzhiyun writel(0x3FF0300F, &ccm->CCGR3);
1146*4882a593Smuzhiyun writel(0x00FFF300, &ccm->CCGR4);
1147*4882a593Smuzhiyun writel(0x0F0000F3, &ccm->CCGR5);
1148*4882a593Smuzhiyun writel(0x000003FF, &ccm->CCGR6);
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun /*
1151*4882a593Smuzhiyun * Setup CCM_CCOSR register as follows:
1152*4882a593Smuzhiyun *
1153*4882a593Smuzhiyun * cko1_en = 1 --> CKO1 enabled
1154*4882a593Smuzhiyun * cko1_div = 111 --> divide by 8
1155*4882a593Smuzhiyun * cko1_sel = 1011 --> ahb_clk_root
1156*4882a593Smuzhiyun *
1157*4882a593Smuzhiyun * This sets CKO1 at ahb_clk_root/8 = 132/8 = 16.5 MHz
1158*4882a593Smuzhiyun */
1159*4882a593Smuzhiyun writel(0x000000FB, &ccm->ccosr);
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun
ddr_init(int * table,int size)1162*4882a593Smuzhiyun static void ddr_init(int *table, int size)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun int i;
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun for (i = 0; i < size / 2 ; i++)
1167*4882a593Smuzhiyun writel(table[2 * i + 1], table[2 * i]);
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun
spl_dram_init(void)1170*4882a593Smuzhiyun static void spl_dram_init(void)
1171*4882a593Smuzhiyun {
1172*4882a593Smuzhiyun int minc, maxc;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun switch (get_cpu_temp_grade(&minc, &maxc)) {
1175*4882a593Smuzhiyun case TEMP_COMMERCIAL:
1176*4882a593Smuzhiyun case TEMP_EXTCOMMERCIAL:
1177*4882a593Smuzhiyun puts("Commercial temperature grade DDR3 timings.\n");
1178*4882a593Smuzhiyun ddr_init(mx6_com_dcd_table, ARRAY_SIZE(mx6_com_dcd_table));
1179*4882a593Smuzhiyun break;
1180*4882a593Smuzhiyun case TEMP_INDUSTRIAL:
1181*4882a593Smuzhiyun case TEMP_AUTOMOTIVE:
1182*4882a593Smuzhiyun default:
1183*4882a593Smuzhiyun puts("Industrial temperature grade DDR3 timings.\n");
1184*4882a593Smuzhiyun ddr_init(mx6_it_dcd_table, ARRAY_SIZE(mx6_it_dcd_table));
1185*4882a593Smuzhiyun break;
1186*4882a593Smuzhiyun };
1187*4882a593Smuzhiyun udelay(100);
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun
board_init_f(ulong dummy)1190*4882a593Smuzhiyun void board_init_f(ulong dummy)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun /* setup AIPS and disable watchdog */
1193*4882a593Smuzhiyun arch_cpu_init();
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun ccgr_init();
1196*4882a593Smuzhiyun gpr_init();
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun /* iomux and setup of i2c */
1199*4882a593Smuzhiyun board_early_init_f();
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun /* setup GP timer */
1202*4882a593Smuzhiyun timer_init();
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun /* UART clocks enabled and gd valid - init serial console */
1205*4882a593Smuzhiyun preloader_console_init();
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun #ifndef CONFIG_TDX_APALIS_IMX6_V1_0
1208*4882a593Smuzhiyun /* Make sure we use dte mode */
1209*4882a593Smuzhiyun setup_dtemode_uart();
1210*4882a593Smuzhiyun #endif
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun /* DDR initialization */
1213*4882a593Smuzhiyun spl_dram_init();
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun /* Clear the BSS. */
1216*4882a593Smuzhiyun memset(__bss_start, 0, __bss_end - __bss_start);
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun /* load/boot image from boot device */
1219*4882a593Smuzhiyun board_init_r(NULL, 0);
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun
reset_cpu(ulong addr)1222*4882a593Smuzhiyun void reset_cpu(ulong addr)
1223*4882a593Smuzhiyun {
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun #endif
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun static struct mxc_serial_platdata mxc_serial_plat = {
1229*4882a593Smuzhiyun .reg = (struct mxc_uart *)UART1_BASE,
1230*4882a593Smuzhiyun .use_dte = true,
1231*4882a593Smuzhiyun };
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun U_BOOT_DEVICE(mxc_serial) = {
1234*4882a593Smuzhiyun .name = "serial_mxc",
1235*4882a593Smuzhiyun .platdata = &mxc_serial_plat,
1236*4882a593Smuzhiyun };
1237