1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * evm.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2013, Adeneo Embedded <www.adeneo-embedded.com>
5*4882a593Smuzhiyun * Antoine Tenart, <atenart@adeneo-embedded.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <spl.h>
12*4882a593Smuzhiyun #include <netdev.h>
13*4882a593Smuzhiyun #include <asm/cache.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <asm/arch/clock.h>
16*4882a593Smuzhiyun #include <asm/arch/cpu.h>
17*4882a593Smuzhiyun #include <asm/arch/ddr_defs.h>
18*4882a593Smuzhiyun #include <asm/arch/hardware.h>
19*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
20*4882a593Smuzhiyun #include <asm/arch/mmc_host_def.h>
21*4882a593Smuzhiyun #include <asm/arch/mem.h>
22*4882a593Smuzhiyun #include <asm/arch/mux.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
25*4882a593Smuzhiyun
board_init(void)26*4882a593Smuzhiyun int board_init(void)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
29*4882a593Smuzhiyun #if defined(CONFIG_NAND)
30*4882a593Smuzhiyun gpmc_init();
31*4882a593Smuzhiyun #endif
32*4882a593Smuzhiyun return 0;
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun
board_eth_init(bd_t * bis)35*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun uint8_t mac_addr[6];
38*4882a593Smuzhiyun uint32_t mac_hi, mac_lo;
39*4882a593Smuzhiyun struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun if (!eth_env_get_enetaddr("ethaddr", mac_addr)) {
42*4882a593Smuzhiyun printf("<ethaddr> not set. Reading from E-fuse\n");
43*4882a593Smuzhiyun /* try reading mac address from efuse */
44*4882a593Smuzhiyun mac_lo = readl(&cdev->macid0l);
45*4882a593Smuzhiyun mac_hi = readl(&cdev->macid0h);
46*4882a593Smuzhiyun mac_addr[0] = mac_hi & 0xFF;
47*4882a593Smuzhiyun mac_addr[1] = (mac_hi & 0xFF00) >> 8;
48*4882a593Smuzhiyun mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
49*4882a593Smuzhiyun mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
50*4882a593Smuzhiyun mac_addr[4] = mac_lo & 0xFF;
51*4882a593Smuzhiyun mac_addr[5] = (mac_lo & 0xFF00) >> 8;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun if (is_valid_ethaddr(mac_addr))
54*4882a593Smuzhiyun eth_env_set_enetaddr("ethaddr", mac_addr);
55*4882a593Smuzhiyun else
56*4882a593Smuzhiyun printf("Unable to read MAC address. Set <ethaddr>\n");
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun return davinci_emac_initialize();
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
63*4882a593Smuzhiyun static struct module_pin_mux mmc_pin_mux[] = {
64*4882a593Smuzhiyun { OFFSET(pincntl157), PULLDOWN_EN | PULLUDDIS | MODE(0x0) },
65*4882a593Smuzhiyun { OFFSET(pincntl158), PULLDOWN_EN | PULLUDEN | MODE(0x0) },
66*4882a593Smuzhiyun { OFFSET(pincntl159), PULLUP_EN | PULLUDDIS | MODE(0x0) },
67*4882a593Smuzhiyun { OFFSET(pincntl160), PULLUP_EN | PULLUDDIS | MODE(0x0) },
68*4882a593Smuzhiyun { OFFSET(pincntl161), PULLUP_EN | PULLUDDIS | MODE(0x0) },
69*4882a593Smuzhiyun { OFFSET(pincntl162), PULLUP_EN | PULLUDDIS | MODE(0x0) },
70*4882a593Smuzhiyun { OFFSET(pincntl163), PULLUP_EN | PULLUDDIS | MODE(0x0) },
71*4882a593Smuzhiyun { -1 },
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
set_uart_mux_conf(void)74*4882a593Smuzhiyun void set_uart_mux_conf(void) {}
75*4882a593Smuzhiyun
set_mux_conf_regs(void)76*4882a593Smuzhiyun void set_mux_conf_regs(void)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun configure_module_pin_mux(mmc_pin_mux);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /*
82*4882a593Smuzhiyun * EMIF Paramters. Refer the EMIF register documentation and the
83*4882a593Smuzhiyun * memory datasheet for details. This is for 796 MHz.
84*4882a593Smuzhiyun */
85*4882a593Smuzhiyun #define EMIF_TIM1 0x1779C9FE
86*4882a593Smuzhiyun #define EMIF_TIM2 0x50608074
87*4882a593Smuzhiyun #define EMIF_TIM3 0x009F857F
88*4882a593Smuzhiyun #define EMIF_SDREF 0x10001841
89*4882a593Smuzhiyun #define EMIF_SDCFG 0x62A73832
90*4882a593Smuzhiyun #define EMIF_PHYCFG 0x00000110
91*4882a593Smuzhiyun static const struct emif_regs ddr3_emif_regs = {
92*4882a593Smuzhiyun .sdram_config = EMIF_SDCFG,
93*4882a593Smuzhiyun .ref_ctrl = EMIF_SDREF,
94*4882a593Smuzhiyun .sdram_tim1 = EMIF_TIM1,
95*4882a593Smuzhiyun .sdram_tim2 = EMIF_TIM2,
96*4882a593Smuzhiyun .sdram_tim3 = EMIF_TIM3,
97*4882a593Smuzhiyun .emif_ddr_phy_ctlr_1 = EMIF_PHYCFG,
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun static const struct cmd_control ddr3_ctrl = {
101*4882a593Smuzhiyun .cmd0csratio = 0x100,
102*4882a593Smuzhiyun .cmd0iclkout = 0x001,
103*4882a593Smuzhiyun .cmd1csratio = 0x100,
104*4882a593Smuzhiyun .cmd1iclkout = 0x001,
105*4882a593Smuzhiyun .cmd2csratio = 0x100,
106*4882a593Smuzhiyun .cmd2iclkout = 0x001,
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* These values are obtained from the CCS app */
110*4882a593Smuzhiyun #define RD_DQS_GATE (0x1B3)
111*4882a593Smuzhiyun #define RD_DQS (0x35)
112*4882a593Smuzhiyun #define WR_DQS (0x93)
113*4882a593Smuzhiyun static struct ddr_data ddr3_data = {
114*4882a593Smuzhiyun .datardsratio0 = ((RD_DQS<<10) | (RD_DQS<<0)),
115*4882a593Smuzhiyun .datawdsratio0 = ((WR_DQS<<10) | (WR_DQS<<0)),
116*4882a593Smuzhiyun .datawiratio0 = ((0x20<<10) | 0x20<<0),
117*4882a593Smuzhiyun .datagiratio0 = ((0x20<<10) | 0x20<<0),
118*4882a593Smuzhiyun .datafwsratio0 = ((RD_DQS_GATE<<10) | (RD_DQS_GATE<<0)),
119*4882a593Smuzhiyun .datawrsratio0 = (((WR_DQS+0x40)<<10) | ((WR_DQS+0x40)<<0)),
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun static const struct dmm_lisa_map_regs evm_lisa_map_regs = {
123*4882a593Smuzhiyun .dmm_lisa_map_0 = 0x00000000,
124*4882a593Smuzhiyun .dmm_lisa_map_1 = 0x00000000,
125*4882a593Smuzhiyun .dmm_lisa_map_2 = 0x80640300,
126*4882a593Smuzhiyun .dmm_lisa_map_3 = 0xC0640320,
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
sdram_init(void)129*4882a593Smuzhiyun void sdram_init(void)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun * Pass in our DDR3 config information and that we have 2 EMIFs to
133*4882a593Smuzhiyun * configure.
134*4882a593Smuzhiyun */
135*4882a593Smuzhiyun config_ddr(&ddr3_data, &ddr3_ctrl, &ddr3_emif_regs,
136*4882a593Smuzhiyun &evm_lisa_map_regs, 2);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun #endif /* CONFIG_SPL_BUILD */
139