xref: /OK3568_Linux_fs/u-boot/board/ti/panda/panda.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2010
3*4882a593Smuzhiyun  * Texas Instruments Incorporated, <www.ti.com>
4*4882a593Smuzhiyun  * Steve Sakoman  <steve@sakoman.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/mach-types.h>
10*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
11*4882a593Smuzhiyun #include <asm/arch/mmc_host_def.h>
12*4882a593Smuzhiyun #include <asm/arch/clock.h>
13*4882a593Smuzhiyun #include <asm/arch/gpio.h>
14*4882a593Smuzhiyun #include <asm/gpio.h>
15*4882a593Smuzhiyun #include <twl6030.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "panda_mux_data.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_HCD
20*4882a593Smuzhiyun #include <usb.h>
21*4882a593Smuzhiyun #include <asm/arch/ehci.h>
22*4882a593Smuzhiyun #include <asm/ehci-omap.h>
23*4882a593Smuzhiyun #endif
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define PANDA_ULPI_PHY_TYPE_GPIO       182
26*4882a593Smuzhiyun #define PANDA_BOARD_ID_1_GPIO          101
27*4882a593Smuzhiyun #define PANDA_ES_BOARD_ID_1_GPIO        48
28*4882a593Smuzhiyun #define PANDA_BOARD_ID_2_GPIO          171
29*4882a593Smuzhiyun #define PANDA_ES_BOARD_ID_3_GPIO         3
30*4882a593Smuzhiyun #define PANDA_ES_BOARD_ID_4_GPIO         2
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun const struct omap_sysinfo sysinfo = {
35*4882a593Smuzhiyun 	"Board: OMAP4 Panda\n"
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun struct omap4_scrm_regs *const scrm = (struct omap4_scrm_regs *)0x4a30a000;
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /**
41*4882a593Smuzhiyun  * @brief board_init
42*4882a593Smuzhiyun  *
43*4882a593Smuzhiyun  * @return 0
44*4882a593Smuzhiyun  */
board_init(void)45*4882a593Smuzhiyun int board_init(void)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	gpmc_init();
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	gd->bd->bi_arch_number = MACH_TYPE_OMAP4_PANDA;
50*4882a593Smuzhiyun 	gd->bd->bi_boot_params = (0x80000000 + 0x100); /* boot param addr */
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	return 0;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)55*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	return 0;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun * Routine: get_board_revision
62*4882a593Smuzhiyun * Description: Detect if we are running on a panda revision A1-A6,
63*4882a593Smuzhiyun *              or an ES panda board. This can be done by reading
64*4882a593Smuzhiyun *              the level of GPIOs and checking the processor revisions.
65*4882a593Smuzhiyun *              This should result in:
66*4882a593Smuzhiyun *			Panda 4430:
67*4882a593Smuzhiyun *              GPIO171, GPIO101, GPIO182: 0 1 1 => A1-A5
68*4882a593Smuzhiyun *              GPIO171, GPIO101, GPIO182: 1 0 1 => A6
69*4882a593Smuzhiyun *			Panda ES:
70*4882a593Smuzhiyun *              GPIO2, GPIO3, GPIO171, GPIO48, GPIO182: 0 0 0 1 1 => B1/B2
71*4882a593Smuzhiyun *              GPIO2, GPIO3, GPIO171, GPIO48, GPIO182: 0 0 1 1 1 => B3
72*4882a593Smuzhiyun */
get_board_revision(void)73*4882a593Smuzhiyun int get_board_revision(void)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	int board_id0, board_id1, board_id2;
76*4882a593Smuzhiyun 	int board_id3, board_id4;
77*4882a593Smuzhiyun 	int board_id;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	int processor_rev = omap_revision();
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/* Setup the mux for the common board ID pins (gpio 171 and 182) */
82*4882a593Smuzhiyun 	writew((IEN | M3), (*ctrl)->control_padconf_core_base + UNIPRO_TX0);
83*4882a593Smuzhiyun 	writew((IEN | M3), (*ctrl)->control_padconf_core_base + FREF_CLK2_OUT);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	board_id0 = gpio_get_value(PANDA_ULPI_PHY_TYPE_GPIO);
86*4882a593Smuzhiyun 	board_id2 = gpio_get_value(PANDA_BOARD_ID_2_GPIO);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	if ((processor_rev >= OMAP4460_ES1_0 &&
89*4882a593Smuzhiyun 	     processor_rev <= OMAP4460_ES1_1)) {
90*4882a593Smuzhiyun 		/*
91*4882a593Smuzhiyun 		 * Setup the mux for the ES specific board ID pins (gpio 101,
92*4882a593Smuzhiyun 		 * 2 and 3.
93*4882a593Smuzhiyun 		 */
94*4882a593Smuzhiyun 		writew((IEN | M3), (*ctrl)->control_padconf_core_base +
95*4882a593Smuzhiyun 				GPMC_A24);
96*4882a593Smuzhiyun 		writew((IEN | M3), (*ctrl)->control_padconf_core_base +
97*4882a593Smuzhiyun 				UNIPRO_RY0);
98*4882a593Smuzhiyun 		writew((IEN | M3), (*ctrl)->control_padconf_core_base +
99*4882a593Smuzhiyun 				UNIPRO_RX1);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 		board_id1 = gpio_get_value(PANDA_ES_BOARD_ID_1_GPIO);
102*4882a593Smuzhiyun 		board_id3 = gpio_get_value(PANDA_ES_BOARD_ID_3_GPIO);
103*4882a593Smuzhiyun 		board_id4 = gpio_get_value(PANDA_ES_BOARD_ID_4_GPIO);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
106*4882a593Smuzhiyun 		env_set("board_name", "panda-es");
107*4882a593Smuzhiyun #endif
108*4882a593Smuzhiyun 		board_id = ((board_id4 << 4) | (board_id3 << 3) |
109*4882a593Smuzhiyun 			(board_id2 << 2) | (board_id1 << 1) | (board_id0));
110*4882a593Smuzhiyun 	} else {
111*4882a593Smuzhiyun 		/* Setup the mux for the Ax specific board ID pins (gpio 101) */
112*4882a593Smuzhiyun 		writew((IEN | M3), (*ctrl)->control_padconf_core_base +
113*4882a593Smuzhiyun 				FREF_CLK2_OUT);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 		board_id1 = gpio_get_value(PANDA_BOARD_ID_1_GPIO);
116*4882a593Smuzhiyun 		board_id = ((board_id2 << 2) | (board_id1 << 1) | (board_id0));
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
119*4882a593Smuzhiyun 		if ((board_id >= 0x3) && (processor_rev == OMAP4430_ES2_3))
120*4882a593Smuzhiyun 			env_set("board_name", "panda-a4");
121*4882a593Smuzhiyun #endif
122*4882a593Smuzhiyun 	}
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	return board_id;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /**
128*4882a593Smuzhiyun  * is_panda_es_rev_b3() - Detect if we are running on rev B3 of panda board ES
129*4882a593Smuzhiyun  *
130*4882a593Smuzhiyun  *
131*4882a593Smuzhiyun  * Detect if we are running on B3 version of ES panda board,
132*4882a593Smuzhiyun  * This can be done by reading the level of GPIO 171 and checking the
133*4882a593Smuzhiyun  * processor revisions.
134*4882a593Smuzhiyun  * GPIO171: 1 => Panda ES Rev B3
135*4882a593Smuzhiyun  *
136*4882a593Smuzhiyun  * Return : return 1 if Panda ES Rev B3 , else return 0
137*4882a593Smuzhiyun  */
is_panda_es_rev_b3(void)138*4882a593Smuzhiyun u8 is_panda_es_rev_b3(void)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun         int processor_rev = omap_revision();
141*4882a593Smuzhiyun         int ret = 0;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun         if ((processor_rev >= OMAP4460_ES1_0 &&
144*4882a593Smuzhiyun              processor_rev <= OMAP4460_ES1_1)) {
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun                 /* Setup the mux for the common board ID pins (gpio 171) */
147*4882a593Smuzhiyun                 writew((IEN | M3),
148*4882a593Smuzhiyun 			(*ctrl)->control_padconf_core_base + UNIPRO_TX0);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun                 /* if processor_rev is panda ES and GPIO171 is 1,it is rev b3 */
151*4882a593Smuzhiyun                 ret = gpio_get_value(PANDA_BOARD_ID_2_GPIO);
152*4882a593Smuzhiyun         }
153*4882a593Smuzhiyun         return ret;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #ifdef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun  * emif_get_reg_dump() - emif_get_reg_dump strong function
159*4882a593Smuzhiyun  *
160*4882a593Smuzhiyun  * @emif_nr - emif base
161*4882a593Smuzhiyun  * @regs - reg dump of timing values
162*4882a593Smuzhiyun  *
163*4882a593Smuzhiyun  * Strong function to override emif_get_reg_dump weak function in sdram_elpida.c
164*4882a593Smuzhiyun  */
emif_get_reg_dump(u32 emif_nr,const struct emif_regs ** regs)165*4882a593Smuzhiyun void emif_get_reg_dump(u32 emif_nr, const struct emif_regs **regs)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	u32 omap4_rev = omap_revision();
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	/* Same devices and geometry on both EMIFs */
170*4882a593Smuzhiyun 	if (omap4_rev == OMAP4430_ES1_0)
171*4882a593Smuzhiyun 		*regs = &emif_regs_elpida_380_mhz_1cs;
172*4882a593Smuzhiyun 	else if (omap4_rev == OMAP4430_ES2_0)
173*4882a593Smuzhiyun 		*regs = &emif_regs_elpida_200_mhz_2cs;
174*4882a593Smuzhiyun 	else if (omap4_rev == OMAP4430_ES2_3)
175*4882a593Smuzhiyun 		*regs = &emif_regs_elpida_400_mhz_1cs;
176*4882a593Smuzhiyun 	else if (omap4_rev < OMAP4470_ES1_0) {
177*4882a593Smuzhiyun 		if(is_panda_es_rev_b3())
178*4882a593Smuzhiyun 			*regs = &emif_regs_elpida_400_mhz_1cs;
179*4882a593Smuzhiyun 		else
180*4882a593Smuzhiyun 			*regs = &emif_regs_elpida_400_mhz_2cs;
181*4882a593Smuzhiyun 	}
182*4882a593Smuzhiyun 	else
183*4882a593Smuzhiyun 		*regs = &emif_regs_elpida_400_mhz_1cs;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
emif_get_dmm_regs(const struct dmm_lisa_map_regs ** dmm_lisa_regs)186*4882a593Smuzhiyun void emif_get_dmm_regs(const struct dmm_lisa_map_regs
187*4882a593Smuzhiyun 						**dmm_lisa_regs)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	u32 omap_rev = omap_revision();
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	if (omap_rev == OMAP4430_ES1_0)
192*4882a593Smuzhiyun 		*dmm_lisa_regs = &lisa_map_2G_x_1_x_2;
193*4882a593Smuzhiyun 	else if (omap_rev == OMAP4430_ES2_3)
194*4882a593Smuzhiyun 		*dmm_lisa_regs = &lisa_map_2G_x_2_x_2;
195*4882a593Smuzhiyun 	else if (omap_rev < OMAP4460_ES1_0)
196*4882a593Smuzhiyun 		*dmm_lisa_regs = &lisa_map_2G_x_2_x_2;
197*4882a593Smuzhiyun 	else
198*4882a593Smuzhiyun 		*dmm_lisa_regs = &ma_lisa_map_2G_x_2_x_2;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun #endif
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /**
204*4882a593Smuzhiyun  * @brief misc_init_r - Configure Panda board specific configurations
205*4882a593Smuzhiyun  * such as power configurations, ethernet initialization as phase2 of
206*4882a593Smuzhiyun  * boot sequence
207*4882a593Smuzhiyun  *
208*4882a593Smuzhiyun  * @return 0
209*4882a593Smuzhiyun  */
misc_init_r(void)210*4882a593Smuzhiyun int misc_init_r(void)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	int phy_type;
213*4882a593Smuzhiyun 	u32 auxclk, altclksrc;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	/* EHCI is not supported on ES1.0 */
216*4882a593Smuzhiyun 	if (omap_revision() == OMAP4430_ES1_0)
217*4882a593Smuzhiyun 		return 0;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	get_board_revision();
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	gpio_direction_input(PANDA_ULPI_PHY_TYPE_GPIO);
222*4882a593Smuzhiyun 	phy_type = gpio_get_value(PANDA_ULPI_PHY_TYPE_GPIO);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	if (phy_type == 1) {
225*4882a593Smuzhiyun 		/* ULPI PHY supplied by auxclk3 derived from sys_clk */
226*4882a593Smuzhiyun 		debug("ULPI PHY supplied by auxclk3\n");
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 		auxclk = readl(&scrm->auxclk3);
229*4882a593Smuzhiyun 		/* Select sys_clk */
230*4882a593Smuzhiyun 		auxclk &= ~AUXCLK_SRCSELECT_MASK;
231*4882a593Smuzhiyun 		auxclk |=  AUXCLK_SRCSELECT_SYS_CLK << AUXCLK_SRCSELECT_SHIFT;
232*4882a593Smuzhiyun 		/* Set the divisor to 2 */
233*4882a593Smuzhiyun 		auxclk &= ~AUXCLK_CLKDIV_MASK;
234*4882a593Smuzhiyun 		auxclk |= AUXCLK_CLKDIV_2 << AUXCLK_CLKDIV_SHIFT;
235*4882a593Smuzhiyun 		/* Request auxilary clock #3 */
236*4882a593Smuzhiyun 		auxclk |= AUXCLK_ENABLE_MASK;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 		writel(auxclk, &scrm->auxclk3);
239*4882a593Smuzhiyun 	} else {
240*4882a593Smuzhiyun 		/* ULPI PHY supplied by auxclk1 derived from PER dpll */
241*4882a593Smuzhiyun 		debug("ULPI PHY supplied by auxclk1\n");
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 		auxclk = readl(&scrm->auxclk1);
244*4882a593Smuzhiyun 		/* Select per DPLL */
245*4882a593Smuzhiyun 		auxclk &= ~AUXCLK_SRCSELECT_MASK;
246*4882a593Smuzhiyun 		auxclk |=  AUXCLK_SRCSELECT_PER_DPLL << AUXCLK_SRCSELECT_SHIFT;
247*4882a593Smuzhiyun 		/* Set the divisor to 16 */
248*4882a593Smuzhiyun 		auxclk &= ~AUXCLK_CLKDIV_MASK;
249*4882a593Smuzhiyun 		auxclk |= AUXCLK_CLKDIV_16 << AUXCLK_CLKDIV_SHIFT;
250*4882a593Smuzhiyun 		/* Request auxilary clock #3 */
251*4882a593Smuzhiyun 		auxclk |= AUXCLK_ENABLE_MASK;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 		writel(auxclk, &scrm->auxclk1);
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	altclksrc = readl(&scrm->altclksrc);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	/* Activate alternate system clock supplier */
259*4882a593Smuzhiyun 	altclksrc &= ~ALTCLKSRC_MODE_MASK;
260*4882a593Smuzhiyun 	altclksrc |= ALTCLKSRC_MODE_ACTIVE;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* enable clocks */
263*4882a593Smuzhiyun 	altclksrc |= ALTCLKSRC_ENABLE_INT_MASK | ALTCLKSRC_ENABLE_EXT_MASK;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	writel(altclksrc, &scrm->altclksrc);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	omap_die_id_usbethaddr();
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	return 0;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
set_muxconf_regs(void)272*4882a593Smuzhiyun void set_muxconf_regs(void)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	do_set_mux((*ctrl)->control_padconf_core_base,
275*4882a593Smuzhiyun 		   core_padconf_array_essential,
276*4882a593Smuzhiyun 		   sizeof(core_padconf_array_essential) /
277*4882a593Smuzhiyun 		   sizeof(struct pad_conf_entry));
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	do_set_mux((*ctrl)->control_padconf_wkup_base,
280*4882a593Smuzhiyun 		   wkup_padconf_array_essential,
281*4882a593Smuzhiyun 		   sizeof(wkup_padconf_array_essential) /
282*4882a593Smuzhiyun 		   sizeof(struct pad_conf_entry));
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	if (omap_revision() >= OMAP4460_ES1_0)
285*4882a593Smuzhiyun 		do_set_mux((*ctrl)->control_padconf_wkup_base,
286*4882a593Smuzhiyun 			   wkup_padconf_array_essential_4460,
287*4882a593Smuzhiyun 			   sizeof(wkup_padconf_array_essential_4460) /
288*4882a593Smuzhiyun 			   sizeof(struct pad_conf_entry));
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun #if defined(CONFIG_MMC)
board_mmc_init(bd_t * bis)292*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	return omap_mmc_init(0, 0, 0, -1, -1);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD)
board_mmc_power_init(void)298*4882a593Smuzhiyun void board_mmc_power_init(void)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	twl6030_power_mmc_init(0);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun #endif
303*4882a593Smuzhiyun #endif
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_HCD
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun static struct omap_usbhs_board_data usbhs_bdata = {
308*4882a593Smuzhiyun 	.port_mode[0] = OMAP_EHCI_PORT_MODE_PHY,
309*4882a593Smuzhiyun 	.port_mode[1] = OMAP_USBHS_PORT_MODE_UNUSED,
310*4882a593Smuzhiyun 	.port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED,
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun 
ehci_hcd_init(int index,enum usb_init_type init,struct ehci_hccr ** hccr,struct ehci_hcor ** hcor)313*4882a593Smuzhiyun int ehci_hcd_init(int index, enum usb_init_type init,
314*4882a593Smuzhiyun 		struct ehci_hccr **hccr, struct ehci_hcor **hcor)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	int ret;
317*4882a593Smuzhiyun 	unsigned int utmi_clk;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	/* Now we can enable our port clocks */
320*4882a593Smuzhiyun 	utmi_clk = readl((void *)CM_L3INIT_HSUSBHOST_CLKCTRL);
321*4882a593Smuzhiyun 	utmi_clk |= HSUSBHOST_CLKCTRL_CLKSEL_UTMI_P1_MASK;
322*4882a593Smuzhiyun 	setbits_le32((void *)CM_L3INIT_HSUSBHOST_CLKCTRL, utmi_clk);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	ret = omap_ehci_hcd_init(index, &usbhs_bdata, hccr, hcor);
325*4882a593Smuzhiyun 	if (ret < 0)
326*4882a593Smuzhiyun 		return ret;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	return 0;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun 
ehci_hcd_stop(int index)331*4882a593Smuzhiyun int ehci_hcd_stop(int index)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	return omap_ehci_hcd_stop();
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun #endif
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun /*
338*4882a593Smuzhiyun  * get_board_rev() - get board revision
339*4882a593Smuzhiyun  */
get_board_rev(void)340*4882a593Smuzhiyun u32 get_board_rev(void)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	return 0x20;
343*4882a593Smuzhiyun }
344