1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2010
3*4882a593Smuzhiyun * Texas Instruments Incorporated, <www.ti.com>
4*4882a593Smuzhiyun * Aneesh V <aneesh@ti.com>
5*4882a593Smuzhiyun * Steve Sakoman <steve@sakoman.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <palmas.h>
11*4882a593Smuzhiyun #include <asm/arch/omap.h>
12*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
13*4882a593Smuzhiyun #include <asm/arch/mmc_host_def.h>
14*4882a593Smuzhiyun #include <tca642x.h>
15*4882a593Smuzhiyun #include <usb.h>
16*4882a593Smuzhiyun #include <linux/usb/gadget.h>
17*4882a593Smuzhiyun #include <dwc3-uboot.h>
18*4882a593Smuzhiyun #include <dwc3-omap-uboot.h>
19*4882a593Smuzhiyun #include <ti-usb-phy-uboot.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "mux_data.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #if defined(CONFIG_USB_EHCI_HCD) || defined(CONFIG_USB_XHCI_OMAP)
24*4882a593Smuzhiyun #include <sata.h>
25*4882a593Smuzhiyun #include <usb.h>
26*4882a593Smuzhiyun #include <asm/gpio.h>
27*4882a593Smuzhiyun #include <asm/mach-types.h>
28*4882a593Smuzhiyun #include <asm/arch/clock.h>
29*4882a593Smuzhiyun #include <asm/arch/ehci.h>
30*4882a593Smuzhiyun #include <asm/ehci-omap.h>
31*4882a593Smuzhiyun #include <asm/arch/sata.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define DIE_ID_REG_BASE (OMAP54XX_L4_CORE_BASE + 0x2000)
34*4882a593Smuzhiyun #define DIE_ID_REG_OFFSET 0x200
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #endif
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun const struct omap_sysinfo sysinfo = {
41*4882a593Smuzhiyun "Board: OMAP5432 uEVM\n"
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /**
45*4882a593Smuzhiyun * @brief tca642x_init - uEVM default values for the GPIO expander
46*4882a593Smuzhiyun * input reg, output reg, polarity reg, configuration reg
47*4882a593Smuzhiyun */
48*4882a593Smuzhiyun struct tca642x_bank_info tca642x_init[] = {
49*4882a593Smuzhiyun { .input_reg = 0x00,
50*4882a593Smuzhiyun .output_reg = 0x04,
51*4882a593Smuzhiyun .polarity_reg = 0x00,
52*4882a593Smuzhiyun .configuration_reg = 0x80 },
53*4882a593Smuzhiyun { .input_reg = 0x00,
54*4882a593Smuzhiyun .output_reg = 0x00,
55*4882a593Smuzhiyun .polarity_reg = 0x00,
56*4882a593Smuzhiyun .configuration_reg = 0xff },
57*4882a593Smuzhiyun { .input_reg = 0x00,
58*4882a593Smuzhiyun .output_reg = 0x00,
59*4882a593Smuzhiyun .polarity_reg = 0x00,
60*4882a593Smuzhiyun .configuration_reg = 0x40 },
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #ifdef CONFIG_USB_DWC3
64*4882a593Smuzhiyun static struct dwc3_device usb_otg_ss = {
65*4882a593Smuzhiyun .maximum_speed = USB_SPEED_SUPER,
66*4882a593Smuzhiyun .base = OMAP5XX_USB_OTG_SS_BASE,
67*4882a593Smuzhiyun .tx_fifo_resize = false,
68*4882a593Smuzhiyun .index = 0,
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static struct dwc3_omap_device usb_otg_ss_glue = {
72*4882a593Smuzhiyun .base = (void *)OMAP5XX_USB_OTG_SS_GLUE_BASE,
73*4882a593Smuzhiyun .utmi_mode = DWC3_OMAP_UTMI_MODE_SW,
74*4882a593Smuzhiyun .index = 0,
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static struct ti_usb_phy_device usb_phy_device = {
78*4882a593Smuzhiyun .pll_ctrl_base = (void *)OMAP5XX_USB3_PHY_PLL_CTRL,
79*4882a593Smuzhiyun .usb2_phy_power = (void *)OMAP5XX_USB2_PHY_POWER,
80*4882a593Smuzhiyun .usb3_phy_power = (void *)OMAP5XX_USB3_PHY_POWER,
81*4882a593Smuzhiyun .index = 0,
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
board_usb_init(int index,enum usb_init_type init)84*4882a593Smuzhiyun int board_usb_init(int index, enum usb_init_type init)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun if (index) {
87*4882a593Smuzhiyun printf("Invalid Controller Index\n");
88*4882a593Smuzhiyun return -EINVAL;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun if (init == USB_INIT_DEVICE) {
92*4882a593Smuzhiyun usb_otg_ss.dr_mode = USB_DR_MODE_PERIPHERAL;
93*4882a593Smuzhiyun usb_otg_ss_glue.vbus_id_status = OMAP_DWC3_VBUS_VALID;
94*4882a593Smuzhiyun } else {
95*4882a593Smuzhiyun usb_otg_ss.dr_mode = USB_DR_MODE_HOST;
96*4882a593Smuzhiyun usb_otg_ss_glue.vbus_id_status = OMAP_DWC3_ID_GROUND;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun enable_usb_clocks(index);
100*4882a593Smuzhiyun ti_usb_phy_uboot_init(&usb_phy_device);
101*4882a593Smuzhiyun dwc3_omap_uboot_init(&usb_otg_ss_glue);
102*4882a593Smuzhiyun dwc3_uboot_init(&usb_otg_ss);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun return 0;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
board_usb_cleanup(int index,enum usb_init_type init)107*4882a593Smuzhiyun int board_usb_cleanup(int index, enum usb_init_type init)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun if (index) {
110*4882a593Smuzhiyun printf("Invalid Controller Index\n");
111*4882a593Smuzhiyun return -EINVAL;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun ti_usb_phy_uboot_exit(index);
115*4882a593Smuzhiyun dwc3_uboot_exit(index);
116*4882a593Smuzhiyun dwc3_omap_uboot_exit(index);
117*4882a593Smuzhiyun disable_usb_clocks(index);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
usb_gadget_handle_interrupts(int index)122*4882a593Smuzhiyun int usb_gadget_handle_interrupts(int index)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun u32 status;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun status = dwc3_omap_uboot_interrupt_status(index);
127*4882a593Smuzhiyun if (status)
128*4882a593Smuzhiyun dwc3_uboot_handle_interrupt(index);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun return 0;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun #endif
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /**
135*4882a593Smuzhiyun * @brief board_init
136*4882a593Smuzhiyun *
137*4882a593Smuzhiyun * @return 0
138*4882a593Smuzhiyun */
board_init(void)139*4882a593Smuzhiyun int board_init(void)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun gpmc_init();
142*4882a593Smuzhiyun gd->bd->bi_arch_number = MACH_TYPE_OMAP5_SEVM;
143*4882a593Smuzhiyun gd->bd->bi_boot_params = (0x80000000 + 0x100); /* boot param addr */
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun tca642x_set_inital_state(CONFIG_SYS_I2C_TCA642X_ADDR, tca642x_init);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun return 0;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
board_eth_init(bd_t * bis)150*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun #if defined(CONFIG_USB_EHCI_HCD) || defined(CONFIG_USB_XHCI_OMAP)
enable_host_clocks(void)156*4882a593Smuzhiyun static void enable_host_clocks(void)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun int auxclk;
159*4882a593Smuzhiyun int hs_clk_ctrl_val = (OPTFCLKEN_HSIC60M_P3_CLK |
160*4882a593Smuzhiyun OPTFCLKEN_HSIC480M_P3_CLK |
161*4882a593Smuzhiyun OPTFCLKEN_HSIC60M_P2_CLK |
162*4882a593Smuzhiyun OPTFCLKEN_HSIC480M_P2_CLK |
163*4882a593Smuzhiyun OPTFCLKEN_UTMI_P3_CLK | OPTFCLKEN_UTMI_P2_CLK);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* Enable port 2 and 3 clocks*/
166*4882a593Smuzhiyun setbits_le32((*prcm)->cm_l3init_hsusbhost_clkctrl, hs_clk_ctrl_val);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* Enable port 2 and 3 usb host ports tll clocks*/
169*4882a593Smuzhiyun setbits_le32((*prcm)->cm_l3init_hsusbtll_clkctrl,
170*4882a593Smuzhiyun (OPTFCLKEN_USB_CH1_CLK_ENABLE | OPTFCLKEN_USB_CH2_CLK_ENABLE));
171*4882a593Smuzhiyun #ifdef CONFIG_USB_XHCI_OMAP
172*4882a593Smuzhiyun /* Enable the USB OTG Super speed clocks */
173*4882a593Smuzhiyun setbits_le32((*prcm)->cm_l3init_usb_otg_ss_clkctrl,
174*4882a593Smuzhiyun (OPTFCLKEN_REFCLK960M | OTG_SS_CLKCTRL_MODULEMODE_HW));
175*4882a593Smuzhiyun #endif
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun auxclk = readl((*prcm)->scrm_auxclk1);
178*4882a593Smuzhiyun /* Request auxilary clock */
179*4882a593Smuzhiyun auxclk |= AUXCLK_ENABLE_MASK;
180*4882a593Smuzhiyun writel(auxclk, (*prcm)->scrm_auxclk1);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun #endif
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /**
185*4882a593Smuzhiyun * @brief misc_init_r - Configure EVM board specific configurations
186*4882a593Smuzhiyun * such as power configurations, ethernet initialization as phase2 of
187*4882a593Smuzhiyun * boot sequence
188*4882a593Smuzhiyun *
189*4882a593Smuzhiyun * @return 0
190*4882a593Smuzhiyun */
misc_init_r(void)191*4882a593Smuzhiyun int misc_init_r(void)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun #ifdef CONFIG_PALMAS_POWER
194*4882a593Smuzhiyun palmas_init_settings();
195*4882a593Smuzhiyun #endif
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun omap_die_id_usbethaddr();
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun return 0;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
set_muxconf_regs(void)202*4882a593Smuzhiyun void set_muxconf_regs(void)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun do_set_mux((*ctrl)->control_padconf_core_base,
205*4882a593Smuzhiyun core_padconf_array_essential,
206*4882a593Smuzhiyun sizeof(core_padconf_array_essential) /
207*4882a593Smuzhiyun sizeof(struct pad_conf_entry));
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun do_set_mux((*ctrl)->control_padconf_wkup_base,
210*4882a593Smuzhiyun wkup_padconf_array_essential,
211*4882a593Smuzhiyun sizeof(wkup_padconf_array_essential) /
212*4882a593Smuzhiyun sizeof(struct pad_conf_entry));
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun #if defined(CONFIG_MMC)
board_mmc_init(bd_t * bis)216*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun omap_mmc_init(0, 0, 0, -1, -1);
219*4882a593Smuzhiyun omap_mmc_init(1, 0, 0, -1, -1);
220*4882a593Smuzhiyun return 0;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun #endif
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_HCD
225*4882a593Smuzhiyun static struct omap_usbhs_board_data usbhs_bdata = {
226*4882a593Smuzhiyun .port_mode[0] = OMAP_USBHS_PORT_MODE_UNUSED,
227*4882a593Smuzhiyun .port_mode[1] = OMAP_EHCI_PORT_MODE_HSIC,
228*4882a593Smuzhiyun .port_mode[2] = OMAP_EHCI_PORT_MODE_HSIC,
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
ehci_hcd_init(int index,enum usb_init_type init,struct ehci_hccr ** hccr,struct ehci_hcor ** hcor)231*4882a593Smuzhiyun int ehci_hcd_init(int index, enum usb_init_type init,
232*4882a593Smuzhiyun struct ehci_hccr **hccr, struct ehci_hcor **hcor)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun int ret;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun enable_host_clocks();
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun ret = omap_ehci_hcd_init(index, &usbhs_bdata, hccr, hcor);
239*4882a593Smuzhiyun if (ret < 0) {
240*4882a593Smuzhiyun puts("Failed to initialize ehci\n");
241*4882a593Smuzhiyun return ret;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return 0;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
ehci_hcd_stop(void)247*4882a593Smuzhiyun int ehci_hcd_stop(void)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun return omap_ehci_hcd_stop();
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
usb_hub_reset_devices(struct usb_hub_device * hub,int port)252*4882a593Smuzhiyun void usb_hub_reset_devices(struct usb_hub_device *hub, int port)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun /* The LAN9730 needs to be reset after the port power has been set. */
255*4882a593Smuzhiyun if (port == 3) {
256*4882a593Smuzhiyun gpio_direction_output(CONFIG_OMAP_EHCI_PHY3_RESET_GPIO, 0);
257*4882a593Smuzhiyun udelay(10);
258*4882a593Smuzhiyun gpio_direction_output(CONFIG_OMAP_EHCI_PHY3_RESET_GPIO, 1);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun #endif
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun #ifdef CONFIG_USB_XHCI_OMAP
264*4882a593Smuzhiyun /**
265*4882a593Smuzhiyun * @brief board_usb_init - Configure EVM board specific configurations
266*4882a593Smuzhiyun * for the LDO's and clocks for the USB blocks.
267*4882a593Smuzhiyun *
268*4882a593Smuzhiyun * @return 0
269*4882a593Smuzhiyun */
board_usb_init(int index,enum usb_init_type init)270*4882a593Smuzhiyun int board_usb_init(int index, enum usb_init_type init)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun int ret;
273*4882a593Smuzhiyun #ifdef CONFIG_PALMAS_USB_SS_PWR
274*4882a593Smuzhiyun ret = palmas_enable_ss_ldo();
275*4882a593Smuzhiyun #endif
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun enable_host_clocks();
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun return 0;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun #endif
282