1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * K2G EVM : Board initialization
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2015
5*4882a593Smuzhiyun * Texas Instruments Incorporated, <www.ti.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/arch/clock.h>
11*4882a593Smuzhiyun #include <asm/ti-common/keystone_net.h>
12*4882a593Smuzhiyun #include <asm/arch/psc_defs.h>
13*4882a593Smuzhiyun #include <asm/arch/mmc_host_def.h>
14*4882a593Smuzhiyun #include <fdtdec.h>
15*4882a593Smuzhiyun #include <i2c.h>
16*4882a593Smuzhiyun #include "mux-k2g.h"
17*4882a593Smuzhiyun #include "../common/board_detect.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define K2G_GP_AUDIO_CODEC_ADDRESS 0x1B
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun const unsigned int sysclk_array[MAX_SYSCLK] = {
22*4882a593Smuzhiyun 19200000,
23*4882a593Smuzhiyun 24000000,
24*4882a593Smuzhiyun 25000000,
25*4882a593Smuzhiyun 26000000,
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
get_external_clk(u32 clk)28*4882a593Smuzhiyun unsigned int get_external_clk(u32 clk)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun unsigned int clk_freq;
31*4882a593Smuzhiyun u8 sysclk_index = get_sysclk_index();
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun switch (clk) {
34*4882a593Smuzhiyun case sys_clk:
35*4882a593Smuzhiyun clk_freq = sysclk_array[sysclk_index];
36*4882a593Smuzhiyun break;
37*4882a593Smuzhiyun case pa_clk:
38*4882a593Smuzhiyun clk_freq = sysclk_array[sysclk_index];
39*4882a593Smuzhiyun break;
40*4882a593Smuzhiyun case tetris_clk:
41*4882a593Smuzhiyun clk_freq = sysclk_array[sysclk_index];
42*4882a593Smuzhiyun break;
43*4882a593Smuzhiyun case ddr3a_clk:
44*4882a593Smuzhiyun clk_freq = sysclk_array[sysclk_index];
45*4882a593Smuzhiyun break;
46*4882a593Smuzhiyun case uart_clk:
47*4882a593Smuzhiyun clk_freq = sysclk_array[sysclk_index];
48*4882a593Smuzhiyun break;
49*4882a593Smuzhiyun default:
50*4882a593Smuzhiyun clk_freq = 0;
51*4882a593Smuzhiyun break;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun return clk_freq;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static int arm_speeds[DEVSPEED_NUMSPDS] = {
58*4882a593Smuzhiyun SPD400,
59*4882a593Smuzhiyun SPD600,
60*4882a593Smuzhiyun SPD800,
61*4882a593Smuzhiyun SPD900,
62*4882a593Smuzhiyun SPD1000,
63*4882a593Smuzhiyun SPD900,
64*4882a593Smuzhiyun SPD800,
65*4882a593Smuzhiyun SPD600,
66*4882a593Smuzhiyun SPD400,
67*4882a593Smuzhiyun SPD200,
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun static int dev_speeds[DEVSPEED_NUMSPDS] = {
71*4882a593Smuzhiyun SPD600,
72*4882a593Smuzhiyun SPD800,
73*4882a593Smuzhiyun SPD900,
74*4882a593Smuzhiyun SPD1000,
75*4882a593Smuzhiyun SPD900,
76*4882a593Smuzhiyun SPD800,
77*4882a593Smuzhiyun SPD600,
78*4882a593Smuzhiyun SPD400,
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun static struct pll_init_data main_pll_config[MAX_SYSCLK][NUM_SPDS] = {
82*4882a593Smuzhiyun [SYSCLK_19MHz] = {
83*4882a593Smuzhiyun [SPD400] = {MAIN_PLL, 125, 3, 2},
84*4882a593Smuzhiyun [SPD600] = {MAIN_PLL, 125, 2, 2},
85*4882a593Smuzhiyun [SPD800] = {MAIN_PLL, 250, 3, 2},
86*4882a593Smuzhiyun [SPD900] = {MAIN_PLL, 187, 2, 2},
87*4882a593Smuzhiyun [SPD1000] = {MAIN_PLL, 104, 1, 2},
88*4882a593Smuzhiyun },
89*4882a593Smuzhiyun [SYSCLK_24MHz] = {
90*4882a593Smuzhiyun [SPD400] = {MAIN_PLL, 100, 3, 2},
91*4882a593Smuzhiyun [SPD600] = {MAIN_PLL, 300, 6, 2},
92*4882a593Smuzhiyun [SPD800] = {MAIN_PLL, 200, 3, 2},
93*4882a593Smuzhiyun [SPD900] = {MAIN_PLL, 75, 1, 2},
94*4882a593Smuzhiyun [SPD1000] = {MAIN_PLL, 250, 3, 2},
95*4882a593Smuzhiyun },
96*4882a593Smuzhiyun [SYSCLK_25MHz] = {
97*4882a593Smuzhiyun [SPD400] = {MAIN_PLL, 32, 1, 2},
98*4882a593Smuzhiyun [SPD600] = {MAIN_PLL, 48, 1, 2},
99*4882a593Smuzhiyun [SPD800] = {MAIN_PLL, 64, 1, 2},
100*4882a593Smuzhiyun [SPD900] = {MAIN_PLL, 72, 1, 2},
101*4882a593Smuzhiyun [SPD1000] = {MAIN_PLL, 80, 1, 2},
102*4882a593Smuzhiyun },
103*4882a593Smuzhiyun [SYSCLK_26MHz] = {
104*4882a593Smuzhiyun [SPD400] = {MAIN_PLL, 400, 13, 2},
105*4882a593Smuzhiyun [SPD600] = {MAIN_PLL, 230, 5, 2},
106*4882a593Smuzhiyun [SPD800] = {MAIN_PLL, 123, 2, 2},
107*4882a593Smuzhiyun [SPD900] = {MAIN_PLL, 69, 1, 2},
108*4882a593Smuzhiyun [SPD1000] = {MAIN_PLL, 384, 5, 2},
109*4882a593Smuzhiyun },
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun static struct pll_init_data tetris_pll_config[MAX_SYSCLK][NUM_SPDS] = {
113*4882a593Smuzhiyun [SYSCLK_19MHz] = {
114*4882a593Smuzhiyun [SPD200] = {TETRIS_PLL, 625, 6, 10},
115*4882a593Smuzhiyun [SPD400] = {TETRIS_PLL, 125, 1, 6},
116*4882a593Smuzhiyun [SPD600] = {TETRIS_PLL, 125, 1, 4},
117*4882a593Smuzhiyun [SPD800] = {TETRIS_PLL, 333, 2, 4},
118*4882a593Smuzhiyun [SPD900] = {TETRIS_PLL, 187, 2, 2},
119*4882a593Smuzhiyun [SPD1000] = {TETRIS_PLL, 104, 1, 2},
120*4882a593Smuzhiyun },
121*4882a593Smuzhiyun [SYSCLK_24MHz] = {
122*4882a593Smuzhiyun [SPD200] = {TETRIS_PLL, 250, 3, 10},
123*4882a593Smuzhiyun [SPD400] = {TETRIS_PLL, 100, 1, 6},
124*4882a593Smuzhiyun [SPD600] = {TETRIS_PLL, 100, 1, 4},
125*4882a593Smuzhiyun [SPD800] = {TETRIS_PLL, 400, 3, 4},
126*4882a593Smuzhiyun [SPD900] = {TETRIS_PLL, 75, 1, 2},
127*4882a593Smuzhiyun [SPD1000] = {TETRIS_PLL, 250, 3, 2},
128*4882a593Smuzhiyun },
129*4882a593Smuzhiyun [SYSCLK_25MHz] = {
130*4882a593Smuzhiyun [SPD200] = {TETRIS_PLL, 80, 1, 10},
131*4882a593Smuzhiyun [SPD400] = {TETRIS_PLL, 96, 1, 6},
132*4882a593Smuzhiyun [SPD600] = {TETRIS_PLL, 96, 1, 4},
133*4882a593Smuzhiyun [SPD800] = {TETRIS_PLL, 128, 1, 4},
134*4882a593Smuzhiyun [SPD900] = {TETRIS_PLL, 72, 1, 2},
135*4882a593Smuzhiyun [SPD1000] = {TETRIS_PLL, 80, 1, 2},
136*4882a593Smuzhiyun },
137*4882a593Smuzhiyun [SYSCLK_26MHz] = {
138*4882a593Smuzhiyun [SPD200] = {TETRIS_PLL, 307, 4, 10},
139*4882a593Smuzhiyun [SPD400] = {TETRIS_PLL, 369, 4, 6},
140*4882a593Smuzhiyun [SPD600] = {TETRIS_PLL, 369, 4, 4},
141*4882a593Smuzhiyun [SPD800] = {TETRIS_PLL, 123, 1, 4},
142*4882a593Smuzhiyun [SPD900] = {TETRIS_PLL, 69, 1, 2},
143*4882a593Smuzhiyun [SPD1000] = {TETRIS_PLL, 384, 5, 2},
144*4882a593Smuzhiyun },
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun static struct pll_init_data uart_pll_config[MAX_SYSCLK] = {
148*4882a593Smuzhiyun [SYSCLK_19MHz] = {UART_PLL, 160, 1, 8},
149*4882a593Smuzhiyun [SYSCLK_24MHz] = {UART_PLL, 128, 1, 8},
150*4882a593Smuzhiyun [SYSCLK_25MHz] = {UART_PLL, 768, 5, 10},
151*4882a593Smuzhiyun [SYSCLK_26MHz] = {UART_PLL, 384, 13, 2},
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static struct pll_init_data nss_pll_config[MAX_SYSCLK] = {
155*4882a593Smuzhiyun [SYSCLK_19MHz] = {NSS_PLL, 625, 6, 2},
156*4882a593Smuzhiyun [SYSCLK_24MHz] = {NSS_PLL, 250, 3, 2},
157*4882a593Smuzhiyun [SYSCLK_25MHz] = {NSS_PLL, 80, 1, 2},
158*4882a593Smuzhiyun [SYSCLK_26MHz] = {NSS_PLL, 1000, 13, 2},
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static struct pll_init_data ddr3_pll_config[MAX_SYSCLK] = {
162*4882a593Smuzhiyun [SYSCLK_19MHz] = {DDR3A_PLL, 167, 1, 16},
163*4882a593Smuzhiyun [SYSCLK_24MHz] = {DDR3A_PLL, 133, 1, 16},
164*4882a593Smuzhiyun [SYSCLK_25MHz] = {DDR3A_PLL, 128, 1, 16},
165*4882a593Smuzhiyun [SYSCLK_26MHz] = {DDR3A_PLL, 123, 1, 16},
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
get_pll_init_data(int pll)168*4882a593Smuzhiyun struct pll_init_data *get_pll_init_data(int pll)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun int speed;
171*4882a593Smuzhiyun struct pll_init_data *data = NULL;
172*4882a593Smuzhiyun u8 sysclk_index = get_sysclk_index();
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun switch (pll) {
175*4882a593Smuzhiyun case MAIN_PLL:
176*4882a593Smuzhiyun speed = get_max_dev_speed(dev_speeds);
177*4882a593Smuzhiyun data = &main_pll_config[sysclk_index][speed];
178*4882a593Smuzhiyun break;
179*4882a593Smuzhiyun case TETRIS_PLL:
180*4882a593Smuzhiyun speed = get_max_arm_speed(arm_speeds);
181*4882a593Smuzhiyun data = &tetris_pll_config[sysclk_index][speed];
182*4882a593Smuzhiyun break;
183*4882a593Smuzhiyun case NSS_PLL:
184*4882a593Smuzhiyun data = &nss_pll_config[sysclk_index];
185*4882a593Smuzhiyun break;
186*4882a593Smuzhiyun case UART_PLL:
187*4882a593Smuzhiyun data = &uart_pll_config[sysclk_index];
188*4882a593Smuzhiyun break;
189*4882a593Smuzhiyun case DDR3_PLL:
190*4882a593Smuzhiyun data = &ddr3_pll_config[sysclk_index];
191*4882a593Smuzhiyun break;
192*4882a593Smuzhiyun default:
193*4882a593Smuzhiyun data = NULL;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun return data;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun s16 divn_val[16] = {
200*4882a593Smuzhiyun -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun #if defined(CONFIG_MMC)
board_mmc_init(bd_t * bis)204*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun if (psc_enable_module(KS2_LPSC_MMC)) {
207*4882a593Smuzhiyun printf("%s module enabled failed\n", __func__);
208*4882a593Smuzhiyun return -1;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (board_is_k2g_gp())
212*4882a593Smuzhiyun omap_mmc_init(0, 0, 0, -1, -1);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun omap_mmc_init(1, 0, 0, -1, -1);
215*4882a593Smuzhiyun return 0;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun #endif
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun #if defined(CONFIG_MULTI_DTB_FIT)
board_fit_config_name_match(const char * name)220*4882a593Smuzhiyun int board_fit_config_name_match(const char *name)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun bool eeprom_read = board_ti_was_eeprom_read();
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (!strcmp(name, "keystone-k2g-generic") && !eeprom_read)
225*4882a593Smuzhiyun return 0;
226*4882a593Smuzhiyun else if (!strcmp(name, "keystone-k2g-evm") && board_ti_is("66AK2GGP"))
227*4882a593Smuzhiyun return 0;
228*4882a593Smuzhiyun else if (!strcmp(name, "keystone-k2g-ice") && board_ti_is("66AK2GIC"))
229*4882a593Smuzhiyun return 0;
230*4882a593Smuzhiyun else
231*4882a593Smuzhiyun return -1;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun #endif
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun #if defined(CONFIG_DTB_RESELECT)
k2g_alt_board_detect(void)236*4882a593Smuzhiyun static int k2g_alt_board_detect(void)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun int rc;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun rc = i2c_set_bus_num(1);
241*4882a593Smuzhiyun if (rc)
242*4882a593Smuzhiyun return rc;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun rc = i2c_probe(K2G_GP_AUDIO_CODEC_ADDRESS);
245*4882a593Smuzhiyun if (rc)
246*4882a593Smuzhiyun return rc;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun ti_i2c_eeprom_am_set("66AK2GGP", "1.0X");
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun return 0;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
k2g_reset_mux_config(void)253*4882a593Smuzhiyun static void k2g_reset_mux_config(void)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun /* Unlock the reset mux register */
256*4882a593Smuzhiyun clrbits_le32(KS2_RSTMUX8, RSTMUX_LOCK8_MASK);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* Configure BOOTCFG_RSTMUX8 for WDT event to cause a device reset */
259*4882a593Smuzhiyun clrsetbits_le32(KS2_RSTMUX8, RSTMUX_OMODE8_MASK,
260*4882a593Smuzhiyun RSTMUX_OMODE8_DEV_RESET << RSTMUX_OMODE8_SHIFT);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* lock the reset mux register to prevent any spurious writes. */
263*4882a593Smuzhiyun setbits_le32(KS2_RSTMUX8, RSTMUX_LOCK8_MASK);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
embedded_dtb_select(void)266*4882a593Smuzhiyun int embedded_dtb_select(void)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun int rc;
269*4882a593Smuzhiyun rc = ti_i2c_eeprom_am_get(CONFIG_EEPROM_BUS_ADDRESS,
270*4882a593Smuzhiyun CONFIG_EEPROM_CHIP_ADDRESS);
271*4882a593Smuzhiyun if (rc) {
272*4882a593Smuzhiyun rc = k2g_alt_board_detect();
273*4882a593Smuzhiyun if (rc) {
274*4882a593Smuzhiyun printf("Unable to do board detection\n");
275*4882a593Smuzhiyun return -1;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun fdtdec_setup();
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun k2g_mux_config();
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun k2g_reset_mux_config();
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun if (board_is_k2g_gp()) {
286*4882a593Smuzhiyun /* deassert FLASH_HOLD */
287*4882a593Smuzhiyun clrbits_le32(K2G_GPIO1_BANK2_BASE + K2G_GPIO_DIR_OFFSET,
288*4882a593Smuzhiyun BIT(9));
289*4882a593Smuzhiyun setbits_le32(K2G_GPIO1_BANK2_BASE + K2G_GPIO_SETDATA_OFFSET,
290*4882a593Smuzhiyun BIT(9));
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun return 0;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun #endif
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)298*4882a593Smuzhiyun int board_late_init(void)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_TI_I2C_BOARD_DETECT)
301*4882a593Smuzhiyun int rc;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun rc = ti_i2c_eeprom_am_get(CONFIG_EEPROM_BUS_ADDRESS,
304*4882a593Smuzhiyun CONFIG_EEPROM_CHIP_ADDRESS);
305*4882a593Smuzhiyun if (rc)
306*4882a593Smuzhiyun printf("ti_i2c_eeprom_init failed %d\n", rc);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun board_ti_set_ethaddr(1);
309*4882a593Smuzhiyun #endif
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
312*4882a593Smuzhiyun if (board_is_k2g_gp())
313*4882a593Smuzhiyun env_set("board_name", "66AK2GGP\0");
314*4882a593Smuzhiyun else if (board_is_k2g_ice())
315*4882a593Smuzhiyun env_set("board_name", "66AK2GIC\0");
316*4882a593Smuzhiyun #endif
317*4882a593Smuzhiyun return 0;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun #endif
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun #ifdef CONFIG_BOARD_EARLY_INIT_F
board_early_init_f(void)322*4882a593Smuzhiyun int board_early_init_f(void)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun init_plls();
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun k2g_mux_config();
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun return 0;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun #endif
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
spl_init_keystone_plls(void)333*4882a593Smuzhiyun void spl_init_keystone_plls(void)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun init_plls();
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun #endif
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_TI_KEYSTONE_NET
340*4882a593Smuzhiyun struct eth_priv_t eth_priv_cfg[] = {
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun .int_name = "K2G_EMAC",
343*4882a593Smuzhiyun .rx_flow = 0,
344*4882a593Smuzhiyun .phy_addr = 0,
345*4882a593Smuzhiyun .slave_port = 1,
346*4882a593Smuzhiyun .sgmii_link_type = SGMII_LINK_MAC_PHY,
347*4882a593Smuzhiyun .phy_if = PHY_INTERFACE_MODE_RGMII,
348*4882a593Smuzhiyun },
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun
get_num_eth_ports(void)351*4882a593Smuzhiyun int get_num_eth_ports(void)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun return sizeof(eth_priv_cfg) / sizeof(struct eth_priv_t);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun #endif
356