1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * K2E EVM : Board initialization
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2014
5*4882a593Smuzhiyun * Texas Instruments Incorporated, <www.ti.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <asm/arch/ddr3.h>
12*4882a593Smuzhiyun #include <asm/arch/hardware.h>
13*4882a593Smuzhiyun #include <asm/ti-common/keystone_net.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
16*4882a593Smuzhiyun
get_external_clk(u32 clk)17*4882a593Smuzhiyun unsigned int get_external_clk(u32 clk)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun unsigned int clk_freq;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun switch (clk) {
22*4882a593Smuzhiyun case sys_clk:
23*4882a593Smuzhiyun clk_freq = 100000000;
24*4882a593Smuzhiyun break;
25*4882a593Smuzhiyun case alt_core_clk:
26*4882a593Smuzhiyun clk_freq = 100000000;
27*4882a593Smuzhiyun break;
28*4882a593Smuzhiyun case pa_clk:
29*4882a593Smuzhiyun clk_freq = 100000000;
30*4882a593Smuzhiyun break;
31*4882a593Smuzhiyun case ddr3a_clk:
32*4882a593Smuzhiyun clk_freq = 100000000;
33*4882a593Smuzhiyun break;
34*4882a593Smuzhiyun default:
35*4882a593Smuzhiyun clk_freq = 0;
36*4882a593Smuzhiyun break;
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun return clk_freq;
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static struct pll_init_data core_pll_config[NUM_SPDS] = {
43*4882a593Smuzhiyun [SPD800] = CORE_PLL_800,
44*4882a593Smuzhiyun [SPD850] = CORE_PLL_850,
45*4882a593Smuzhiyun [SPD1000] = CORE_PLL_1000,
46*4882a593Smuzhiyun [SPD1250] = CORE_PLL_1250,
47*4882a593Smuzhiyun [SPD1350] = CORE_PLL_1350,
48*4882a593Smuzhiyun [SPD1400] = CORE_PLL_1400,
49*4882a593Smuzhiyun [SPD1500] = CORE_PLL_1500,
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* DEV and ARM speed definitions as specified in DEVSPEED register */
53*4882a593Smuzhiyun int speeds[DEVSPEED_NUMSPDS] = {
54*4882a593Smuzhiyun SPD850,
55*4882a593Smuzhiyun SPD1000,
56*4882a593Smuzhiyun SPD1250,
57*4882a593Smuzhiyun SPD1350,
58*4882a593Smuzhiyun SPD1400,
59*4882a593Smuzhiyun SPD1500,
60*4882a593Smuzhiyun SPD1400,
61*4882a593Smuzhiyun SPD1350,
62*4882a593Smuzhiyun SPD1250,
63*4882a593Smuzhiyun SPD1000,
64*4882a593Smuzhiyun SPD850,
65*4882a593Smuzhiyun SPD800,
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun s16 divn_val[16] = {
69*4882a593Smuzhiyun 0, 0, 1, 4, 23, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static struct pll_init_data pa_pll_config =
73*4882a593Smuzhiyun PASS_PLL_1000;
74*4882a593Smuzhiyun
get_pll_init_data(int pll)75*4882a593Smuzhiyun struct pll_init_data *get_pll_init_data(int pll)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun int speed;
78*4882a593Smuzhiyun struct pll_init_data *data;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun switch (pll) {
81*4882a593Smuzhiyun case MAIN_PLL:
82*4882a593Smuzhiyun speed = get_max_dev_speed(speeds);
83*4882a593Smuzhiyun data = &core_pll_config[speed];
84*4882a593Smuzhiyun break;
85*4882a593Smuzhiyun case PASS_PLL:
86*4882a593Smuzhiyun data = &pa_pll_config;
87*4882a593Smuzhiyun break;
88*4882a593Smuzhiyun default:
89*4882a593Smuzhiyun data = NULL;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun return data;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_TI_KEYSTONE_NET
96*4882a593Smuzhiyun struct eth_priv_t eth_priv_cfg[] = {
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun .int_name = "K2E_EMAC0",
99*4882a593Smuzhiyun .rx_flow = 0,
100*4882a593Smuzhiyun .phy_addr = 0,
101*4882a593Smuzhiyun .slave_port = 1,
102*4882a593Smuzhiyun .sgmii_link_type = SGMII_LINK_MAC_PHY,
103*4882a593Smuzhiyun .phy_if = PHY_INTERFACE_MODE_SGMII,
104*4882a593Smuzhiyun },
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun .int_name = "K2E_EMAC1",
107*4882a593Smuzhiyun .rx_flow = 8,
108*4882a593Smuzhiyun .phy_addr = 1,
109*4882a593Smuzhiyun .slave_port = 2,
110*4882a593Smuzhiyun .sgmii_link_type = SGMII_LINK_MAC_PHY,
111*4882a593Smuzhiyun .phy_if = PHY_INTERFACE_MODE_SGMII,
112*4882a593Smuzhiyun },
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun .int_name = "K2E_EMAC2",
115*4882a593Smuzhiyun .rx_flow = 16,
116*4882a593Smuzhiyun .phy_addr = 2,
117*4882a593Smuzhiyun .slave_port = 3,
118*4882a593Smuzhiyun .sgmii_link_type = SGMII_LINK_MAC_MAC_FORCED,
119*4882a593Smuzhiyun .phy_if = PHY_INTERFACE_MODE_SGMII,
120*4882a593Smuzhiyun },
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun .int_name = "K2E_EMAC3",
123*4882a593Smuzhiyun .rx_flow = 24,
124*4882a593Smuzhiyun .phy_addr = 3,
125*4882a593Smuzhiyun .slave_port = 4,
126*4882a593Smuzhiyun .sgmii_link_type = SGMII_LINK_MAC_MAC_FORCED,
127*4882a593Smuzhiyun .phy_if = PHY_INTERFACE_MODE_SGMII,
128*4882a593Smuzhiyun },
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun .int_name = "K2E_EMAC4",
131*4882a593Smuzhiyun .rx_flow = 32,
132*4882a593Smuzhiyun .phy_addr = 4,
133*4882a593Smuzhiyun .slave_port = 5,
134*4882a593Smuzhiyun .sgmii_link_type = SGMII_LINK_MAC_MAC_FORCED,
135*4882a593Smuzhiyun .phy_if = PHY_INTERFACE_MODE_SGMII,
136*4882a593Smuzhiyun },
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun .int_name = "K2E_EMAC5",
139*4882a593Smuzhiyun .rx_flow = 40,
140*4882a593Smuzhiyun .phy_addr = 5,
141*4882a593Smuzhiyun .slave_port = 6,
142*4882a593Smuzhiyun .sgmii_link_type = SGMII_LINK_MAC_MAC_FORCED,
143*4882a593Smuzhiyun .phy_if = PHY_INTERFACE_MODE_SGMII,
144*4882a593Smuzhiyun },
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun .int_name = "K2E_EMAC6",
147*4882a593Smuzhiyun .rx_flow = 48,
148*4882a593Smuzhiyun .phy_addr = 6,
149*4882a593Smuzhiyun .slave_port = 7,
150*4882a593Smuzhiyun .sgmii_link_type = SGMII_LINK_MAC_MAC_FORCED,
151*4882a593Smuzhiyun .phy_if = PHY_INTERFACE_MODE_SGMII,
152*4882a593Smuzhiyun },
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun .int_name = "K2E_EMAC7",
155*4882a593Smuzhiyun .rx_flow = 56,
156*4882a593Smuzhiyun .phy_addr = 7,
157*4882a593Smuzhiyun .slave_port = 8,
158*4882a593Smuzhiyun .sgmii_link_type = SGMII_LINK_MAC_MAC_FORCED,
159*4882a593Smuzhiyun .phy_if = PHY_INTERFACE_MODE_SGMII,
160*4882a593Smuzhiyun },
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
get_num_eth_ports(void)163*4882a593Smuzhiyun int get_num_eth_ports(void)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun return sizeof(eth_priv_cfg) / sizeof(struct eth_priv_t);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun #endif
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #if defined(CONFIG_MULTI_DTB_FIT)
board_fit_config_name_match(const char * name)170*4882a593Smuzhiyun int board_fit_config_name_match(const char *name)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun if (!strcmp(name, "keystone-k2e-evm"))
173*4882a593Smuzhiyun return 0;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun return -1;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun #endif
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun #if defined(CONFIG_BOARD_EARLY_INIT_F)
board_early_init_f(void)180*4882a593Smuzhiyun int board_early_init_f(void)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun init_plls();
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun return 0;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun #endif
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
spl_init_keystone_plls(void)189*4882a593Smuzhiyun void spl_init_keystone_plls(void)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun init_plls();
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun #endif
194