1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Keystone : Board initialization
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2014
5*4882a593Smuzhiyun * Texas Instruments Incorporated, <www.ti.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include "board.h"
12*4882a593Smuzhiyun #include <spl.h>
13*4882a593Smuzhiyun #include <exports.h>
14*4882a593Smuzhiyun #include <fdt_support.h>
15*4882a593Smuzhiyun #include <asm/arch/ddr3.h>
16*4882a593Smuzhiyun #include <asm/arch/psc_defs.h>
17*4882a593Smuzhiyun #include <asm/arch/clock.h>
18*4882a593Smuzhiyun #include <asm/ti-common/ti-aemif.h>
19*4882a593Smuzhiyun #include <asm/ti-common/keystone_net.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #if defined(CONFIG_TI_AEMIF)
24*4882a593Smuzhiyun static struct aemif_config aemif_configs[] = {
25*4882a593Smuzhiyun { /* CS0 */
26*4882a593Smuzhiyun .mode = AEMIF_MODE_NAND,
27*4882a593Smuzhiyun .wr_setup = 0xf,
28*4882a593Smuzhiyun .wr_strobe = 0x3f,
29*4882a593Smuzhiyun .wr_hold = 7,
30*4882a593Smuzhiyun .rd_setup = 0xf,
31*4882a593Smuzhiyun .rd_strobe = 0x3f,
32*4882a593Smuzhiyun .rd_hold = 7,
33*4882a593Smuzhiyun .turn_around = 3,
34*4882a593Smuzhiyun .width = AEMIF_WIDTH_8,
35*4882a593Smuzhiyun },
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun
dram_init(void)39*4882a593Smuzhiyun int dram_init(void)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun u32 ddr3_size;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun ddr3_size = ddr3_init();
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun gd->ram_size = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE,
46*4882a593Smuzhiyun CONFIG_MAX_RAM_BANK_SIZE);
47*4882a593Smuzhiyun #if defined(CONFIG_TI_AEMIF)
48*4882a593Smuzhiyun if (!board_is_k2g_ice())
49*4882a593Smuzhiyun aemif_init(ARRAY_SIZE(aemif_configs), aemif_configs);
50*4882a593Smuzhiyun #endif
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun if (!board_is_k2g_ice()) {
53*4882a593Smuzhiyun if (ddr3_size)
54*4882a593Smuzhiyun ddr3_init_ecc(KS2_DDR3A_EMIF_CTRL_BASE, ddr3_size);
55*4882a593Smuzhiyun else
56*4882a593Smuzhiyun ddr3_init_ecc(KS2_DDR3A_EMIF_CTRL_BASE,
57*4882a593Smuzhiyun gd->ram_size >> 30);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun return 0;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
board_init(void)63*4882a593Smuzhiyun int board_init(void)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun return 0;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_TI_KEYSTONE_NET
71*4882a593Smuzhiyun #ifndef CONFIG_DM_ETH
get_eth_env_param(char * env_name)72*4882a593Smuzhiyun int get_eth_env_param(char *env_name)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun char *env;
75*4882a593Smuzhiyun int res = -1;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun env = env_get(env_name);
78*4882a593Smuzhiyun if (env)
79*4882a593Smuzhiyun res = simple_strtol(env, NULL, 0);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun return res;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
board_eth_init(bd_t * bis)84*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun int j;
87*4882a593Smuzhiyun int res;
88*4882a593Smuzhiyun int port_num;
89*4882a593Smuzhiyun char link_type_name[32];
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun if (cpu_is_k2g())
92*4882a593Smuzhiyun writel(KS2_ETHERNET_RGMII, KS2_ETHERNET_CFG);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* By default, select PA PLL clock as PA clock source */
95*4882a593Smuzhiyun #ifndef CONFIG_SOC_K2G
96*4882a593Smuzhiyun if (psc_enable_module(KS2_LPSC_PA))
97*4882a593Smuzhiyun return -1;
98*4882a593Smuzhiyun #endif
99*4882a593Smuzhiyun if (psc_enable_module(KS2_LPSC_CPGMAC))
100*4882a593Smuzhiyun return -1;
101*4882a593Smuzhiyun if (psc_enable_module(KS2_LPSC_CRYPTO))
102*4882a593Smuzhiyun return -1;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun if (cpu_is_k2e() || cpu_is_k2l())
105*4882a593Smuzhiyun pll_pa_clk_sel();
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun port_num = get_num_eth_ports();
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun for (j = 0; j < port_num; j++) {
110*4882a593Smuzhiyun sprintf(link_type_name, "sgmii%d_link_type", j);
111*4882a593Smuzhiyun res = get_eth_env_param(link_type_name);
112*4882a593Smuzhiyun if (res >= 0)
113*4882a593Smuzhiyun eth_priv_cfg[j].sgmii_link_type = res;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun keystone2_emac_initialize(ð_priv_cfg[j]);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun return 0;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun #endif
121*4882a593Smuzhiyun #endif
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
spl_board_init(void)124*4882a593Smuzhiyun void spl_board_init(void)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun spl_init_keystone_plls();
127*4882a593Smuzhiyun preloader_console_init();
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
spl_boot_device(void)130*4882a593Smuzhiyun u32 spl_boot_device(void)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun #if defined(CONFIG_SPL_SPI_LOAD)
133*4882a593Smuzhiyun return BOOT_DEVICE_SPI;
134*4882a593Smuzhiyun #else
135*4882a593Smuzhiyun puts("Unknown boot device\n");
136*4882a593Smuzhiyun hang();
137*4882a593Smuzhiyun #endif
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun #endif
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun #ifdef CONFIG_OF_BOARD_SETUP
ft_board_setup(void * blob,bd_t * bd)142*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun int lpae;
145*4882a593Smuzhiyun char *env;
146*4882a593Smuzhiyun char *endp;
147*4882a593Smuzhiyun int nbanks;
148*4882a593Smuzhiyun u64 size[2];
149*4882a593Smuzhiyun u64 start[2];
150*4882a593Smuzhiyun int nodeoffset;
151*4882a593Smuzhiyun u32 ddr3a_size;
152*4882a593Smuzhiyun int unitrd_fixup = 0;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun env = env_get("mem_lpae");
155*4882a593Smuzhiyun lpae = env && simple_strtol(env, NULL, 0);
156*4882a593Smuzhiyun env = env_get("uinitrd_fixup");
157*4882a593Smuzhiyun unitrd_fixup = env && simple_strtol(env, NULL, 0);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun ddr3a_size = 0;
160*4882a593Smuzhiyun if (lpae) {
161*4882a593Smuzhiyun ddr3a_size = ddr3_get_size();
162*4882a593Smuzhiyun if ((ddr3a_size != 8) && (ddr3a_size != 4))
163*4882a593Smuzhiyun ddr3a_size = 0;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun nbanks = 1;
167*4882a593Smuzhiyun start[0] = bd->bi_dram[0].start;
168*4882a593Smuzhiyun size[0] = bd->bi_dram[0].size;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /* adjust memory start address for LPAE */
171*4882a593Smuzhiyun if (lpae) {
172*4882a593Smuzhiyun start[0] -= CONFIG_SYS_SDRAM_BASE;
173*4882a593Smuzhiyun start[0] += CONFIG_SYS_LPAE_SDRAM_BASE;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun if ((size[0] == 0x80000000) && (ddr3a_size != 0)) {
177*4882a593Smuzhiyun size[1] = ((u64)ddr3a_size - 2) << 30;
178*4882a593Smuzhiyun start[1] = 0x880000000;
179*4882a593Smuzhiyun nbanks++;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* reserve memory at start of bank */
183*4882a593Smuzhiyun env = env_get("mem_reserve_head");
184*4882a593Smuzhiyun if (env) {
185*4882a593Smuzhiyun start[0] += ustrtoul(env, &endp, 0);
186*4882a593Smuzhiyun size[0] -= ustrtoul(env, &endp, 0);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun env = env_get("mem_reserve");
190*4882a593Smuzhiyun if (env)
191*4882a593Smuzhiyun size[0] -= ustrtoul(env, &endp, 0);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun fdt_fixup_memory_banks(blob, start, size, nbanks);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* Fix up the initrd */
196*4882a593Smuzhiyun if (lpae && unitrd_fixup) {
197*4882a593Smuzhiyun int err;
198*4882a593Smuzhiyun u32 *prop1, *prop2;
199*4882a593Smuzhiyun u64 initrd_start, initrd_end;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun nodeoffset = fdt_path_offset(blob, "/chosen");
202*4882a593Smuzhiyun if (nodeoffset >= 0) {
203*4882a593Smuzhiyun prop1 = (u32 *)fdt_getprop(blob, nodeoffset,
204*4882a593Smuzhiyun "linux,initrd-start", NULL);
205*4882a593Smuzhiyun prop2 = (u32 *)fdt_getprop(blob, nodeoffset,
206*4882a593Smuzhiyun "linux,initrd-end", NULL);
207*4882a593Smuzhiyun if (prop1 && prop2) {
208*4882a593Smuzhiyun initrd_start = __be32_to_cpu(*prop1);
209*4882a593Smuzhiyun initrd_start -= CONFIG_SYS_SDRAM_BASE;
210*4882a593Smuzhiyun initrd_start += CONFIG_SYS_LPAE_SDRAM_BASE;
211*4882a593Smuzhiyun initrd_start = __cpu_to_be64(initrd_start);
212*4882a593Smuzhiyun initrd_end = __be32_to_cpu(*prop2);
213*4882a593Smuzhiyun initrd_end -= CONFIG_SYS_SDRAM_BASE;
214*4882a593Smuzhiyun initrd_end += CONFIG_SYS_LPAE_SDRAM_BASE;
215*4882a593Smuzhiyun initrd_end = __cpu_to_be64(initrd_end);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun err = fdt_delprop(blob, nodeoffset,
218*4882a593Smuzhiyun "linux,initrd-start");
219*4882a593Smuzhiyun if (err < 0)
220*4882a593Smuzhiyun puts("error deleting initrd-start\n");
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun err = fdt_delprop(blob, nodeoffset,
223*4882a593Smuzhiyun "linux,initrd-end");
224*4882a593Smuzhiyun if (err < 0)
225*4882a593Smuzhiyun puts("error deleting initrd-end\n");
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun err = fdt_setprop(blob, nodeoffset,
228*4882a593Smuzhiyun "linux,initrd-start",
229*4882a593Smuzhiyun &initrd_start,
230*4882a593Smuzhiyun sizeof(initrd_start));
231*4882a593Smuzhiyun if (err < 0)
232*4882a593Smuzhiyun puts("error adding initrd-start\n");
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun err = fdt_setprop(blob, nodeoffset,
235*4882a593Smuzhiyun "linux,initrd-end",
236*4882a593Smuzhiyun &initrd_end,
237*4882a593Smuzhiyun sizeof(initrd_end));
238*4882a593Smuzhiyun if (err < 0)
239*4882a593Smuzhiyun puts("error adding linux,initrd-end\n");
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return 0;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
ft_board_setup_ex(void * blob,bd_t * bd)247*4882a593Smuzhiyun void ft_board_setup_ex(void *blob, bd_t *bd)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun int lpae;
250*4882a593Smuzhiyun u64 size;
251*4882a593Smuzhiyun char *env;
252*4882a593Smuzhiyun u64 *reserve_start;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun env = env_get("mem_lpae");
255*4882a593Smuzhiyun lpae = env && simple_strtol(env, NULL, 0);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun if (lpae) {
258*4882a593Smuzhiyun /*
259*4882a593Smuzhiyun * the initrd and other reserved memory areas are
260*4882a593Smuzhiyun * embedded in in the DTB itslef. fix up these addresses
261*4882a593Smuzhiyun * to 36 bit format
262*4882a593Smuzhiyun */
263*4882a593Smuzhiyun reserve_start = (u64 *)((char *)blob +
264*4882a593Smuzhiyun fdt_off_mem_rsvmap(blob));
265*4882a593Smuzhiyun while (1) {
266*4882a593Smuzhiyun *reserve_start = __cpu_to_be64(*reserve_start);
267*4882a593Smuzhiyun size = __cpu_to_be64(*(reserve_start + 1));
268*4882a593Smuzhiyun if (size) {
269*4882a593Smuzhiyun *reserve_start -= CONFIG_SYS_SDRAM_BASE;
270*4882a593Smuzhiyun *reserve_start +=
271*4882a593Smuzhiyun CONFIG_SYS_LPAE_SDRAM_BASE;
272*4882a593Smuzhiyun *reserve_start =
273*4882a593Smuzhiyun __cpu_to_be64(*reserve_start);
274*4882a593Smuzhiyun } else {
275*4882a593Smuzhiyun break;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun reserve_start += 2;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun ddr3_check_ecc_int(KS2_DDR3A_EMIF_CTRL_BASE);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun #endif /* CONFIG_OF_BOARD_SETUP */
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun #if defined(CONFIG_DTB_RESELECT)
embedded_dtb_select(void)286*4882a593Smuzhiyun int __weak embedded_dtb_select(void)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun return 0;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun #endif
291