1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2004-2011
3*4882a593Smuzhiyun * Texas Instruments, <www.ti.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author :
6*4882a593Smuzhiyun * Manikandan Pillai <mani.pillai@ti.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Derived from Beagle Board and 3430 SDP code by
9*4882a593Smuzhiyun * Richard Woodruff <r-woodruff2@ti.com>
10*4882a593Smuzhiyun * Syed Mohammed Khasim <khasim@ti.com>
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun #include <common.h>
15*4882a593Smuzhiyun #include <dm.h>
16*4882a593Smuzhiyun #include <ns16550.h>
17*4882a593Smuzhiyun #include <netdev.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #include <asm/arch/mem.h>
20*4882a593Smuzhiyun #include <asm/arch/mux.h>
21*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
22*4882a593Smuzhiyun #include <asm/arch/mmc_host_def.h>
23*4882a593Smuzhiyun #include <asm/gpio.h>
24*4882a593Smuzhiyun #include <i2c.h>
25*4882a593Smuzhiyun #include <twl4030.h>
26*4882a593Smuzhiyun #include <asm/mach-types.h>
27*4882a593Smuzhiyun #include <asm/omap_musb.h>
28*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
29*4882a593Smuzhiyun #include <linux/usb/ch9.h>
30*4882a593Smuzhiyun #include <linux/usb/gadget.h>
31*4882a593Smuzhiyun #include <linux/usb/musb.h>
32*4882a593Smuzhiyun #include "evm.h"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_HCD
35*4882a593Smuzhiyun #include <usb.h>
36*4882a593Smuzhiyun #include <asm/ehci-omap.h>
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define OMAP3EVM_GPIO_ETH_RST_GEN1 64
40*4882a593Smuzhiyun #define OMAP3EVM_GPIO_ETH_RST_GEN2 7
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static const struct ns16550_platdata omap3_evm_serial = {
45*4882a593Smuzhiyun .base = OMAP34XX_UART1,
46*4882a593Smuzhiyun .reg_shift = 2,
47*4882a593Smuzhiyun .clock = V_NS16550_CLK,
48*4882a593Smuzhiyun .fcr = UART_FCR_DEFVAL,
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun U_BOOT_DEVICE(omap3_evm_uart) = {
52*4882a593Smuzhiyun "ns16550_serial",
53*4882a593Smuzhiyun &omap3_evm_serial
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static u32 omap3_evm_version;
57*4882a593Smuzhiyun
get_omap3_evm_rev(void)58*4882a593Smuzhiyun u32 get_omap3_evm_rev(void)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun return omap3_evm_version;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
omap3_evm_get_revision(void)63*4882a593Smuzhiyun static void omap3_evm_get_revision(void)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET)
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun * Board revision can be ascertained only by identifying
68*4882a593Smuzhiyun * the Ethernet chipset.
69*4882a593Smuzhiyun */
70*4882a593Smuzhiyun unsigned int smsc_id;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* Ethernet PHY ID is stored at ID_REV register */
73*4882a593Smuzhiyun smsc_id = readl(CONFIG_SMC911X_BASE + 0x50) & 0xFFFF0000;
74*4882a593Smuzhiyun printf("Read back SMSC id 0x%x\n", smsc_id);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun switch (smsc_id) {
77*4882a593Smuzhiyun /* SMSC9115 chipset */
78*4882a593Smuzhiyun case 0x01150000:
79*4882a593Smuzhiyun omap3_evm_version = OMAP3EVM_BOARD_GEN_1;
80*4882a593Smuzhiyun break;
81*4882a593Smuzhiyun /* SMSC 9220 chipset */
82*4882a593Smuzhiyun case 0x92200000:
83*4882a593Smuzhiyun default:
84*4882a593Smuzhiyun omap3_evm_version = OMAP3EVM_BOARD_GEN_2;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun #else /* !CONFIG_CMD_NET */
87*4882a593Smuzhiyun #if defined(CONFIG_STATIC_BOARD_REV)
88*4882a593Smuzhiyun /* Look for static defintion of the board revision */
89*4882a593Smuzhiyun omap3_evm_version = CONFIG_STATIC_BOARD_REV;
90*4882a593Smuzhiyun #else
91*4882a593Smuzhiyun /* Fallback to the default above */
92*4882a593Smuzhiyun omap3_evm_version = OMAP3EVM_BOARD_GEN_2;
93*4882a593Smuzhiyun #endif /* CONFIG_STATIC_BOARD_REV */
94*4882a593Smuzhiyun #endif /* CONFIG_CMD_NET */
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #if defined(CONFIG_USB_MUSB_GADGET) || defined(CONFIG_USB_MUSB_HOST)
98*4882a593Smuzhiyun /* MUSB port on OMAP3EVM Rev >= E requires extvbus programming. */
omap3_evm_need_extvbus(void)99*4882a593Smuzhiyun u8 omap3_evm_need_extvbus(void)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun u8 retval = 0;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun if (get_omap3_evm_rev() >= OMAP3EVM_BOARD_GEN_2)
104*4882a593Smuzhiyun retval = 1;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun return retval;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun #endif /* CONFIG_USB_MUSB_{GADGET,HOST} */
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /*
111*4882a593Smuzhiyun * Routine: board_init
112*4882a593Smuzhiyun * Description: Early hardware init.
113*4882a593Smuzhiyun */
board_init(void)114*4882a593Smuzhiyun int board_init(void)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun gpmc_init(); /* in SRAM or SDRAM, finish GPMC */
117*4882a593Smuzhiyun /* board id for Linux */
118*4882a593Smuzhiyun gd->bd->bi_arch_number = MACH_TYPE_OMAP3EVM;
119*4882a593Smuzhiyun /* boot param addr */
120*4882a593Smuzhiyun gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun return 0;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #if defined(CONFIG_SPL_OS_BOOT)
spl_start_uboot(void)126*4882a593Smuzhiyun int spl_start_uboot(void)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun /* break into full u-boot on 'c' */
129*4882a593Smuzhiyun if (serial_tstc() && serial_getc() == 'c')
130*4882a593Smuzhiyun return 1;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun return 0;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun #endif /* CONFIG_SPL_OS_BOOT */
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun #if defined(CONFIG_SPL_BUILD)
137*4882a593Smuzhiyun /*
138*4882a593Smuzhiyun * Routine: get_board_mem_timings
139*4882a593Smuzhiyun * Description: If we use SPL then there is no x-loader nor config header
140*4882a593Smuzhiyun * so we have to setup the DDR timings ourself on the first bank. This
141*4882a593Smuzhiyun * provides the timing values back to the function that configures
142*4882a593Smuzhiyun * the memory.
143*4882a593Smuzhiyun */
get_board_mem_timings(struct board_sdrc_timings * timings)144*4882a593Smuzhiyun void get_board_mem_timings(struct board_sdrc_timings *timings)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun int pop_mfr, pop_id;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /*
149*4882a593Smuzhiyun * We need to identify what PoP memory is on the board so that
150*4882a593Smuzhiyun * we know what timings to use. To map the ID values please see
151*4882a593Smuzhiyun * nand_ids.c
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun identify_nand_chip(&pop_mfr, &pop_id);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun if (pop_mfr == NAND_MFR_HYNIX && pop_id == 0xbc) {
156*4882a593Smuzhiyun /* 256MB DDR */
157*4882a593Smuzhiyun timings->mcfg = HYNIX_V_MCFG_200(256 << 20);
158*4882a593Smuzhiyun timings->ctrla = HYNIX_V_ACTIMA_200;
159*4882a593Smuzhiyun timings->ctrlb = HYNIX_V_ACTIMB_200;
160*4882a593Smuzhiyun } else {
161*4882a593Smuzhiyun /* 128MB DDR */
162*4882a593Smuzhiyun timings->mcfg = MICRON_V_MCFG_165(128 << 20);
163*4882a593Smuzhiyun timings->ctrla = MICRON_V_ACTIMA_165;
164*4882a593Smuzhiyun timings->ctrlb = MICRON_V_ACTIMB_165;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_165MHz;
167*4882a593Smuzhiyun timings->mr = MICRON_V_MR_165;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun #endif /* CONFIG_SPL_BUILD */
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #if defined(CONFIG_USB_MUSB_OMAP2PLUS)
172*4882a593Smuzhiyun static struct musb_hdrc_config musb_config = {
173*4882a593Smuzhiyun .multipoint = 1,
174*4882a593Smuzhiyun .dyn_fifo = 1,
175*4882a593Smuzhiyun .num_eps = 16,
176*4882a593Smuzhiyun .ram_bits = 12,
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static struct omap_musb_board_data musb_board_data = {
180*4882a593Smuzhiyun .interface_type = MUSB_INTERFACE_ULPI,
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun static struct musb_hdrc_platform_data musb_plat = {
184*4882a593Smuzhiyun #if defined(CONFIG_USB_MUSB_HOST)
185*4882a593Smuzhiyun .mode = MUSB_HOST,
186*4882a593Smuzhiyun #elif defined(CONFIG_USB_MUSB_GADGET)
187*4882a593Smuzhiyun .mode = MUSB_PERIPHERAL,
188*4882a593Smuzhiyun #else
189*4882a593Smuzhiyun #error "Please define either CONFIG_USB_MUSB_HOST or CONFIG_USB_MUSB_GADGET"
190*4882a593Smuzhiyun #endif /* CONFIG_USB_MUSB_{GADGET,HOST} */
191*4882a593Smuzhiyun .config = &musb_config,
192*4882a593Smuzhiyun .power = 100,
193*4882a593Smuzhiyun .platform_ops = &omap2430_ops,
194*4882a593Smuzhiyun .board_data = &musb_board_data,
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun #endif /* CONFIG_USB_MUSB_OMAP2PLUS */
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /*
199*4882a593Smuzhiyun * Routine: misc_init_r
200*4882a593Smuzhiyun * Description: Init ethernet (done here so udelay works)
201*4882a593Smuzhiyun */
misc_init_r(void)202*4882a593Smuzhiyun int misc_init_r(void)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun twl4030_power_init();
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_OMAP24XX
207*4882a593Smuzhiyun i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE);
208*4882a593Smuzhiyun #endif
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET)
211*4882a593Smuzhiyun setup_net_chip();
212*4882a593Smuzhiyun #endif
213*4882a593Smuzhiyun omap3_evm_get_revision();
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET)
216*4882a593Smuzhiyun reset_net_chip();
217*4882a593Smuzhiyun #endif
218*4882a593Smuzhiyun omap_die_id_display();
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun #if defined(CONFIG_USB_MUSB_OMAP2PLUS)
221*4882a593Smuzhiyun musb_register(&musb_plat, &musb_board_data, (void *)MUSB_BASE);
222*4882a593Smuzhiyun #endif
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun #if defined(CONFIG_USB_ETHER) && defined(CONFIG_USB_MUSB_GADGET)
225*4882a593Smuzhiyun omap_die_id_usbethaddr();
226*4882a593Smuzhiyun #endif
227*4882a593Smuzhiyun return 0;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /*
231*4882a593Smuzhiyun * Routine: set_muxconf_regs
232*4882a593Smuzhiyun * Description: Setting up the configuration Mux registers specific to the
233*4882a593Smuzhiyun * hardware. Many pins need to be moved from protect to primary
234*4882a593Smuzhiyun * mode.
235*4882a593Smuzhiyun */
set_muxconf_regs(void)236*4882a593Smuzhiyun void set_muxconf_regs(void)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun MUX_EVM();
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET)
242*4882a593Smuzhiyun /*
243*4882a593Smuzhiyun * Routine: setup_net_chip
244*4882a593Smuzhiyun * Description: Setting up the configuration GPMC registers specific to the
245*4882a593Smuzhiyun * Ethernet hardware.
246*4882a593Smuzhiyun */
setup_net_chip(void)247*4882a593Smuzhiyun static void setup_net_chip(void)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun struct ctrl *ctrl_base = (struct ctrl *)OMAP34XX_CTRL_BASE;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* Configure GPMC registers */
252*4882a593Smuzhiyun writel(NET_GPMC_CONFIG1, &gpmc_cfg->cs[5].config1);
253*4882a593Smuzhiyun writel(NET_GPMC_CONFIG2, &gpmc_cfg->cs[5].config2);
254*4882a593Smuzhiyun writel(NET_GPMC_CONFIG3, &gpmc_cfg->cs[5].config3);
255*4882a593Smuzhiyun writel(NET_GPMC_CONFIG4, &gpmc_cfg->cs[5].config4);
256*4882a593Smuzhiyun writel(NET_GPMC_CONFIG5, &gpmc_cfg->cs[5].config5);
257*4882a593Smuzhiyun writel(NET_GPMC_CONFIG6, &gpmc_cfg->cs[5].config6);
258*4882a593Smuzhiyun writel(NET_GPMC_CONFIG7, &gpmc_cfg->cs[5].config7);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* Enable off mode for NWE in PADCONF_GPMC_NWE register */
261*4882a593Smuzhiyun writew(readw(&ctrl_base ->gpmc_nwe) | 0x0E00, &ctrl_base->gpmc_nwe);
262*4882a593Smuzhiyun /* Enable off mode for NOE in PADCONF_GPMC_NADV_ALE register */
263*4882a593Smuzhiyun writew(readw(&ctrl_base->gpmc_noe) | 0x0E00, &ctrl_base->gpmc_noe);
264*4882a593Smuzhiyun /* Enable off mode for ALE in PADCONF_GPMC_NADV_ALE register */
265*4882a593Smuzhiyun writew(readw(&ctrl_base->gpmc_nadv_ale) | 0x0E00,
266*4882a593Smuzhiyun &ctrl_base->gpmc_nadv_ale);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /**
270*4882a593Smuzhiyun * Reset the ethernet chip.
271*4882a593Smuzhiyun */
reset_net_chip(void)272*4882a593Smuzhiyun static void reset_net_chip(void)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun int ret;
275*4882a593Smuzhiyun int rst_gpio;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun if (get_omap3_evm_rev() == OMAP3EVM_BOARD_GEN_1) {
278*4882a593Smuzhiyun rst_gpio = OMAP3EVM_GPIO_ETH_RST_GEN1;
279*4882a593Smuzhiyun } else {
280*4882a593Smuzhiyun rst_gpio = OMAP3EVM_GPIO_ETH_RST_GEN2;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun ret = gpio_request(rst_gpio, "");
284*4882a593Smuzhiyun if (ret < 0) {
285*4882a593Smuzhiyun printf("Unable to get GPIO %d\n", rst_gpio);
286*4882a593Smuzhiyun return ;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* Configure as output */
290*4882a593Smuzhiyun gpio_direction_output(rst_gpio, 0);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* Send a pulse on the GPIO pin */
293*4882a593Smuzhiyun gpio_set_value(rst_gpio, 1);
294*4882a593Smuzhiyun udelay(1);
295*4882a593Smuzhiyun gpio_set_value(rst_gpio, 0);
296*4882a593Smuzhiyun udelay(1);
297*4882a593Smuzhiyun gpio_set_value(rst_gpio, 1);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
board_eth_init(bd_t * bis)300*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun int rc = 0;
303*4882a593Smuzhiyun #if defined(CONFIG_SMC911X)
304*4882a593Smuzhiyun #define STR_ENV_ETHADDR "ethaddr"
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun struct eth_device *dev;
307*4882a593Smuzhiyun uchar eth_addr[6];
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun if (!eth_env_get_enetaddr(STR_ENV_ETHADDR, eth_addr)) {
312*4882a593Smuzhiyun dev = eth_get_dev_by_index(0);
313*4882a593Smuzhiyun if (dev) {
314*4882a593Smuzhiyun eth_env_set_enetaddr(STR_ENV_ETHADDR, dev->enetaddr);
315*4882a593Smuzhiyun } else {
316*4882a593Smuzhiyun printf("omap3evm: Couldn't get eth device\n");
317*4882a593Smuzhiyun rc = -1;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun #endif /* CONFIG_SMC911X */
321*4882a593Smuzhiyun return rc;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun #endif /* CONFIG_CMD_NET */
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun #if defined(CONFIG_MMC)
board_mmc_init(bd_t * bis)326*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun return omap_mmc_init(0, 0, 0, -1, -1);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
board_mmc_power_init(void)331*4882a593Smuzhiyun void board_mmc_power_init(void)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun twl4030_power_mmc_init(0);
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun #endif /* CONFIG_MMC */
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun #if defined(CONFIG_USB_EHCI_HCD) && !defined(CONFIG_SPL_BUILD)
338*4882a593Smuzhiyun /* Call usb_stop() before starting the kernel */
show_boot_progress(int val)339*4882a593Smuzhiyun void show_boot_progress(int val)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun if (val == BOOTSTAGE_ID_RUN_OS)
342*4882a593Smuzhiyun usb_stop();
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun static struct omap_usbhs_board_data usbhs_bdata = {
346*4882a593Smuzhiyun .port_mode[0] = OMAP_USBHS_PORT_MODE_UNUSED,
347*4882a593Smuzhiyun .port_mode[1] = OMAP_EHCI_PORT_MODE_PHY,
348*4882a593Smuzhiyun .port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun
ehci_hcd_init(int index,enum usb_init_type init,struct ehci_hccr ** hccr,struct ehci_hcor ** hcor)351*4882a593Smuzhiyun int ehci_hcd_init(int index, enum usb_init_type init,
352*4882a593Smuzhiyun struct ehci_hccr **hccr, struct ehci_hcor **hcor)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun return omap_ehci_hcd_init(index, &usbhs_bdata, hccr, hcor);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
ehci_hcd_stop(int index)357*4882a593Smuzhiyun int ehci_hcd_stop(int index)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun return omap_ehci_hcd_stop();
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun #endif /* CONFIG_USB_EHCI_HCD */
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun #if defined(CONFIG_USB_ETHER) && defined(CONFIG_USB_MUSB_GADGET) && !defined(CONFIG_CMD_NET)
board_eth_init(bd_t * bis)364*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun return usb_eth_initialize(bis);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun #endif /* CONFIG_USB_ETHER */
369