xref: /OK3568_Linux_fs/u-boot/board/ti/beagle/beagle.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2008
3*4882a593Smuzhiyun  * Dirk Behme <dirk.behme@gmail.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #ifndef _BEAGLE_H_
8*4882a593Smuzhiyun #define _BEAGLE_H_
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <asm/arch/dss.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun const omap3_sysinfo sysinfo = {
13*4882a593Smuzhiyun 	DDR_STACKED,
14*4882a593Smuzhiyun 	"OMAP3 Beagle board",
15*4882a593Smuzhiyun #if defined(CONFIG_ENV_IS_IN_ONENAND)
16*4882a593Smuzhiyun 	"OneNAND",
17*4882a593Smuzhiyun #else
18*4882a593Smuzhiyun 	"NAND",
19*4882a593Smuzhiyun #endif
20*4882a593Smuzhiyun };
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* BeagleBoard revisions */
23*4882a593Smuzhiyun #define REVISION_AXBX	0x7
24*4882a593Smuzhiyun #define REVISION_CX	0x6
25*4882a593Smuzhiyun #define REVISION_C4	0x5
26*4882a593Smuzhiyun #define REVISION_XM_AB	0x0
27*4882a593Smuzhiyun #define REVISION_XM_C	0x2
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun  * IEN  - Input Enable
31*4882a593Smuzhiyun  * IDIS - Input Disable
32*4882a593Smuzhiyun  * PTD  - Pull type Down
33*4882a593Smuzhiyun  * PTU  - Pull type Up
34*4882a593Smuzhiyun  * DIS  - Pull type selection is inactive
35*4882a593Smuzhiyun  * EN   - Pull type selection is active
36*4882a593Smuzhiyun  * M0   - Mode 0
37*4882a593Smuzhiyun  * The commented string gives the final mux configuration for that pin
38*4882a593Smuzhiyun  */
39*4882a593Smuzhiyun #define MUX_BEAGLE() \
40*4882a593Smuzhiyun  /*SDRC*/\
41*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D0),		(IEN  | PTD | DIS | M0)) /*SDRC_D0*/\
42*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D1),		(IEN  | PTD | DIS | M0)) /*SDRC_D1*/\
43*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D2),		(IEN  | PTD | DIS | M0)) /*SDRC_D2*/\
44*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D3),		(IEN  | PTD | DIS | M0)) /*SDRC_D3*/\
45*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D4),		(IEN  | PTD | DIS | M0)) /*SDRC_D4*/\
46*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D5),		(IEN  | PTD | DIS | M0)) /*SDRC_D5*/\
47*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D6),		(IEN  | PTD | DIS | M0)) /*SDRC_D6*/\
48*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D7),		(IEN  | PTD | DIS | M0)) /*SDRC_D7*/\
49*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D8),		(IEN  | PTD | DIS | M0)) /*SDRC_D8*/\
50*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D9),		(IEN  | PTD | DIS | M0)) /*SDRC_D9*/\
51*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D10),		(IEN  | PTD | DIS | M0)) /*SDRC_D10*/\
52*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D11),		(IEN  | PTD | DIS | M0)) /*SDRC_D11*/\
53*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D12),		(IEN  | PTD | DIS | M0)) /*SDRC_D12*/\
54*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D13),		(IEN  | PTD | DIS | M0)) /*SDRC_D13*/\
55*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D14),		(IEN  | PTD | DIS | M0)) /*SDRC_D14*/\
56*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D15),		(IEN  | PTD | DIS | M0)) /*SDRC_D15*/\
57*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D16),		(IEN  | PTD | DIS | M0)) /*SDRC_D16*/\
58*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D17),		(IEN  | PTD | DIS | M0)) /*SDRC_D17*/\
59*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D18),		(IEN  | PTD | DIS | M0)) /*SDRC_D18*/\
60*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D19),		(IEN  | PTD | DIS | M0)) /*SDRC_D19*/\
61*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D20),		(IEN  | PTD | DIS | M0)) /*SDRC_D20*/\
62*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D21),		(IEN  | PTD | DIS | M0)) /*SDRC_D21*/\
63*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D22),		(IEN  | PTD | DIS | M0)) /*SDRC_D22*/\
64*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D23),		(IEN  | PTD | DIS | M0)) /*SDRC_D23*/\
65*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D24),		(IEN  | PTD | DIS | M0)) /*SDRC_D24*/\
66*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D25),		(IEN  | PTD | DIS | M0)) /*SDRC_D25*/\
67*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D26),		(IEN  | PTD | DIS | M0)) /*SDRC_D26*/\
68*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D27),		(IEN  | PTD | DIS | M0)) /*SDRC_D27*/\
69*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D28),		(IEN  | PTD | DIS | M0)) /*SDRC_D28*/\
70*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D29),		(IEN  | PTD | DIS | M0)) /*SDRC_D29*/\
71*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D30),		(IEN  | PTD | DIS | M0)) /*SDRC_D30*/\
72*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D31),		(IEN  | PTD | DIS | M0)) /*SDRC_D31*/\
73*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_CLK),		(IEN  | PTD | DIS | M0)) /*SDRC_CLK*/\
74*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_DQS0),		(IEN  | PTD | DIS | M0)) /*SDRC_DQS0*/\
75*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_DQS1),		(IEN  | PTD | DIS | M0)) /*SDRC_DQS1*/\
76*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_DQS2),		(IEN  | PTD | DIS | M0)) /*SDRC_DQS2*/\
77*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_DQS3),		(IEN  | PTD | DIS | M0)) /*SDRC_DQS3*/\
78*4882a593Smuzhiyun  /*GPMC*/\
79*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_A1),		(IDIS | PTD | DIS | M0)) /*GPMC_A1*/\
80*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_A2),		(IDIS | PTD | DIS | M0)) /*GPMC_A2*/\
81*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_A3),		(IDIS | PTD | DIS | M0)) /*GPMC_A3*/\
82*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_A4),		(IDIS | PTD | DIS | M0)) /*GPMC_A4*/\
83*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_A5),		(IDIS | PTD | DIS | M0)) /*GPMC_A5*/\
84*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_A6),		(IDIS | PTD | DIS | M0)) /*GPMC_A6*/\
85*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_A7),		(IDIS | PTD | DIS | M0)) /*GPMC_A7*/\
86*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_A8),		(IDIS | PTD | DIS | M0)) /*GPMC_A8*/\
87*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_A9),		(IDIS | PTD | DIS | M0)) /*GPMC_A9*/\
88*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_A10),		(IDIS | PTD | DIS | M0)) /*GPMC_A10*/\
89*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D0),		(IEN  | PTD | DIS | M0)) /*GPMC_D0*/\
90*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D1),		(IEN  | PTD | DIS | M0)) /*GPMC_D1*/\
91*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D2),		(IEN  | PTD | DIS | M0)) /*GPMC_D2*/\
92*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D3),		(IEN  | PTD | DIS | M0)) /*GPMC_D3*/\
93*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D4),		(IEN  | PTD | DIS | M0)) /*GPMC_D4*/\
94*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D5),		(IEN  | PTD | DIS | M0)) /*GPMC_D5*/\
95*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D6),		(IEN  | PTD | DIS | M0)) /*GPMC_D6*/\
96*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D7),		(IEN  | PTD | DIS | M0)) /*GPMC_D7*/\
97*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D8),		(IEN  | PTD | DIS | M0)) /*GPMC_D8*/\
98*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D9),		(IEN  | PTD | DIS | M0)) /*GPMC_D9*/\
99*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D10),		(IEN  | PTD | DIS | M0)) /*GPMC_D10*/\
100*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D11),		(IEN  | PTD | DIS | M0)) /*GPMC_D11*/\
101*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D12),		(IEN  | PTD | DIS | M0)) /*GPMC_D12*/\
102*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D13),		(IEN  | PTD | DIS | M0)) /*GPMC_D13*/\
103*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D14),		(IEN  | PTD | DIS | M0)) /*GPMC_D14*/\
104*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D15),		(IEN  | PTD | DIS | M0)) /*GPMC_D15*/\
105*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NCS0),		(IDIS | PTU | EN  | M0)) /*GPMC_nCS0*/\
106*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NCS1),		(IDIS | PTU | EN  | M0)) /*GPMC_nCS1*/\
107*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NCS2),		(IDIS | PTU | EN  | M0)) /*GPMC_nCS2*/\
108*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NCS3),		(IDIS | PTU | EN  | M0)) /*GPMC_nCS3*/\
109*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NCS4),		(IDIS | PTU | EN  | M0)) /*GPMC_nCS4*/\
110*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NCS5),		(IDIS | PTD | DIS | M0)) /*GPMC_nCS5*/\
111*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NCS6),		(IEN  | PTD | DIS | M1)) /*SYS_nDMA_REQ2*/\
112*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NCS7),		(IEN  | PTU | EN  | M1)) /*SYS_nDMA_REQ3*/\
113*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NBE1),		(IEN  | PTD | DIS | M0)) /*GPMC_nBE1*/\
114*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_WAIT2),		(IEN  | PTU | EN  | M0)) /*GPMC_WAIT2*/\
115*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_WAIT3),		(IEN  | PTU | EN  | M0)) /*GPMC_WAIT3*/\
116*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_CLK),		(IDIS | PTD | DIS | M0)) /*GPMC_CLK*/\
117*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NADV_ALE),	(IDIS | PTD | DIS | M0)) /*GPMC_nADV_ALE*/\
118*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NOE),		(IDIS | PTD | DIS | M0)) /*GPMC_nOE*/\
119*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NWE),		(IDIS | PTD | DIS | M0)) /*GPMC_nWE*/\
120*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NBE0_CLE),	(IDIS | PTD | DIS | M0)) /*GPMC_nBE0_CLE*/\
121*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NWP),		(IEN  | PTD | DIS | M0)) /*GPMC_nWP*/\
122*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_WAIT0),		(IEN  | PTU | EN  | M0)) /*GPMC_WAIT0*/\
123*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_WAIT1),		(IEN  | PTU | EN  | M0)) /*GPMC_WAIT1*/\
124*4882a593Smuzhiyun  /*DSS*/\
125*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_PCLK),		(IDIS | PTD | DIS | M0)) /*DSS_PCLK*/\
126*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_HSYNC),		(IDIS | PTD | DIS | M0)) /*DSS_HSYNC*/\
127*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_VSYNC),		(IDIS | PTD | DIS | M0)) /*DSS_VSYNC*/\
128*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_ACBIAS),		(IDIS | PTD | DIS | M0)) /*DSS_ACBIAS*/\
129*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA0),		(IDIS | PTD | DIS | M0)) /*DSS_DATA0*/\
130*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA1),		(IDIS | PTD | DIS | M0)) /*DSS_DATA1*/\
131*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA2),		(IDIS | PTD | DIS | M0)) /*DSS_DATA2*/\
132*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA3),		(IDIS | PTD | DIS | M0)) /*DSS_DATA3*/\
133*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA4),		(IDIS | PTD | DIS | M0)) /*DSS_DATA4*/\
134*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA5),		(IDIS | PTD | DIS | M0)) /*DSS_DATA5*/\
135*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA6),		(IDIS | PTD | DIS | M0)) /*DSS_DATA6*/\
136*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA7),		(IDIS | PTD | DIS | M0)) /*DSS_DATA7*/\
137*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA8),		(IDIS | PTD | DIS | M0)) /*DSS_DATA8*/\
138*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA9),		(IDIS | PTD | DIS | M0)) /*DSS_DATA9*/\
139*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA10),		(IDIS | PTD | DIS | M0)) /*DSS_DATA10*/\
140*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA11),		(IDIS | PTD | DIS | M0)) /*DSS_DATA11*/\
141*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA12),		(IDIS | PTD | DIS | M0)) /*DSS_DATA12*/\
142*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA13),		(IDIS | PTD | DIS | M0)) /*DSS_DATA13*/\
143*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA14),		(IDIS | PTD | DIS | M0)) /*DSS_DATA14*/\
144*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA15),		(IDIS | PTD | DIS | M0)) /*DSS_DATA15*/\
145*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA16),		(IDIS | PTD | DIS | M0)) /*DSS_DATA16*/\
146*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA17),		(IDIS | PTD | DIS | M0)) /*DSS_DATA17*/\
147*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA18),		(IDIS | PTD | DIS | M0)) /*DSS_DATA18*/\
148*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA19),		(IDIS | PTD | DIS | M0)) /*DSS_DATA19*/\
149*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA20),		(IDIS | PTD | DIS | M0)) /*DSS_DATA20*/\
150*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA21),		(IDIS | PTD | DIS | M0)) /*DSS_DATA21*/\
151*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA22),		(IDIS | PTD | DIS | M0)) /*DSS_DATA22*/\
152*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA23),		(IDIS | PTD | DIS | M0)) /*DSS_DATA23*/\
153*4882a593Smuzhiyun  /*CAMERA*/\
154*4882a593Smuzhiyun 	MUX_VAL(CP(CAM_HS),		(IEN  | PTU | EN  | M0)) /*CAM_HS */\
155*4882a593Smuzhiyun 	MUX_VAL(CP(CAM_VS),		(IEN  | PTU | EN  | M0)) /*CAM_VS */\
156*4882a593Smuzhiyun 	MUX_VAL(CP(CAM_XCLKA),		(IDIS | PTD | DIS | M0)) /*CAM_XCLKA*/\
157*4882a593Smuzhiyun 	MUX_VAL(CP(CAM_PCLK),		(IEN  | PTU | EN  | M0)) /*CAM_PCLK*/\
158*4882a593Smuzhiyun 	MUX_VAL(CP(CAM_FLD),		(IDIS | PTD | DIS | M4)) /*GPIO_98*/\
159*4882a593Smuzhiyun 	MUX_VAL(CP(CAM_D0),		(IEN  | PTD | DIS | M0)) /*CAM_D0*/\
160*4882a593Smuzhiyun 	MUX_VAL(CP(CAM_D1),		(IEN  | PTD | DIS | M0)) /*CAM_D1*/\
161*4882a593Smuzhiyun 	MUX_VAL(CP(CAM_D2),		(IEN  | PTD | DIS | M0)) /*CAM_D2*/\
162*4882a593Smuzhiyun 	MUX_VAL(CP(CAM_D3),		(IEN  | PTD | DIS | M0)) /*CAM_D3*/\
163*4882a593Smuzhiyun 	MUX_VAL(CP(CAM_D4),		(IEN  | PTD | DIS | M0)) /*CAM_D4*/\
164*4882a593Smuzhiyun 	MUX_VAL(CP(CAM_D5),		(IEN  | PTD | DIS | M0)) /*CAM_D5*/\
165*4882a593Smuzhiyun 	MUX_VAL(CP(CAM_D6),		(IEN  | PTD | DIS | M0)) /*CAM_D6*/\
166*4882a593Smuzhiyun 	MUX_VAL(CP(CAM_D7),		(IEN  | PTD | DIS | M0)) /*CAM_D7*/\
167*4882a593Smuzhiyun 	MUX_VAL(CP(CAM_D8),		(IEN  | PTD | DIS | M0)) /*CAM_D8*/\
168*4882a593Smuzhiyun 	MUX_VAL(CP(CAM_D9),		(IEN  | PTD | DIS | M0)) /*CAM_D9*/\
169*4882a593Smuzhiyun 	MUX_VAL(CP(CAM_D10),		(IEN  | PTD | DIS | M0)) /*CAM_D10*/\
170*4882a593Smuzhiyun 	MUX_VAL(CP(CAM_D11),		(IEN  | PTD | DIS | M0)) /*CAM_D11*/\
171*4882a593Smuzhiyun 	MUX_VAL(CP(CAM_XCLKB),		(IDIS | PTD | DIS | M0)) /*CAM_XCLKB*/\
172*4882a593Smuzhiyun 	MUX_VAL(CP(CAM_WEN),		(IEN  | PTD | DIS | M4)) /*GPIO_167*/\
173*4882a593Smuzhiyun 	MUX_VAL(CP(CAM_STROBE),		(IDIS | PTD | DIS | M0)) /*CAM_STROBE*/\
174*4882a593Smuzhiyun 	MUX_VAL(CP(CSI2_DX0),		(IEN  | PTD | DIS | M0)) /*CSI2_DX0*/\
175*4882a593Smuzhiyun 	MUX_VAL(CP(CSI2_DY0),		(IEN  | PTD | DIS | M0)) /*CSI2_DY0*/\
176*4882a593Smuzhiyun 	MUX_VAL(CP(CSI2_DX1),		(IEN  | PTD | DIS | M0)) /*CSI2_DX1*/\
177*4882a593Smuzhiyun 	MUX_VAL(CP(CSI2_DY1),		(IEN  | PTD | DIS | M0)) /*CSI2_DY1*/\
178*4882a593Smuzhiyun  /*Audio Interface */\
179*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP2_FSX),		(IEN  | PTD | DIS | M0)) /*McBSP2_FSX*/\
180*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP2_CLKX),	(IEN  | PTD | DIS | M0)) /*McBSP2_CLKX*/\
181*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP2_DR),		(IEN  | PTD | DIS | M0)) /*McBSP2_DR*/\
182*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP2_DX),		(IDIS | PTD | DIS | M0)) /*McBSP2_DX*/\
183*4882a593Smuzhiyun  /*Expansion card */\
184*4882a593Smuzhiyun 	MUX_VAL(CP(MMC1_CLK),		(IDIS | PTU | EN  | M0)) /*MMC1_CLK*/\
185*4882a593Smuzhiyun 	MUX_VAL(CP(MMC1_CMD),		(IEN  | PTU | EN  | M0)) /*MMC1_CMD*/\
186*4882a593Smuzhiyun 	MUX_VAL(CP(MMC1_DAT0),		(IEN  | PTU | EN  | M0)) /*MMC1_DAT0*/\
187*4882a593Smuzhiyun 	MUX_VAL(CP(MMC1_DAT1),		(IEN  | PTU | EN  | M0)) /*MMC1_DAT1*/\
188*4882a593Smuzhiyun 	MUX_VAL(CP(MMC1_DAT2),		(IEN  | PTU | EN  | M0)) /*MMC1_DAT2*/\
189*4882a593Smuzhiyun 	MUX_VAL(CP(MMC1_DAT3),		(IEN  | PTU | EN  | M0)) /*MMC1_DAT3*/\
190*4882a593Smuzhiyun 	MUX_VAL(CP(MMC1_DAT4),		(IEN  | PTU | EN  | M0)) /*MMC1_DAT4*/\
191*4882a593Smuzhiyun 	MUX_VAL(CP(MMC1_DAT5),		(IEN  | PTU | EN  | M0)) /*MMC1_DAT5*/\
192*4882a593Smuzhiyun 	MUX_VAL(CP(MMC1_DAT6),		(IEN  | PTU | EN  | M0)) /*MMC1_DAT6*/\
193*4882a593Smuzhiyun 	MUX_VAL(CP(MMC1_DAT7),		(IEN  | PTU | EN  | M0)) /*MMC1_DAT7*/\
194*4882a593Smuzhiyun  /*Wireless LAN */\
195*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_CLK),		(IEN  | PTU | EN  | M4)) /*GPIO_130*/\
196*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_CMD),		(IEN  | PTU | EN  | M4)) /*GPIO_131*/\
197*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT0),		(IEN  | PTU | EN  | M4)) /*GPIO_132*/\
198*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT1),		(IEN  | PTU | EN  | M4)) /*GPIO_133*/\
199*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT2),		(IEN  | PTU | EN  | M4)) /*GPIO_134*/\
200*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT3),		(IEN  | PTU | EN  | M4)) /*GPIO_135*/\
201*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT4),		(IEN  | PTU | EN  | M4)) /*GPIO_136*/\
202*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT5),		(IEN  | PTU | EN  | M4)) /*GPIO_137*/\
203*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT6),		(IEN  | PTU | EN  | M4)) /*GPIO_138*/\
204*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT7),		(IEN  | PTU | EN  | M4)) /*GPIO_139*/\
205*4882a593Smuzhiyun  /*Bluetooth*/\
206*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP3_DX),		(IEN  | PTD | DIS | M1)) /*UART2_CTS*/\
207*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP3_DR),		(IDIS | PTD | DIS | M1)) /*UART2_RTS*/\
208*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP3_CLKX),	(IDIS | PTD | DIS | M1)) /*UART2_TX*/\
209*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP3_FSX),		(IEN  | PTD | DIS | M1)) /*UART2_RX*/\
210*4882a593Smuzhiyun 	MUX_VAL(CP(UART2_CTS),		(IEN  | PTD | DIS | M4)) /*GPIO_144*/\
211*4882a593Smuzhiyun 	MUX_VAL(CP(UART2_RTS),		(IEN  | PTD | DIS | M4)) /*GPIO_145*/\
212*4882a593Smuzhiyun 	MUX_VAL(CP(UART2_TX),		(IEN  | PTD | DIS | M4)) /*GPIO_146*/\
213*4882a593Smuzhiyun 	MUX_VAL(CP(UART2_RX),		(IEN  | PTD | DIS | M4)) /*GPIO_147*/\
214*4882a593Smuzhiyun  /*Modem Interface */\
215*4882a593Smuzhiyun 	MUX_VAL(CP(UART1_TX),		(IDIS | PTD | DIS | M0)) /*UART1_TX*/\
216*4882a593Smuzhiyun 	MUX_VAL(CP(UART1_RTS),		(IDIS | PTD | DIS | M4)) /*GPIO_149*/ \
217*4882a593Smuzhiyun 	MUX_VAL(CP(UART1_CTS),		(IDIS | PTD | DIS | M4)) /*GPIO_150*/ \
218*4882a593Smuzhiyun 	MUX_VAL(CP(UART1_RX),		(IEN  | PTD | DIS | M0)) /*UART1_RX*/\
219*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP4_CLKX),	(IEN  | PTD | DIS | M1)) /*SSI1_DAT_RX*/\
220*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP4_DR),		(IEN  | PTD | DIS | M1)) /*SSI1_FLAG_RX*/\
221*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP4_DX),		(IEN  | PTD | DIS | M1)) /*SSI1_RDY_RX*/\
222*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP4_FSX),		(IEN  | PTD | DIS | M1)) /*SSI1_WAKE*/\
223*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP1_CLKR),	(IDIS | PTD | DIS | M4)) /*GPIO_156*/\
224*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP1_FSR),		(IDIS | PTU | EN  | M4)) /*GPIO_157*/\
225*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP1_DX),		(IDIS | PTD | DIS | M4)) /*GPIO_158*/\
226*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP1_DR),		(IDIS | PTD | DIS | M4)) /*GPIO_159*/\
227*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP_CLKS),		(IEN  | PTU | DIS | M0)) /*McBSP_CLKS*/\
228*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP1_FSX),		(IDIS | PTD | DIS | M4)) /*GPIO_161*/\
229*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP1_CLKX),	(IDIS | PTD | DIS | M4)) /*GPIO_162*/\
230*4882a593Smuzhiyun  /*Serial Interface*/\
231*4882a593Smuzhiyun 	MUX_VAL(CP(UART3_CTS_RCTX),	(IEN  | PTD | EN  | M0)) /*UART3_CTS_RCTX*/\
232*4882a593Smuzhiyun 	MUX_VAL(CP(UART3_RTS_SD),	(IDIS | PTD | DIS | M0)) /*UART3_RTS_SD */\
233*4882a593Smuzhiyun 	MUX_VAL(CP(UART3_RX_IRRX),	(IEN  | PTD | DIS | M0)) /*UART3_RX_IRRX*/\
234*4882a593Smuzhiyun 	MUX_VAL(CP(UART3_TX_IRTX),	(IDIS | PTD | DIS | M0)) /*UART3_TX_IRTX*/\
235*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_CLK),		(IEN  | PTD | DIS | M0)) /*HSUSB0_CLK*/\
236*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_STP),		(IDIS | PTU | EN  | M0)) /*HSUSB0_STP*/\
237*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_DIR),		(IEN  | PTD | DIS | M0)) /*HSUSB0_DIR*/\
238*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_NXT),		(IEN  | PTD | DIS | M0)) /*HSUSB0_NXT*/\
239*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_DATA0),	(IEN  | PTD | DIS | M0)) /*HSUSB0_DATA0*/\
240*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_DATA1),	(IEN  | PTD | DIS | M0)) /*HSUSB0_DATA1*/\
241*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_DATA2),	(IEN  | PTD | DIS | M0)) /*HSUSB0_DATA2*/\
242*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_DATA3),	(IEN  | PTD | DIS | M0)) /*HSUSB0_DATA3*/\
243*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_DATA4),	(IEN  | PTD | DIS | M0)) /*HSUSB0_DATA4*/\
244*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_DATA5),	(IEN  | PTD | DIS | M0)) /*HSUSB0_DATA5*/\
245*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_DATA6),	(IEN  | PTD | DIS | M0)) /*HSUSB0_DATA6*/\
246*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_DATA7),	(IEN  | PTD | DIS | M0)) /*HSUSB0_DATA7*/\
247*4882a593Smuzhiyun 	MUX_VAL(CP(I2C1_SCL),		(IEN  | PTU | EN  | M0)) /*I2C1_SCL*/\
248*4882a593Smuzhiyun 	MUX_VAL(CP(I2C1_SDA),		(IEN  | PTU | EN  | M0)) /*I2C1_SDA*/\
249*4882a593Smuzhiyun 	MUX_VAL(CP(I2C2_SCL),		(IEN  | PTU | EN  | M0)) /*I2C2_SCL*/\
250*4882a593Smuzhiyun 	MUX_VAL(CP(I2C2_SDA),		(IEN  | PTU | EN  | M0)) /*I2C2_SDA*/\
251*4882a593Smuzhiyun 	MUX_VAL(CP(I2C3_SCL),		(IEN  | PTU | EN  | M0)) /*I2C3_SCL*/\
252*4882a593Smuzhiyun 	MUX_VAL(CP(I2C3_SDA),		(IEN  | PTU | EN  | M0)) /*I2C3_SDA*/\
253*4882a593Smuzhiyun 	MUX_VAL(CP(I2C4_SCL),		(IEN  | PTU | EN  | M0)) /*I2C4_SCL*/\
254*4882a593Smuzhiyun 	MUX_VAL(CP(I2C4_SDA),		(IEN  | PTU | EN  | M0)) /*I2C4_SDA*/\
255*4882a593Smuzhiyun 	MUX_VAL(CP(HDQ_SIO),		(IDIS | PTU | EN  | M4)) /*GPIO_170*/\
256*4882a593Smuzhiyun 	MUX_VAL(CP(MCSPI1_CLK),		(IEN  | PTU | EN  | M4)) /*GPIO_171*/\
257*4882a593Smuzhiyun 	MUX_VAL(CP(MCSPI1_SIMO),	(IEN  | PTU | EN  | M4)) /*GPIO_172*/\
258*4882a593Smuzhiyun 	MUX_VAL(CP(MCSPI1_SOMI),	(IEN  | PTU | EN  | M4)) /*GPIO_173*/\
259*4882a593Smuzhiyun 	MUX_VAL(CP(MCSPI1_CS0),		(IEN  | PTD | EN  | M0)) /*McSPI1_CS0*/\
260*4882a593Smuzhiyun 	MUX_VAL(CP(MCSPI1_CS1),		(IDIS | PTD | EN  | M0)) /*McSPI1_CS1*/\
261*4882a593Smuzhiyun 	MUX_VAL(CP(MCSPI1_CS2),		(IDIS | PTD | DIS | M4)) /*GPIO_176*/\
262*4882a593Smuzhiyun  /* USB EHCI (port 2) */\
263*4882a593Smuzhiyun 	MUX_VAL(CP(MCSPI1_CS3),		(IEN  | PTD | EN  | M3)) /*HSUSB2_DATA2*/\
264*4882a593Smuzhiyun 	MUX_VAL(CP(MCSPI2_CLK),		(IEN  | PTD | EN  | M3)) /*HSUSB2_DATA7*/\
265*4882a593Smuzhiyun 	MUX_VAL(CP(MCSPI2_SIMO),	(IEN  | PTD | EN  | M3)) /*HSUSB2_DATA4*/\
266*4882a593Smuzhiyun 	MUX_VAL(CP(MCSPI2_SOMI),	(IEN  | PTD | EN  | M3)) /*HSUSB2_DATA5*/\
267*4882a593Smuzhiyun 	MUX_VAL(CP(MCSPI2_CS0),		(IEN  | PTD | EN  | M3)) /*HSUSB2_DATA6*/\
268*4882a593Smuzhiyun 	MUX_VAL(CP(MCSPI2_CS1),		(IEN  | PTD | EN  | M3)) /*HSUSB2_DATA3*/\
269*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D10_ES2),	(IDIS | PTD | DIS | M3)) /*HSUSB2_CLK*/\
270*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D11_ES2),	(IDIS | PTD | DIS | M3)) /*HSUSB2_STP*/\
271*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D12_ES2),	(IEN  | PTD | EN  | M3)) /*HSUSB2_DIR*/\
272*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D13_ES2),	(IEN  | PTD | EN  | M3)) /*HSUSB2_NXT*/\
273*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D14_ES2),	(IEN  | PTD | EN  | M3)) /*HSUSB2_DATA0*/\
274*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D15_ES2),	(IEN  | PTD | EN  | M3)) /*HSUSB2_DATA1*/\
275*4882a593Smuzhiyun  /*Control and debug */\
276*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_32K),		(IEN  | PTD | DIS | M0)) /*SYS_32K*/\
277*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_CLKREQ),		(IEN  | PTD | DIS | M0)) /*SYS_CLKREQ*/\
278*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_NIRQ),		(IEN  | PTU | EN  | M0)) /*SYS_nIRQ*/\
279*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_BOOT0),		(IEN  | PTD | DIS | M4)) /*GPIO_2*/\
280*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_BOOT1),		(IEN  | PTD | DIS | M4)) /*GPIO_3*/\
281*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_BOOT2),		(IEN  | PTD | DIS | M4)) /*GPIO_4 - MMC1_WP*/\
282*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_BOOT3),		(IEN  | PTD | DIS | M4)) /*GPIO_5*/\
283*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_BOOT4),		(IEN  | PTD | DIS | M4)) /*GPIO_6*/\
284*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_BOOT5),		(IEN  | PTD | DIS | M4)) /*GPIO_7*/\
285*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_BOOT6),		(IDIS | PTD | DIS | M4)) /*GPIO_8*/ \
286*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_OFF_MODE),	(IEN  | PTD | DIS | M0)) /*SYS_OFF_MODE*/\
287*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_CLKOUT1),	(IEN  | PTD | DIS | M0)) /*SYS_CLKOUT1*/\
288*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_CLKOUT2),	(IEN  | PTU | EN  | M4)) /*GPIO_186*/\
289*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_CLK_ES2),	(IDIS | PTU | EN  | M3)) /*HSUSB1_STP*/\
290*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_CTL_ES2),	(IDIS | PTU | DIS | M3)) /*HSUSB1_CLK*/\
291*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D0_ES2),		(IEN  | PTU | DIS | M3)) /*HSUSB1_DATA0*/\
292*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D1_ES2),		(IEN  | PTU | DIS | M3)) /*HSUSB1_DATA1*/\
293*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D2_ES2),		(IEN  | PTU | DIS | M3)) /*HSUSB1_DATA2*/\
294*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D3_ES2),		(IEN  | PTU | DIS | M3)) /*HSUSB1_DATA7*/\
295*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D4_ES2),		(IEN  | PTU | DIS | M3)) /*HSUSB1_DATA4*/\
296*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D5_ES2),		(IEN  | PTU | DIS | M3)) /*HSUSB1_DATA5*/\
297*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D6_ES2),		(IEN  | PTU | DIS | M3)) /*HSUSB1_DATA6*/\
298*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D7_ES2),		(IEN  | PTU | DIS | M3)) /*HSUSB1_DATA3*/\
299*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D8_ES2),		(IEN  | PTU | DIS | M3)) /*HSUSB1_DIR*/\
300*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D9_ES2),		(IEN  | PTU | DIS | M3)) /*HSUSB1_NXT*/\
301*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD1),		(IEN  | PTD | EN  | M0)) /*d2d_mcad1*/\
302*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD2),		(IEN  | PTD | EN  | M0)) /*d2d_mcad2*/\
303*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD3),		(IEN  | PTD | EN  | M0)) /*d2d_mcad3*/\
304*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD4),		(IEN  | PTD | EN  | M0)) /*d2d_mcad4*/\
305*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD5),		(IEN  | PTD | EN  | M0)) /*d2d_mcad5*/\
306*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD6),		(IEN  | PTD | EN  | M0)) /*d2d_mcad6*/\
307*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD7),		(IEN  | PTD | EN  | M0)) /*d2d_mcad7*/\
308*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD8),		(IEN  | PTD | EN  | M0)) /*d2d_mcad8*/\
309*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD9),		(IEN  | PTD | EN  | M0)) /*d2d_mcad9*/\
310*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD10),		(IEN  | PTD | EN  | M0)) /*d2d_mcad10*/\
311*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD11),		(IEN  | PTD | EN  | M0)) /*d2d_mcad11*/\
312*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD12),		(IEN  | PTD | EN  | M0)) /*d2d_mcad12*/\
313*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD13),		(IEN  | PTD | EN  | M0)) /*d2d_mcad13*/\
314*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD14),		(IEN  | PTD | EN  | M0)) /*d2d_mcad14*/\
315*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD15),		(IEN  | PTD | EN  | M0)) /*d2d_mcad15*/\
316*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD16),		(IEN  | PTD | EN  | M0)) /*d2d_mcad16*/\
317*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD17),		(IEN  | PTD | EN  | M0)) /*d2d_mcad17*/\
318*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD18),		(IEN  | PTD | EN  | M0)) /*d2d_mcad18*/\
319*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD19),		(IEN  | PTD | EN  | M0)) /*d2d_mcad19*/\
320*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD20),		(IEN  | PTD | EN  | M0)) /*d2d_mcad20*/\
321*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD21),		(IEN  | PTD | EN  | M0)) /*d2d_mcad21*/\
322*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD22),		(IEN  | PTD | EN  | M0)) /*d2d_mcad22*/\
323*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD23),		(IEN  | PTD | EN  | M0)) /*d2d_mcad23*/\
324*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD24),		(IEN  | PTD | EN  | M0)) /*d2d_mcad24*/\
325*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD25),		(IEN  | PTD | EN  | M0)) /*d2d_mcad25*/\
326*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD26),		(IEN  | PTD | EN  | M0)) /*d2d_mcad26*/\
327*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD27),		(IEN  | PTD | EN  | M0)) /*d2d_mcad27*/\
328*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD28),		(IEN  | PTD | EN  | M0)) /*d2d_mcad28*/\
329*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD29),		(IEN  | PTD | EN  | M0)) /*d2d_mcad29*/\
330*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD30),		(IEN  | PTD | EN  | M0)) /*d2d_mcad30*/\
331*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD31),		(IEN  | PTD | EN  | M0)) /*d2d_mcad31*/\
332*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD32),		(IEN  | PTD | EN  | M0)) /*d2d_mcad32*/\
333*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD33),		(IEN  | PTD | EN  | M0)) /*d2d_mcad33*/\
334*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD34),		(IEN  | PTD | EN  | M0)) /*d2d_mcad34*/\
335*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD35),		(IEN  | PTD | EN  | M0)) /*d2d_mcad35*/\
336*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MCAD36),		(IEN  | PTD | EN  | M0)) /*d2d_mcad36*/\
337*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_CLK26MI),	(IEN  | PTD | DIS | M0)) /*d2d_clk26mi*/\
338*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_NRESPWRON),	(IEN  | PTD | EN  | M0)) /*d2d_nrespwron*/\
339*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_NRESWARM),	(IEN  | PTU | EN  | M0)) /*d2d_nreswarm */\
340*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_ARM9NIRQ),	(IEN  | PTD | DIS | M0)) /*d2d_arm9nirq */\
341*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_UMA2P6FIQ),	(IEN  | PTD | DIS | M0)) /*d2d_uma2p6fiq*/\
342*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_SPINT),		(IEN  | PTD | EN  | M0)) /*d2d_spint*/\
343*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_FRINT),		(IEN  | PTD | EN  | M0)) /*d2d_frint*/\
344*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_DMAREQ0),	(IEN  | PTD | DIS | M0)) /*d2d_dmareq0*/\
345*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_DMAREQ1),	(IEN  | PTD | DIS | M0)) /*d2d_dmareq1*/\
346*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_DMAREQ2),	(IEN  | PTD | DIS | M0)) /*d2d_dmareq2*/\
347*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_DMAREQ3),	(IEN  | PTD | DIS | M0)) /*d2d_dmareq3*/\
348*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_N3GTRST),	(IEN  | PTD | DIS | M0)) /*d2d_n3gtrst*/\
349*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_N3GTDI),		(IEN  | PTD | DIS | M0)) /*d2d_n3gtdi*/\
350*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_N3GTDO),		(IEN  | PTD | DIS | M0)) /*d2d_n3gtdo*/\
351*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_N3GTMS),		(IEN  | PTD | DIS | M0)) /*d2d_n3gtms*/\
352*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_N3GTCK),		(IEN  | PTD | DIS | M0)) /*d2d_n3gtck*/\
353*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_N3GRTCK),	(IEN  | PTD | DIS | M0)) /*d2d_n3grtck*/\
354*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MSTDBY),		(IEN  | PTU | EN  | M0)) /*d2d_mstdby*/\
355*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_SWAKEUP),	(IEN  | PTD | EN  | M0)) /*d2d_swakeup*/\
356*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_IDLEREQ),	(IEN  | PTD | DIS | M0)) /*d2d_idlereq*/\
357*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_IDLEACK),	(IEN  | PTU | EN  | M0)) /*d2d_idleack*/\
358*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MWRITE),		(IEN  | PTD | DIS | M0)) /*d2d_mwrite*/\
359*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_SWRITE),		(IEN  | PTD | DIS | M0)) /*d2d_swrite*/\
360*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MREAD),		(IEN  | PTD | DIS | M0)) /*d2d_mread*/\
361*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_SREAD),		(IEN  | PTD | DIS | M0)) /*d2d_sread*/\
362*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_MBUSFLAG),	(IEN  | PTD | DIS | M0)) /*d2d_mbusflag*/\
363*4882a593Smuzhiyun 	MUX_VAL(CP(D2D_SBUSFLAG),	(IEN  | PTD | DIS | M0)) /*d2d_sbusflag*/\
364*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_CKE0),		(IDIS | PTU | EN  | M0)) /*sdrc_cke0*/\
365*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_CKE1),		(IDIS | PTU | EN  | M0)) /*sdrc_cke1*/
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun #define MUX_BEAGLE_C() \
368*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP3_DX),		(IEN  | PTD | DIS | M4)) /*GPIO_140*/\
369*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP3_DR),		(IEN  | PTD | DIS | M4)) /*GPIO_142*/\
370*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP3_CLKX),	(IEN  | PTD | DIS | M4)) /*GPIO_141*/\
371*4882a593Smuzhiyun 	MUX_VAL(CP(UART2_CTS),		(IEN  | PTU | EN  | M0)) /*UART2_CTS*/\
372*4882a593Smuzhiyun 	MUX_VAL(CP(UART2_RTS),		(IDIS | PTD | DIS | M0)) /*UART2_RTS*/\
373*4882a593Smuzhiyun 	MUX_VAL(CP(UART2_TX),		(IDIS | PTD | DIS | M0)) /*UART2_TX*/\
374*4882a593Smuzhiyun 	MUX_VAL(CP(UART2_RX),		(IDIS | PTU | EN  | M4)) /*GPIO_147*/
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun #define MUX_BEAGLE_XM() \
377*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NCS5),		(IDIS | PTD | EN  | M4)) /*GPIO_56*/\
378*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_WAIT1),		(IDIS | PTU | EN  | M4)) /*GPIO_63*/\
379*4882a593Smuzhiyun 	MUX_VAL(CP(MMC1_DAT7),		(IDIS | PTU | EN  | M4)) /*GPIO_129*/\
380*4882a593Smuzhiyun 	MUX_VAL(CP(HDQ_SIO),		(IDIS | PTU | EN  | M4)) /*GPIO_170*/\
381*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP3_DX),		(IEN  | PTD | DIS | M4)) /*GPIO_140*/\
382*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP3_DR),		(IEN  | PTD | DIS | M4)) /*GPIO_142*/\
383*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP3_CLKX),	(IEN  | PTD | DIS | M4)) /*GPIO_141*/\
384*4882a593Smuzhiyun 	MUX_VAL(CP(UART2_CTS),		(IEN  | PTU | EN  | M0)) /*UART2_CTS*/\
385*4882a593Smuzhiyun 	MUX_VAL(CP(UART2_RTS),		(IDIS | PTD | DIS | M0)) /*UART2_RTS*/\
386*4882a593Smuzhiyun 	MUX_VAL(CP(UART2_TX),		(IDIS | PTD | DIS | M0)) /*UART2_TX*/\
387*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA0),		(IDIS | PTD | DIS | M7)) /*safe_mode*/\
388*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA1),		(IDIS | PTD | DIS | M7)) /*safe_mode*/\
389*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA2),		(IDIS | PTD | DIS | M7)) /*safe_mode*/\
390*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA3),		(IDIS | PTD | DIS | M7)) /*safe_mode*/\
391*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA4),		(IDIS | PTD | DIS | M7)) /*safe_mode*/\
392*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA5),		(IDIS | PTD | DIS | M7)) /*safe_mode*/\
393*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA18),		(IDIS | PTD | DIS | M3)) /*DSS_DATA0*/\
394*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA19),		(IDIS | PTD | DIS | M3)) /*DSS_DATA1*/\
395*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA20),		(IDIS | PTD | DIS | M3)) /*DSS_DATA2*/\
396*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA21),		(IDIS | PTD | DIS | M3)) /*DSS_DATA3*/\
397*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA22),		(IDIS | PTD | DIS | M3)) /*DSS_DATA4*/\
398*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA23),		(IDIS | PTD | DIS | M3)) /*DSS_DATA5*/\
399*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_BOOT0),		(IDIS | PTD | DIS | M3)) /*DSS_DATA18*/\
400*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_BOOT1),		(IDIS | PTD | DIS | M3)) /*DSS_DATA19*/\
401*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_BOOT3),		(IDIS | PTD | DIS | M3)) /*DSS_DATA20*/\
402*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_BOOT4),		(IDIS | PTD | DIS | M3)) /*DSS_DATA21*/\
403*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_BOOT5),		(IDIS | PTD | DIS | M3)) /*DSS_DATA22*/\
404*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_BOOT6),		(IDIS | PTD | DIS | M3)) /*DSS_DATA23*/
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun #define MUX_TINCANTOOLS_ZIPPY() \
407*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_CLK),       (IEN  | PTU | EN  | M0)) /*MMC2_CLK*/\
408*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_CMD),       (IEN  | PTU | EN  | M0)) /*MMC2_CMD*/\
409*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT0),      (IEN  | PTU | EN  | M0)) /*MMC2_DAT0*/\
410*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT1),      (IEN  | PTU | EN  | M0)) /*MMC2_DAT1*/\
411*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT2),      (IEN  | PTU | EN  | M0)) /*MMC2_DAT2*/\
412*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT3),      (IEN  | PTU | EN  | M0)) /*MMC2_DAT3*/\
413*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT4),      (IEN  | PTU | EN  | M1)) /*MMC2_DIR_DAT0*/\
414*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT5),      (IEN  | PTU | EN  | M1)) /*MMC2_DIR_DAT1*/\
415*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT6),      (IEN  | PTU | EN  | M1)) /*MMC2_DIR_CMD*/\
416*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT7),      (IEN  | PTU | EN  | M1)) /*MMC2_CLKIN*/\
417*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP1_CLKR),    (IEN  | PTU | EN  | M1)) /*MCSPI4_CLK*/\
418*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP1_FSR),     (IEN  | PTU | EN  | M4)) /*GPIO_157*/\
419*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP1_DX),      (IEN  | PTD | EN  | M1)) /*MCSPI4_SIMO*/\
420*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP1_DR),      (IEN  | PTD | DIS | M1)) /*MCSPI4_SOMI*/\
421*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP1_FSX),     (IEN  | PTD | EN  | M1)) /*MCSPI4_CS0*/\
422*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP1_CLKX),    (IEN  | PTD | DIS | M4)) /*GPIO_162*/\
423*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP3_DX),      (IEN  | PTD | DIS | M4)) /*GPIO_140*/\
424*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP3_DR),      (IEN  | PTD | DIS | M4)) /*GPIO_142*/\
425*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP3_CLKX),    (IEN  | PTD | DIS | M4)) /*GPIO_141*/
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun #define MUX_TINCANTOOLS_TRAINER() \
428*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_CLK),       (IEN  | PTU | EN  | M4)) /*GPIO_130*/\
429*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_CMD),       (IEN  | PTU | EN  | M4)) /*GPIO_131*/\
430*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT0),      (IEN  | PTU | EN  | M4)) /*GPIO_132*/\
431*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT1),      (IEN  | PTU | EN  | M4)) /*GPIO_133*/\
432*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT2),      (IEN  | PTU | EN  | M4)) /*GPIO_134*/\
433*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT3),      (IEN  | PTU | EN  | M4)) /*GPIO_135*/\
434*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT4),      (IEN  | PTU | EN  | M4)) /*GPIO_136*/\
435*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT5),      (IEN  | PTU | EN  | M4)) /*GPIO_137*/\
436*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT6),      (IEN  | PTU | EN  | M4)) /*GPIO_138*/\
437*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT7),      (IEN  | PTU | EN  | M4)) /*GPIO_139*/\
438*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP3_DX),      (IEN  | PTU | EN  | M4)) /*GPIO_140*/\
439*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP3_CLKX),    (IEN  | PTU | EN  | M4)) /*GPIO_141*/\
440*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP1_CLKX),    (IEN  | PTU | EN  | M4)) /*GPIO_162*/
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun #define MUX_KBADC_BEAGLEFPGA() \
443*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP1_CLKR),    (IEN  | PTU | DIS | M1)) /*MCSPI4_CLK*/\
444*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP1_DX),      (IDIS | PTU | DIS | M1)) /*MCSPI4_SIMO*/\
445*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP1_DR),      (IEN  | PTU | EN  | M1)) /*MCSPI4_SOMI*/\
446*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP1_FSX),     (IDIS | PTU | DIS | M1)) /*MCSPI4_CS0*/
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun #define MUX_BBTOYS_WIFI() \
449*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_CLK),       (IEN  | PTU | EN  | M0)) /*MMC2_CLK*/\
450*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_CMD),       (IEN  | PTU | EN  | M0)) /*MMC2_CMD*/\
451*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT0),      (IEN  | PTU | EN  | M0)) /*MMC2_DAT0*/\
452*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT1),      (IEN  | PTU | EN  | M0)) /*MMC2_DAT1*/\
453*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT2),      (IEN  | PTU | EN  | M0)) /*MMC2_DAT2*/\
454*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT3),      (IEN  | PTU | EN  | M0)) /*MMC2_DAT3*/\
455*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT4),      (IDIS | PTU | EN  | M4)) /*GPIO_136 FM_EN/BT_WU*/\
456*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT5),      (IEN  | PTU | EN  | M4)) /*GPIO_137 WLAN_IRQ*/\
457*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT6),      (IDIS | PTU | EN  | M4)) /*GPIO_138 BT_EN*/\
458*4882a593Smuzhiyun 	MUX_VAL(CP(MMC2_DAT7),      (IDIS | PTU | EN  | M4)) /*GPIO_139 WLAN_EN*/
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun /*
461*4882a593Smuzhiyun  * Display Configuration
462*4882a593Smuzhiyun  */
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun #define DVI_BEAGLE_ORANGE_COL		0x00FF8000
465*4882a593Smuzhiyun #define VENC_HEIGHT			0x00ef
466*4882a593Smuzhiyun #define VENC_WIDTH			0x027f
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun /*
469*4882a593Smuzhiyun  * Configure VENC in DSS for Beagle to generate Color Bar
470*4882a593Smuzhiyun  *
471*4882a593Smuzhiyun  * Kindly refer to OMAP TRM for definition of these values.
472*4882a593Smuzhiyun  */
473*4882a593Smuzhiyun static const struct venc_regs venc_config_std_tv = {
474*4882a593Smuzhiyun 	.status					= 0x0000001B,
475*4882a593Smuzhiyun 	.f_control				= 0x00000040,
476*4882a593Smuzhiyun 	.vidout_ctrl				= 0x00000000,
477*4882a593Smuzhiyun 	.sync_ctrl				= 0x00008000,
478*4882a593Smuzhiyun 	.llen					= 0x00008359,
479*4882a593Smuzhiyun 	.flens					= 0x0000020C,
480*4882a593Smuzhiyun 	.hfltr_ctrl				= 0x00000000,
481*4882a593Smuzhiyun 	.cc_carr_wss_carr			= 0x043F2631,
482*4882a593Smuzhiyun 	.c_phase				= 0x00000024,
483*4882a593Smuzhiyun 	.gain_u					= 0x00000130,
484*4882a593Smuzhiyun 	.gain_v					= 0x00000198,
485*4882a593Smuzhiyun 	.gain_y					= 0x000001C0,
486*4882a593Smuzhiyun 	.black_level				= 0x0000006A,
487*4882a593Smuzhiyun 	.blank_level				= 0x0000005C,
488*4882a593Smuzhiyun 	.x_color				= 0x00000000,
489*4882a593Smuzhiyun 	.m_control				= 0x00000001,
490*4882a593Smuzhiyun 	.bstamp_wss_data			= 0x0000003F,
491*4882a593Smuzhiyun 	.s_carr					= 0x21F07C1F,
492*4882a593Smuzhiyun 	.line21					= 0x00000000,
493*4882a593Smuzhiyun 	.ln_sel					= 0x00000015,
494*4882a593Smuzhiyun 	.l21__wc_ctl				= 0x00001400,
495*4882a593Smuzhiyun 	.htrigger_vtrigger			= 0x00000000,
496*4882a593Smuzhiyun 	.savid__eavid				= 0x069300F4,
497*4882a593Smuzhiyun 	.flen__fal				= 0x0016020C,
498*4882a593Smuzhiyun 	.lal__phase_reset			= 0x00060107,
499*4882a593Smuzhiyun 	.hs_int_start_stop_x			= 0x008D034E,
500*4882a593Smuzhiyun 	.hs_ext_start_stop_x			= 0x000F0359,
501*4882a593Smuzhiyun 	.vs_int_start_x				= 0x01A00000,
502*4882a593Smuzhiyun 	.vs_int_stop_x__vs_int_start_y		= 0x020501A0,
503*4882a593Smuzhiyun 	.vs_int_stop_y__vs_ext_start_x		= 0x01AC0024,
504*4882a593Smuzhiyun 	.vs_ext_stop_x__vs_ext_start_y		= 0x020D01AC,
505*4882a593Smuzhiyun 	.vs_ext_stop_y				= 0x00000006,
506*4882a593Smuzhiyun 	.avid_start_stop_x			= 0x03480079,
507*4882a593Smuzhiyun 	.avid_start_stop_y			= 0x02040024,
508*4882a593Smuzhiyun 	.fid_int_start_x__fid_int_start_y	= 0x0001008A,
509*4882a593Smuzhiyun 	.fid_int_offset_y__fid_ext_start_x	= 0x01AC0106,
510*4882a593Smuzhiyun 	.fid_ext_start_y__fid_ext_offset_y	= 0x01060006,
511*4882a593Smuzhiyun 	.tvdetgp_int_start_stop_x		= 0x00140001,
512*4882a593Smuzhiyun 	.tvdetgp_int_start_stop_y		= 0x00010001,
513*4882a593Smuzhiyun 	.gen_ctrl				= 0x00FF0000,
514*4882a593Smuzhiyun 	.output_control				= 0x0000000D,
515*4882a593Smuzhiyun 	.dac_b__dac_c				= 0x00000000
516*4882a593Smuzhiyun };
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun /*
519*4882a593Smuzhiyun  * Configure Timings for DVI D
520*4882a593Smuzhiyun  */
521*4882a593Smuzhiyun static const struct panel_config dvid_cfg = {
522*4882a593Smuzhiyun 	.timing_h	= 0x0ff03f31, /* Horizontal timing */
523*4882a593Smuzhiyun 	.timing_v	= 0x01400504, /* Vertical timing */
524*4882a593Smuzhiyun 	.pol_freq	= 0x00007028, /* Pol Freq */
525*4882a593Smuzhiyun 	.divisor	= 0x00010006, /* 72Mhz Pixel Clock */
526*4882a593Smuzhiyun 	.lcd_size	= 0x02ff03ff, /* 1024x768 */
527*4882a593Smuzhiyun 	.panel_type	= 0x01, /* TFT */
528*4882a593Smuzhiyun 	.data_lines	= 0x03, /* 24 Bit RGB */
529*4882a593Smuzhiyun 	.load_mode	= 0x02, /* Frame Mode */
530*4882a593Smuzhiyun 	.panel_color	= DVI_BEAGLE_ORANGE_COL, /* ORANGE */
531*4882a593Smuzhiyun 	.gfx_format	= GFXFORMAT_RGB24_UNPACKED,
532*4882a593Smuzhiyun };
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun static const struct panel_config dvid_cfg_xm = {
535*4882a593Smuzhiyun 	.timing_h	= 0x1a4024c9, /* Horizontal timing */
536*4882a593Smuzhiyun 	.timing_v	= 0x02c00509, /* Vertical timing */
537*4882a593Smuzhiyun 	.pol_freq	= 0x00007028, /* Pol Freq */
538*4882a593Smuzhiyun 	.divisor	= 0x00010001, /* 96MHz Pixel Clock */
539*4882a593Smuzhiyun 	.lcd_size	= 0x02ff03ff, /* 1024x768 */
540*4882a593Smuzhiyun 	.panel_type	= 0x01, /* TFT */
541*4882a593Smuzhiyun 	.data_lines	= 0x03, /* 24 Bit RGB */
542*4882a593Smuzhiyun 	.load_mode	= 0x02, /* Frame Mode */
543*4882a593Smuzhiyun 	.panel_color	= DVI_BEAGLE_ORANGE_COL, /* ORANGE */
544*4882a593Smuzhiyun 	.gfx_format	= GFXFORMAT_RGB24_UNPACKED,
545*4882a593Smuzhiyun };
546*4882a593Smuzhiyun #endif
547