1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2014 Texas Instruments Incorporated - http://www.ti.com 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Author: Felipe Balbi <balbi@ti.com> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Based on board/ti/dra7xx/evm.c 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun #ifndef _MUX_DATA_BEAGLE_X15_H_ 11*4882a593Smuzhiyun #define _MUX_DATA_BEAGLE_X15_H_ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #include <asm/arch/mux_dra7xx.h> 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun const struct pad_conf_entry core_padconf_array_essential_x15[] = { 16*4882a593Smuzhiyun {GPMC_AD0, (M2 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_ad0.vin3a_d0 */ 17*4882a593Smuzhiyun {GPMC_AD1, (M2 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_ad1.vin3a_d1 */ 18*4882a593Smuzhiyun {GPMC_AD2, (M2 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_ad2.vin3a_d2 */ 19*4882a593Smuzhiyun {GPMC_AD3, (M2 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_ad3.vin3a_d3 */ 20*4882a593Smuzhiyun {GPMC_AD4, (M2 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_ad4.vin3a_d4 */ 21*4882a593Smuzhiyun {GPMC_AD5, (M2 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_ad5.vin3a_d5 */ 22*4882a593Smuzhiyun {GPMC_AD6, (M2 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_ad6.vin3a_d6 */ 23*4882a593Smuzhiyun {GPMC_AD7, (M2 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_ad7.vin3a_d7 */ 24*4882a593Smuzhiyun {GPMC_AD8, (M2 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_ad8.vin3a_d8 */ 25*4882a593Smuzhiyun {GPMC_AD9, (M2 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_ad9.vin3a_d9 */ 26*4882a593Smuzhiyun {GPMC_AD10, (M2 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_ad10.vin3a_d10 */ 27*4882a593Smuzhiyun {GPMC_AD11, (M2 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_ad11.vin3a_d11 */ 28*4882a593Smuzhiyun {GPMC_AD12, (M2 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_ad12.vin3a_d12 */ 29*4882a593Smuzhiyun {GPMC_AD13, (M2 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_ad13.vin3a_d13 */ 30*4882a593Smuzhiyun {GPMC_AD14, (M2 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_ad14.vin3a_d14 */ 31*4882a593Smuzhiyun {GPMC_AD15, (M2 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_ad15.vin3a_d15 */ 32*4882a593Smuzhiyun {GPMC_A0, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)}, /* gpmc_a0.vin3a_d16 */ 33*4882a593Smuzhiyun {GPMC_A1, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)}, /* gpmc_a1.vin3a_d17 */ 34*4882a593Smuzhiyun {GPMC_A2, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)}, /* gpmc_a2.vin3a_d18 */ 35*4882a593Smuzhiyun {GPMC_A3, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)}, /* gpmc_a3.vin3a_d19 */ 36*4882a593Smuzhiyun {GPMC_A4, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)}, /* gpmc_a4.vin3a_d20 */ 37*4882a593Smuzhiyun {GPMC_A5, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)}, /* gpmc_a5.vin3a_d21 */ 38*4882a593Smuzhiyun {GPMC_A6, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)}, /* gpmc_a6.vin3a_d22 */ 39*4882a593Smuzhiyun {GPMC_A7, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)}, /* gpmc_a7.vin3a_d23 */ 40*4882a593Smuzhiyun {GPMC_A8, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)}, /* gpmc_a8.vin3a_hsync0 */ 41*4882a593Smuzhiyun {GPMC_A9, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)}, /* gpmc_a9.vin3a_vsync0 */ 42*4882a593Smuzhiyun {GPMC_A10, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)}, /* gpmc_a10.vin3a_de0 */ 43*4882a593Smuzhiyun {GPMC_A11, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)}, /* gpmc_a11.vin3a_fld0 */ 44*4882a593Smuzhiyun {GPMC_A12, (M14 | PIN_INPUT_PULLUP)}, /* gpmc_a12.gpio2_2 */ 45*4882a593Smuzhiyun {GPMC_A13, (M14 | PIN_INPUT_PULLDOWN)}, /* gpmc_a13.gpio2_3 */ 46*4882a593Smuzhiyun {GPMC_A14, (M14 | PIN_INPUT_PULLUP)}, /* gpmc_a14.gpio2_4 */ 47*4882a593Smuzhiyun {GPMC_A15, (M14 | PIN_INPUT_PULLDOWN)}, /* gpmc_a15.gpio2_5 */ 48*4882a593Smuzhiyun {GPMC_A16, (M14 | PIN_INPUT_PULLDOWN)}, /* gpmc_a16.gpio2_6 */ 49*4882a593Smuzhiyun {GPMC_A17, (M14 | PIN_INPUT_PULLDOWN)}, /* gpmc_a17.gpio2_7 */ 50*4882a593Smuzhiyun {GPMC_A18, (M14 | PIN_INPUT_PULLUP)}, /* gpmc_a18.gpio2_8 */ 51*4882a593Smuzhiyun {GPMC_A19, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a19.mmc2_dat4 */ 52*4882a593Smuzhiyun {GPMC_A20, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a20.mmc2_dat5 */ 53*4882a593Smuzhiyun {GPMC_A21, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a21.mmc2_dat6 */ 54*4882a593Smuzhiyun {GPMC_A22, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a22.mmc2_dat7 */ 55*4882a593Smuzhiyun {GPMC_A23, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a23.mmc2_clk */ 56*4882a593Smuzhiyun {GPMC_A24, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a24.mmc2_dat0 */ 57*4882a593Smuzhiyun {GPMC_A25, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a25.mmc2_dat1 */ 58*4882a593Smuzhiyun {GPMC_A26, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a26.mmc2_dat2 */ 59*4882a593Smuzhiyun {GPMC_A27, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a27.mmc2_dat3 */ 60*4882a593Smuzhiyun {GPMC_CS1, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_cs1.mmc2_cmd */ 61*4882a593Smuzhiyun {GPMC_CS0, (M14 | PIN_INPUT_PULLDOWN)}, /* gpmc_cs0.gpio2_19 */ 62*4882a593Smuzhiyun {GPMC_CS2, (M14 | PIN_INPUT_PULLUP)}, /* gpmc_cs2.gpio2_20 */ 63*4882a593Smuzhiyun {GPMC_CS3, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)}, /* gpmc_cs3.vin3a_clk0 */ 64*4882a593Smuzhiyun {GPMC_CLK, (M9 | PIN_INPUT_PULLDOWN)}, /* gpmc_clk.dma_evt1 */ 65*4882a593Smuzhiyun {GPMC_ADVN_ALE, (M14 | PIN_INPUT_PULLUP)}, /* gpmc_advn_ale.gpio2_23 */ 66*4882a593Smuzhiyun {GPMC_OEN_REN, (M14 | PIN_INPUT_PULLUP)}, /* gpmc_oen_ren.gpio2_24 */ 67*4882a593Smuzhiyun {GPMC_WEN, (M14 | PIN_INPUT_PULLUP)}, /* gpmc_wen.gpio2_25 */ 68*4882a593Smuzhiyun {GPMC_BEN0, (M9 | PIN_INPUT_PULLDOWN)}, /* gpmc_ben0.dma_evt3 */ 69*4882a593Smuzhiyun {GPMC_BEN1, (M9 | PIN_INPUT_PULLDOWN)}, /* gpmc_ben1.dma_evt4 */ 70*4882a593Smuzhiyun {GPMC_WAIT0, (M14 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* gpmc_wait0.gpio2_28 */ 71*4882a593Smuzhiyun {VIN1B_CLK1, (M14 | PIN_INPUT_SLEW)}, /* vin1b_clk1.gpio2_31 */ 72*4882a593Smuzhiyun {VIN1A_D2, (M14 | PIN_INPUT_PULLDOWN)}, /* vin1a_d2.gpio3_6 */ 73*4882a593Smuzhiyun {VIN1A_D3, (M14 | PIN_INPUT_PULLDOWN)}, /* vin1a_d3.gpio3_7 */ 74*4882a593Smuzhiyun {VIN1A_D4, (M14 | PIN_INPUT_PULLDOWN)}, /* vin1a_d4.gpio3_8 */ 75*4882a593Smuzhiyun {VIN1A_D5, (M14 | PIN_INPUT_PULLDOWN)}, /* vin1a_d5.gpio3_9 */ 76*4882a593Smuzhiyun {VIN1A_D6, (M14 | PIN_INPUT_PULLDOWN)}, /* vin1a_d6.gpio3_10 */ 77*4882a593Smuzhiyun {VIN1A_D7, (M14 | PIN_INPUT_PULLDOWN)}, /* vin1a_d7.gpio3_11 */ 78*4882a593Smuzhiyun {VIN1A_D8, (M14 | PIN_INPUT_PULLDOWN)}, /* vin1a_d8.gpio3_12 */ 79*4882a593Smuzhiyun {VIN1A_D10, (M14 | PIN_INPUT_PULLDOWN)}, /* vin1a_d10.gpio3_14 */ 80*4882a593Smuzhiyun {VIN1A_D11, (M14 | PIN_INPUT_PULLDOWN)}, /* vin1a_d11.gpio3_15 */ 81*4882a593Smuzhiyun {VIN1A_D12, (M14 | PIN_INPUT_PULLDOWN)}, /* vin1a_d12.gpio3_16 */ 82*4882a593Smuzhiyun {VIN1A_D14, (M14 | PIN_INPUT_PULLDOWN)}, /* vin1a_d14.gpio3_18 */ 83*4882a593Smuzhiyun {VIN1A_D16, (M14 | PIN_INPUT_PULLDOWN)}, /* vin1a_d16.gpio3_20 */ 84*4882a593Smuzhiyun {VIN1A_D19, (M14 | PIN_INPUT_PULLDOWN)}, /* vin1a_d19.gpio3_23 */ 85*4882a593Smuzhiyun {VIN1A_D20, (M14 | PIN_INPUT_PULLDOWN)}, /* vin1a_d20.gpio3_24 */ 86*4882a593Smuzhiyun {VIN1A_D22, (M14 | PIN_INPUT_PULLDOWN)}, /* vin1a_d22.gpio3_26 */ 87*4882a593Smuzhiyun {VIN2A_CLK0, (M14 | PIN_INPUT_PULLDOWN)}, /* vin2a_clk0.gpio3_28 */ 88*4882a593Smuzhiyun {VIN2A_DE0, (M14 | PIN_INPUT_PULLDOWN)}, /* vin2a_de0.gpio3_29 */ 89*4882a593Smuzhiyun {VIN2A_FLD0, (M14 | PIN_INPUT_PULLDOWN)}, /* vin2a_fld0.gpio3_30 */ 90*4882a593Smuzhiyun {VIN2A_HSYNC0, (M11 | PIN_INPUT_PULLUP)}, /* vin2a_hsync0.pr1_uart0_cts_n */ 91*4882a593Smuzhiyun {VIN2A_VSYNC0, (M11 | PIN_OUTPUT_PULLUP)}, /* vin2a_vsync0.pr1_uart0_rts_n */ 92*4882a593Smuzhiyun {VIN2A_D0, (M11 | PIN_INPUT_PULLUP)}, /* vin2a_d0.pr1_uart0_rxd */ 93*4882a593Smuzhiyun {VIN2A_D1, (M11 | PIN_OUTPUT)}, /* vin2a_d1.pr1_uart0_txd */ 94*4882a593Smuzhiyun {VIN2A_D2, (M8 | PIN_INPUT_PULLUP)}, /* vin2a_d2.uart10_rxd */ 95*4882a593Smuzhiyun {VIN2A_D3, (M8 | PIN_OUTPUT)}, /* vin2a_d3.uart10_txd */ 96*4882a593Smuzhiyun {VIN2A_D4, (M8 | PIN_INPUT_PULLUP)}, /* vin2a_d4.uart10_ctsn */ 97*4882a593Smuzhiyun {VIN2A_D5, (M8 | PIN_OUTPUT_PULLUP)}, /* vin2a_d5.uart10_rtsn */ 98*4882a593Smuzhiyun {VIN2A_D6, (M14 | PIN_INPUT_PULLDOWN)}, /* vin2a_d6.gpio4_7 */ 99*4882a593Smuzhiyun {VIN2A_D7, (M14 | PIN_INPUT_PULLDOWN)}, /* vin2a_d7.gpio4_8 */ 100*4882a593Smuzhiyun {VIN2A_D8, (M14 | PIN_INPUT_PULLDOWN)}, /* vin2a_d8.gpio4_9 */ 101*4882a593Smuzhiyun {VIN2A_D9, (M14 | PIN_INPUT_PULLDOWN)}, /* vin2a_d9.gpio4_10 */ 102*4882a593Smuzhiyun {VIN2A_D10, (M10 | PIN_OUTPUT_PULLDOWN)}, /* vin2a_d10.ehrpwm2B */ 103*4882a593Smuzhiyun {VIN2A_D11, (M10 | PIN_INPUT_PULLDOWN)}, /* vin2a_d11.ehrpwm2_tripzone_input */ 104*4882a593Smuzhiyun {VIN2A_D12, (M3 | PIN_OUTPUT | MANUAL_MODE)}, /* vin2a_d12.rgmii1_txc */ 105*4882a593Smuzhiyun {VIN2A_D13, (M3 | PIN_OUTPUT | MANUAL_MODE)}, /* vin2a_d13.rgmii1_txctl */ 106*4882a593Smuzhiyun {VIN2A_D14, (M3 | PIN_OUTPUT | MANUAL_MODE)}, /* vin2a_d14.rgmii1_txd3 */ 107*4882a593Smuzhiyun {VIN2A_D15, (M3 | PIN_OUTPUT | MANUAL_MODE)}, /* vin2a_d15.rgmii1_txd2 */ 108*4882a593Smuzhiyun {VIN2A_D16, (M3 | PIN_OUTPUT | MANUAL_MODE)}, /* vin2a_d16.rgmii1_txd1 */ 109*4882a593Smuzhiyun {VIN2A_D17, (M3 | PIN_OUTPUT | MANUAL_MODE)}, /* vin2a_d17.rgmii1_txd0 */ 110*4882a593Smuzhiyun {VIN2A_D18, (M3 | PIN_INPUT | MANUAL_MODE)}, /* vin2a_d18.rgmii1_rxc */ 111*4882a593Smuzhiyun {VIN2A_D19, (M3 | PIN_INPUT | MANUAL_MODE)}, /* vin2a_d19.rgmii1_rxctl */ 112*4882a593Smuzhiyun {VIN2A_D20, (M3 | PIN_INPUT | MANUAL_MODE)}, /* vin2a_d20.rgmii1_rxd3 */ 113*4882a593Smuzhiyun {VIN2A_D21, (M3 | PIN_INPUT | MANUAL_MODE)}, /* vin2a_d21.rgmii1_rxd2 */ 114*4882a593Smuzhiyun {VIN2A_D22, (M3 | PIN_INPUT | MANUAL_MODE)}, /* vin2a_d22.rgmii1_rxd1 */ 115*4882a593Smuzhiyun {VIN2A_D23, (M3 | PIN_INPUT | MANUAL_MODE)}, /* vin2a_d23.rgmii1_rxd0 */ 116*4882a593Smuzhiyun {VOUT1_FLD, (M14 | PIN_INPUT)}, /* vout1_fld.gpio4_21 */ 117*4882a593Smuzhiyun {MDIO_MCLK, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* mdio_mclk.mdio_mclk */ 118*4882a593Smuzhiyun {MDIO_D, (M0 | PIN_INPUT | SLEWCONTROL)}, /* mdio_d.mdio_d */ 119*4882a593Smuzhiyun {RMII_MHZ_50_CLK, (M14 | PIN_INPUT_PULLUP)}, /* RMII_MHZ_50_CLK.gpio5_17 */ 120*4882a593Smuzhiyun {UART3_RXD, (M14 | PIN_INPUT_SLEW)}, /* uart3_rxd.gpio5_18 */ 121*4882a593Smuzhiyun {UART3_TXD, (M14 | PIN_INPUT_SLEW)}, /* uart3_txd.gpio5_19 */ 122*4882a593Smuzhiyun {RGMII0_TXC, (M0 | PIN_OUTPUT | MANUAL_MODE)}, /* rgmii0_txc.rgmii0_txc */ 123*4882a593Smuzhiyun {RGMII0_TXCTL, (M0 | PIN_OUTPUT | MANUAL_MODE)}, /* rgmii0_txctl.rgmii0_txctl */ 124*4882a593Smuzhiyun {RGMII0_TXD3, (M0 | PIN_OUTPUT | MANUAL_MODE)}, /* rgmii0_txd3.rgmii0_txd3 */ 125*4882a593Smuzhiyun {RGMII0_TXD2, (M0 | PIN_OUTPUT | MANUAL_MODE)}, /* rgmii0_txd2.rgmii0_txd2 */ 126*4882a593Smuzhiyun {RGMII0_TXD1, (M0 | PIN_OUTPUT | MANUAL_MODE)}, /* rgmii0_txd1.rgmii0_txd1 */ 127*4882a593Smuzhiyun {RGMII0_TXD0, (M0 | PIN_OUTPUT | MANUAL_MODE)}, /* rgmii0_txd0.rgmii0_txd0 */ 128*4882a593Smuzhiyun {RGMII0_RXC, (M0 | PIN_INPUT | MANUAL_MODE)}, /* rgmii0_rxc.rgmii0_rxc */ 129*4882a593Smuzhiyun {RGMII0_RXCTL, (M0 | PIN_INPUT | MANUAL_MODE)}, /* rgmii0_rxctl.rgmii0_rxctl */ 130*4882a593Smuzhiyun {RGMII0_RXD3, (M0 | PIN_INPUT | MANUAL_MODE)}, /* rgmii0_rxd3.rgmii0_rxd3 */ 131*4882a593Smuzhiyun {RGMII0_RXD2, (M0 | PIN_INPUT | MANUAL_MODE)}, /* rgmii0_rxd2.rgmii0_rxd2 */ 132*4882a593Smuzhiyun {RGMII0_RXD1, (M0 | PIN_INPUT | MANUAL_MODE)}, /* rgmii0_rxd1.rgmii0_rxd1 */ 133*4882a593Smuzhiyun {RGMII0_RXD0, (M0 | PIN_INPUT | MANUAL_MODE)}, /* rgmii0_rxd0.rgmii0_rxd0 */ 134*4882a593Smuzhiyun {USB1_DRVVBUS, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* usb1_drvvbus.usb1_drvvbus */ 135*4882a593Smuzhiyun {USB2_DRVVBUS, (M0 | PIN_OUTPUT_PULLDOWN | SLEWCONTROL)}, /* usb2_drvvbus.usb2_drvvbus */ 136*4882a593Smuzhiyun {GPIO6_14, (M10 | PIN_INPUT_PULLUP)}, /* gpio6_14.timer1 */ 137*4882a593Smuzhiyun {GPIO6_15, (M10 | PIN_INPUT_PULLUP)}, /* gpio6_15.timer2 */ 138*4882a593Smuzhiyun {GPIO6_16, (M10 | PIN_INPUT_PULLUP)}, /* gpio6_16.timer3 */ 139*4882a593Smuzhiyun {XREF_CLK0, (M9 | PIN_OUTPUT_PULLDOWN)}, /* xref_clk0.clkout2 */ 140*4882a593Smuzhiyun {XREF_CLK1, (M14 | PIN_INPUT_PULLDOWN)}, /* xref_clk1.gpio6_18 */ 141*4882a593Smuzhiyun {XREF_CLK2, (M14 | PIN_INPUT_PULLDOWN)}, /* xref_clk2.gpio6_19 */ 142*4882a593Smuzhiyun {XREF_CLK3, (M9 | PIN_OUTPUT_PULLDOWN)}, /* xref_clk3.clkout3 */ 143*4882a593Smuzhiyun {MCASP1_ACLKX, (M10 | PIN_INPUT_PULLUP)}, /* mcasp1_aclkx.i2c3_sda */ 144*4882a593Smuzhiyun {MCASP1_FSX, (M10 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* mcasp1_fsx.i2c3_scl */ 145*4882a593Smuzhiyun {MCASP1_ACLKR, (M10 | PIN_INPUT_PULLUP)}, /* mcasp1_aclkr.i2c4_sda */ 146*4882a593Smuzhiyun {MCASP1_FSR, (M10 | PIN_INPUT_PULLUP)}, /* mcasp1_fsr.i2c4_scl */ 147*4882a593Smuzhiyun {MCASP1_AXR0, (M10 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* mcasp1_axr0.i2c5_sda */ 148*4882a593Smuzhiyun {MCASP1_AXR1, (M10 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* mcasp1_axr1.i2c5_scl */ 149*4882a593Smuzhiyun {MCASP1_AXR2, (M14 | PIN_INPUT_PULLDOWN)}, /* mcasp1_axr2.gpio5_4 */ 150*4882a593Smuzhiyun {MCASP1_AXR3, (M14 | PIN_INPUT_PULLDOWN)}, /* mcasp1_axr3.gpio5_5 */ 151*4882a593Smuzhiyun {MCASP1_AXR4, (M14 | PIN_INPUT_PULLDOWN)}, /* mcasp1_axr4.gpio5_6 */ 152*4882a593Smuzhiyun {MCASP1_AXR5, (M14 | PIN_INPUT_PULLDOWN)}, /* mcasp1_axr5.gpio5_7 */ 153*4882a593Smuzhiyun {MCASP1_AXR6, (M14 | PIN_INPUT_PULLDOWN)}, /* mcasp1_axr6.gpio5_8 */ 154*4882a593Smuzhiyun {MCASP1_AXR7, (M14 | PIN_INPUT_PULLDOWN)}, /* mcasp1_axr7.gpio5_9 */ 155*4882a593Smuzhiyun {MCASP1_AXR8, (M14 | PIN_INPUT | SLEWCONTROL)}, /* mcasp1_axr8.gpio5_10 */ 156*4882a593Smuzhiyun {MCASP1_AXR9, (M14 | PIN_INPUT | SLEWCONTROL)}, /* mcasp1_axr9.gpio5_11 */ 157*4882a593Smuzhiyun {MCASP1_AXR10, (M14 | PIN_INPUT | SLEWCONTROL)}, /* mcasp1_axr10.gpio5_12 */ 158*4882a593Smuzhiyun {MCASP1_AXR11, (M14 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* mcasp1_axr11.gpio4_17 */ 159*4882a593Smuzhiyun {MCASP1_AXR12, (M1 | PIN_INPUT_SLEW | VIRTUAL_MODE10)}, /* mcasp1_axr12.mcasp7_axr0 */ 160*4882a593Smuzhiyun {MCASP1_AXR13, (M1 | PIN_INPUT_SLEW | VIRTUAL_MODE10)}, /* mcasp1_axr13.mcasp7_axr1 */ 161*4882a593Smuzhiyun {MCASP1_AXR14, (M1 | PIN_INPUT_SLEW | VIRTUAL_MODE10)}, /* mcasp1_axr14.mcasp7_aclkx */ 162*4882a593Smuzhiyun {MCASP1_AXR15, (M1 | PIN_INPUT_SLEW | VIRTUAL_MODE10)}, /* mcasp1_axr15.mcasp7_fsx */ 163*4882a593Smuzhiyun {MCASP3_ACLKX, (M0 | PIN_INPUT_PULLDOWN)}, /* mcasp3_aclkx.mcasp3_aclkx */ 164*4882a593Smuzhiyun {MCASP3_FSX, (M0 | PIN_INPUT_SLEW)}, /* mcasp3_fsx.mcasp3_fsx */ 165*4882a593Smuzhiyun {MCASP3_AXR0, (M0 | PIN_INPUT_SLEW)}, /* mcasp3_axr0.mcasp3_axr0 */ 166*4882a593Smuzhiyun {MCASP3_AXR1, (M0 | PIN_INPUT_SLEW)}, /* mcasp3_axr1.mcasp3_axr1 */ 167*4882a593Smuzhiyun {MCASP4_ACLKX, (M3 | PIN_INPUT_PULLUP)}, /* mcasp4_aclkx.uart8_rxd */ 168*4882a593Smuzhiyun {MCASP4_FSX, (M3 | PIN_OUTPUT)}, /* mcasp4_fsx.uart8_txd */ 169*4882a593Smuzhiyun {MCASP4_AXR0, (M3 | PIN_INPUT_PULLUP)}, /* mcasp4_axr0.uart8_ctsn */ 170*4882a593Smuzhiyun {MCASP4_AXR1, (M3 | PIN_OUTPUT_PULLUP)}, /* mcasp4_axr1.uart8_rtsn */ 171*4882a593Smuzhiyun {MCASP5_ACLKX, (M3 | PIN_INPUT_PULLUP)}, /* mcasp5_aclkx.uart9_rxd */ 172*4882a593Smuzhiyun {MCASP5_FSX, (M3 | PIN_OUTPUT)}, /* mcasp5_fsx.uart9_txd */ 173*4882a593Smuzhiyun {MCASP5_AXR0, (M3 | PIN_INPUT_PULLUP)}, /* mcasp5_axr0.uart9_ctsn */ 174*4882a593Smuzhiyun {MCASP5_AXR1, (M3 | PIN_OUTPUT_PULLUP)}, /* mcasp5_axr1.uart9_rtsn */ 175*4882a593Smuzhiyun {MMC1_CLK, (M0 | PIN_INPUT_PULLUP)}, /* mmc1_clk.mmc1_clk */ 176*4882a593Smuzhiyun {MMC1_CMD, (M0 | PIN_INPUT_PULLUP)}, /* mmc1_cmd.mmc1_cmd */ 177*4882a593Smuzhiyun {MMC1_DAT0, (M0 | PIN_INPUT_PULLUP)}, /* mmc1_dat0.mmc1_dat0 */ 178*4882a593Smuzhiyun {MMC1_DAT1, (M0 | PIN_INPUT_PULLUP)}, /* mmc1_dat1.mmc1_dat1 */ 179*4882a593Smuzhiyun {MMC1_DAT2, (M0 | PIN_INPUT_PULLUP)}, /* mmc1_dat2.mmc1_dat2 */ 180*4882a593Smuzhiyun {MMC1_DAT3, (M0 | PIN_INPUT_PULLUP)}, /* mmc1_dat3.mmc1_dat3 */ 181*4882a593Smuzhiyun {MMC1_SDCD, (M14 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* mmc1_sdcd.gpio6_27 */ 182*4882a593Smuzhiyun {GPIO6_10, (M10 | PIN_OUTPUT_PULLDOWN)}, /* gpio6_10.ehrpwm2A */ 183*4882a593Smuzhiyun {GPIO6_11, (M0 | PIN_INPUT_PULLUP)}, /* gpio6_11.gpio6_11 */ 184*4882a593Smuzhiyun {MMC3_CLK, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* mmc3_clk.mmc3_clk */ 185*4882a593Smuzhiyun {MMC3_CMD, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* mmc3_cmd.mmc3_cmd */ 186*4882a593Smuzhiyun {MMC3_DAT0, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* mmc3_dat0.mmc3_dat0 */ 187*4882a593Smuzhiyun {MMC3_DAT1, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* mmc3_dat1.mmc3_dat1 */ 188*4882a593Smuzhiyun {MMC3_DAT2, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* mmc3_dat2.mmc3_dat2 */ 189*4882a593Smuzhiyun {MMC3_DAT3, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* mmc3_dat3.mmc3_dat3 */ 190*4882a593Smuzhiyun {MMC3_DAT4, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* mmc3_dat4.mmc3_dat4 */ 191*4882a593Smuzhiyun {MMC3_DAT5, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* mmc3_dat5.mmc3_dat5 */ 192*4882a593Smuzhiyun {MMC3_DAT6, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* mmc3_dat6.mmc3_dat6 */ 193*4882a593Smuzhiyun {MMC3_DAT7, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* mmc3_dat7.mmc3_dat7 */ 194*4882a593Smuzhiyun {SPI1_SCLK, (M14 | PIN_INPUT_PULLDOWN)}, /* spi1_sclk.gpio7_7 */ 195*4882a593Smuzhiyun {SPI1_D1, (M14 | PIN_INPUT_PULLDOWN)}, /* spi1_d1.gpio7_8 */ 196*4882a593Smuzhiyun {SPI1_D0, (M14 | PIN_INPUT_PULLDOWN)}, /* spi1_d0.gpio7_9 */ 197*4882a593Smuzhiyun {SPI1_CS0, (M14 | PIN_INPUT)}, /* spi1_cs0.gpio7_10 */ 198*4882a593Smuzhiyun {SPI1_CS1, (M14 | PIN_INPUT)}, /* spi1_cs1.gpio7_11 */ 199*4882a593Smuzhiyun {SPI1_CS2, (M14 | PIN_INPUT_SLEW)}, /* spi1_cs2.gpio7_12 */ 200*4882a593Smuzhiyun {SPI1_CS3, (M6 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* spi1_cs3.hdmi1_cec */ 201*4882a593Smuzhiyun {SPI2_SCLK, (M14 | PIN_INPUT_PULLDOWN)}, /* spi2_sclk.gpio7_14 */ 202*4882a593Smuzhiyun {SPI2_D1, (M14 | PIN_INPUT_SLEW)}, /* spi2_d1.gpio7_15 */ 203*4882a593Smuzhiyun {SPI2_D0, (M14 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* spi2_d0.gpio7_16 */ 204*4882a593Smuzhiyun {SPI2_CS0, (M14 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* spi2_cs0.gpio7_17 */ 205*4882a593Smuzhiyun {DCAN1_TX, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* dcan1_tx.dcan1_tx */ 206*4882a593Smuzhiyun {DCAN1_RX, (M0 | PIN_INPUT | SLEWCONTROL)}, /* dcan1_rx.dcan1_rx */ 207*4882a593Smuzhiyun {UART1_RXD, (M0 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* uart1_rxd.uart1_rxd */ 208*4882a593Smuzhiyun {UART1_TXD, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* uart1_txd.uart1_txd */ 209*4882a593Smuzhiyun {UART1_CTSN, (M14 | PIN_INPUT_PULLDOWN)}, /* uart1_ctsn.gpio7_24 */ 210*4882a593Smuzhiyun {UART1_RTSN, (M14 | PIN_INPUT)}, /* uart1_rtsn.gpio7_25 */ 211*4882a593Smuzhiyun {UART2_RXD, (M14 | PIN_INPUT_PULLDOWN)}, /* uart2_rxd.gpio7_26 */ 212*4882a593Smuzhiyun {UART2_TXD, (M14 | PIN_INPUT_PULLDOWN)}, /* uart2_txd.gpio7_27 */ 213*4882a593Smuzhiyun {UART2_CTSN, (M2 | PIN_INPUT_PULLUP)}, /* uart2_ctsn.uart3_rxd */ 214*4882a593Smuzhiyun {UART2_RTSN, (M1 | PIN_OUTPUT)}, /* uart2_rtsn.uart3_txd */ 215*4882a593Smuzhiyun {I2C1_SDA, (M0 | PIN_INPUT_PULLUP)}, /* i2c1_sda.i2c1_sda */ 216*4882a593Smuzhiyun {I2C1_SCL, (M0 | PIN_INPUT_PULLUP)}, /* i2c1_scl.i2c1_scl */ 217*4882a593Smuzhiyun {I2C2_SDA, (M1 | PIN_INPUT_PULLUP)}, /* i2c2_sda.hdmi1_ddc_scl */ 218*4882a593Smuzhiyun {I2C2_SCL, (M1 | PIN_INPUT_PULLUP)}, /* i2c2_scl.hdmi1_ddc_sda */ 219*4882a593Smuzhiyun {WAKEUP0, (M0 | PIN_INPUT)}, /* Wakeup0.Wakeup0 */ 220*4882a593Smuzhiyun {WAKEUP1, (M0 | PIN_INPUT)}, /* Wakeup1.Wakeup1 */ 221*4882a593Smuzhiyun {WAKEUP2, (M0 | PIN_INPUT)}, /* Wakeup2.Wakeup2 */ 222*4882a593Smuzhiyun {WAKEUP3, (M0 | PIN_INPUT)}, /* Wakeup3.Wakeup3 */ 223*4882a593Smuzhiyun {ON_OFF, (M0 | PIN_OUTPUT)}, /* on_off.on_off */ 224*4882a593Smuzhiyun {RTC_PORZ, (M0 | PIN_INPUT)}, /* rtc_porz.rtc_porz */ 225*4882a593Smuzhiyun {TMS, (M0 | PIN_INPUT_PULLUP)}, /* tms.tms */ 226*4882a593Smuzhiyun {TDI, (M0 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* tdi.tdi */ 227*4882a593Smuzhiyun {TDO, (M0 | PIN_OUTPUT)}, /* tdo.tdo */ 228*4882a593Smuzhiyun {TCLK, (M0 | PIN_INPUT_PULLDOWN)}, /* tclk.tclk */ 229*4882a593Smuzhiyun {TRSTN, (M0 | PIN_INPUT)}, /* trstn.trstn */ 230*4882a593Smuzhiyun {RTCK, (M0 | PIN_OUTPUT)}, /* rtck.rtck */ 231*4882a593Smuzhiyun {EMU0, (M0 | PIN_INPUT)}, /* emu0.emu0 */ 232*4882a593Smuzhiyun {EMU1, (M0 | PIN_INPUT)}, /* emu1.emu1 */ 233*4882a593Smuzhiyun {NMIN_DSP, (M0 | PIN_INPUT)}, /* nmin_dsp.nmin_dsp */ 234*4882a593Smuzhiyun {RSTOUTN, (M0 | PIN_OUTPUT)}, /* rstoutn.rstoutn */ 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun const struct pad_conf_entry core_padconf_array_delta_x15_sr1_1[] = { 238*4882a593Smuzhiyun {MMC1_SDWP, (M14 | PIN_INPUT | SLEWCONTROL)}, /* mmc1_sdwp.gpio6_28 */ 239*4882a593Smuzhiyun {VOUT1_CLK, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_clk.vout1_clk */ 240*4882a593Smuzhiyun {VOUT1_DE, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_de.vout1_de */ 241*4882a593Smuzhiyun {VOUT1_HSYNC, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_hsync.vout1_hsync */ 242*4882a593Smuzhiyun {VOUT1_VSYNC, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_vsync.vout1_vsync */ 243*4882a593Smuzhiyun {VOUT1_D0, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d0.vout1_d0 */ 244*4882a593Smuzhiyun {VOUT1_D1, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d1.vout1_d1 */ 245*4882a593Smuzhiyun {VOUT1_D2, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d2.vout1_d2 */ 246*4882a593Smuzhiyun {VOUT1_D3, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d3.vout1_d3 */ 247*4882a593Smuzhiyun {VOUT1_D4, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d4.vout1_d4 */ 248*4882a593Smuzhiyun {VOUT1_D5, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d5.vout1_d5 */ 249*4882a593Smuzhiyun {VOUT1_D6, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d6.vout1_d6 */ 250*4882a593Smuzhiyun {VOUT1_D7, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d7.vout1_d7 */ 251*4882a593Smuzhiyun {VOUT1_D8, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d8.vout1_d8 */ 252*4882a593Smuzhiyun {VOUT1_D9, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d9.vout1_d9 */ 253*4882a593Smuzhiyun {VOUT1_D10, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d10.vout1_d10 */ 254*4882a593Smuzhiyun {VOUT1_D11, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d11.vout1_d11 */ 255*4882a593Smuzhiyun {VOUT1_D12, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d12.vout1_d12 */ 256*4882a593Smuzhiyun {VOUT1_D13, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d13.vout1_d13 */ 257*4882a593Smuzhiyun {VOUT1_D14, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d14.vout1_d14 */ 258*4882a593Smuzhiyun {VOUT1_D15, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d15.vout1_d15 */ 259*4882a593Smuzhiyun {VOUT1_D16, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d16.vout1_d16 */ 260*4882a593Smuzhiyun {VOUT1_D17, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d17.vout1_d17 */ 261*4882a593Smuzhiyun {VOUT1_D18, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d18.vout1_d18 */ 262*4882a593Smuzhiyun {VOUT1_D19, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d19.vout1_d19 */ 263*4882a593Smuzhiyun {VOUT1_D20, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d20.vout1_d20 */ 264*4882a593Smuzhiyun {VOUT1_D21, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d21.vout1_d21 */ 265*4882a593Smuzhiyun {VOUT1_D22, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d22.vout1_d22 */ 266*4882a593Smuzhiyun {VOUT1_D23, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d23.vout1_d23 */ 267*4882a593Smuzhiyun }; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun const struct pad_conf_entry core_padconf_array_delta_x15_sr2_0[] = { 270*4882a593Smuzhiyun {VIN1A_CLK0, (M14 | PIN_INPUT)}, /* vin1a_clk0.gpio2_30 */ 271*4882a593Smuzhiyun {VOUT1_CLK, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_clk.vout1_clk */ 272*4882a593Smuzhiyun {VOUT1_DE, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_de.vout1_de */ 273*4882a593Smuzhiyun {VOUT1_HSYNC, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_hsync.vout1_hsync */ 274*4882a593Smuzhiyun {VOUT1_VSYNC, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_vsync.vout1_vsync */ 275*4882a593Smuzhiyun {VOUT1_D0, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d0.vout1_d0 */ 276*4882a593Smuzhiyun {VOUT1_D1, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d1.vout1_d1 */ 277*4882a593Smuzhiyun {VOUT1_D2, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d2.vout1_d2 */ 278*4882a593Smuzhiyun {VOUT1_D3, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d3.vout1_d3 */ 279*4882a593Smuzhiyun {VOUT1_D4, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d4.vout1_d4 */ 280*4882a593Smuzhiyun {VOUT1_D5, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d5.vout1_d5 */ 281*4882a593Smuzhiyun {VOUT1_D6, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d6.vout1_d6 */ 282*4882a593Smuzhiyun {VOUT1_D7, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d7.vout1_d7 */ 283*4882a593Smuzhiyun {VOUT1_D8, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d8.vout1_d8 */ 284*4882a593Smuzhiyun {VOUT1_D9, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d9.vout1_d9 */ 285*4882a593Smuzhiyun {VOUT1_D10, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d10.vout1_d10 */ 286*4882a593Smuzhiyun {VOUT1_D11, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d11.vout1_d11 */ 287*4882a593Smuzhiyun {VOUT1_D12, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d12.vout1_d12 */ 288*4882a593Smuzhiyun {VOUT1_D13, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d13.vout1_d13 */ 289*4882a593Smuzhiyun {VOUT1_D14, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d14.vout1_d14 */ 290*4882a593Smuzhiyun {VOUT1_D15, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d15.vout1_d15 */ 291*4882a593Smuzhiyun {VOUT1_D16, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d16.vout1_d16 */ 292*4882a593Smuzhiyun {VOUT1_D17, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d17.vout1_d17 */ 293*4882a593Smuzhiyun {VOUT1_D18, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d18.vout1_d18 */ 294*4882a593Smuzhiyun {VOUT1_D19, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d19.vout1_d19 */ 295*4882a593Smuzhiyun {VOUT1_D20, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d20.vout1_d20 */ 296*4882a593Smuzhiyun {VOUT1_D21, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d21.vout1_d21 */ 297*4882a593Smuzhiyun {VOUT1_D22, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d22.vout1_d22 */ 298*4882a593Smuzhiyun {VOUT1_D23, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d23.vout1_d23 */ 299*4882a593Smuzhiyun }; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun const struct pad_conf_entry core_padconf_array_essential_am572x_idk[] = { 302*4882a593Smuzhiyun {GPMC_A0, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a0.vin4b_d0 */ 303*4882a593Smuzhiyun {GPMC_A1, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a1.vin4b_d1 */ 304*4882a593Smuzhiyun {GPMC_A2, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a2.vin4b_d2 */ 305*4882a593Smuzhiyun {GPMC_A3, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a3.vin4b_d3 */ 306*4882a593Smuzhiyun {GPMC_A4, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a4.vin4b_d4 */ 307*4882a593Smuzhiyun {GPMC_A5, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a5.vin4b_d5 */ 308*4882a593Smuzhiyun {GPMC_A6, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a6.vin4b_d6 */ 309*4882a593Smuzhiyun {GPMC_A7, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a7.vin4b_d7 */ 310*4882a593Smuzhiyun {GPMC_A8, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a8.vin4b_hsync1 */ 311*4882a593Smuzhiyun {GPMC_A9, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a9.vin4b_vsync1 */ 312*4882a593Smuzhiyun {GPMC_A10, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a10.vin4b_clk1 */ 313*4882a593Smuzhiyun {GPMC_A11, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a11.vin4b_de1 */ 314*4882a593Smuzhiyun {GPMC_A12, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a12.vin4b_fld1 */ 315*4882a593Smuzhiyun {GPMC_A13, (M1 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a13.qspi1_rtclk */ 316*4882a593Smuzhiyun {GPMC_A14, (M1 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a14.qspi1_d3 */ 317*4882a593Smuzhiyun {GPMC_A15, (M1 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a15.qspi1_d2 */ 318*4882a593Smuzhiyun {GPMC_A16, (M1 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a16.qspi1_d0 */ 319*4882a593Smuzhiyun {GPMC_A17, (M1 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a17.qspi1_d1 */ 320*4882a593Smuzhiyun {GPMC_A18, (M1 | PIN_OUTPUT | MANUAL_MODE)}, /* gpmc_a18.qspi1_sclk */ 321*4882a593Smuzhiyun {GPMC_A19, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a19.mmc2_dat4 */ 322*4882a593Smuzhiyun {GPMC_A20, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a20.mmc2_dat5 */ 323*4882a593Smuzhiyun {GPMC_A21, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a21.mmc2_dat6 */ 324*4882a593Smuzhiyun {GPMC_A22, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a22.mmc2_dat7 */ 325*4882a593Smuzhiyun {GPMC_A23, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a23.mmc2_clk */ 326*4882a593Smuzhiyun {GPMC_A24, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a24.mmc2_dat0 */ 327*4882a593Smuzhiyun {GPMC_A25, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a25.mmc2_dat1 */ 328*4882a593Smuzhiyun {GPMC_A26, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a26.mmc2_dat2 */ 329*4882a593Smuzhiyun {GPMC_A27, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a27.mmc2_dat3 */ 330*4882a593Smuzhiyun {GPMC_CS1, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_cs1.mmc2_cmd */ 331*4882a593Smuzhiyun {GPMC_CS2, (M1 | PIN_OUTPUT | MANUAL_MODE)}, /* gpmc_cs2.qspi1_cs0 */ 332*4882a593Smuzhiyun {VIN1A_D5, (M14 | PIN_OUTPUT)}, /* vin1a_d5.gpio3_9 */ 333*4882a593Smuzhiyun {VIN1A_D6, (M14 | PIN_OUTPUT)}, /* vin1a_d6.gpio3_10 */ 334*4882a593Smuzhiyun {VIN1A_D7, (M14 | PIN_OUTPUT)}, /* vin1a_d7.gpio3_11 */ 335*4882a593Smuzhiyun {VIN1A_D8, (M14 | PIN_OUTPUT)}, /* vin1a_d8.gpio3_12 */ 336*4882a593Smuzhiyun {VIN1A_D10, (M14 | PIN_INPUT_PULLDOWN)}, /* vin1a_d10.gpio3_14 */ 337*4882a593Smuzhiyun {VIN1A_D12, (M14 | PIN_INPUT)}, /* vin1a_d12.gpio3_16 */ 338*4882a593Smuzhiyun {VIN1A_D13, (M14 | PIN_OUTPUT)}, /* vin1a_d13.gpio3_17 */ 339*4882a593Smuzhiyun {VIN1A_D14, (M14 | PIN_OUTPUT)}, /* vin1a_d14.gpio3_18 */ 340*4882a593Smuzhiyun {VIN1A_D15, (M14 | PIN_OUTPUT)}, /* vin1a_d15.gpio3_19 */ 341*4882a593Smuzhiyun {VIN1A_D17, (M14 | PIN_OUTPUT)}, /* vin1a_d17.gpio3_21 */ 342*4882a593Smuzhiyun {VIN1A_D18, (M14 | PIN_OUTPUT_PULLDOWN)}, /* vin1a_d18.gpio3_22 */ 343*4882a593Smuzhiyun {VIN1A_D19, (M14 | PIN_OUTPUT_PULLUP)}, /* vin1a_d19.gpio3_23 */ 344*4882a593Smuzhiyun {VIN1A_D22, (M14 | PIN_INPUT)}, /* vin1a_d22.gpio3_26 */ 345*4882a593Smuzhiyun {VIN2A_CLK0, (M14 | PIN_INPUT_PULLUP)}, /* vin2a_clk0.gpio3_28 */ 346*4882a593Smuzhiyun {VIN2A_DE0, (M14 | PIN_INPUT_PULLUP)}, /* vin2a_de0.gpio3_29 */ 347*4882a593Smuzhiyun {VIN2A_FLD0, (M14 | PIN_INPUT_PULLUP)}, /* vin2a_fld0.gpio3_30 */ 348*4882a593Smuzhiyun {VIN2A_HSYNC0, (M14 | PIN_INPUT_PULLUP)}, /* vin2a_hsync0.gpio3_31 */ 349*4882a593Smuzhiyun {VIN2A_VSYNC0, (M14 | PIN_INPUT)}, /* vin2a_vsync0.gpio4_0 */ 350*4882a593Smuzhiyun {VIN2A_D0, (M11 | PIN_INPUT)}, /* vin2a_d0.pr1_uart0_rxd */ 351*4882a593Smuzhiyun {VIN2A_D1, (M11 | PIN_OUTPUT)}, /* vin2a_d1.pr1_uart0_txd */ 352*4882a593Smuzhiyun {VIN2A_D2, (M10 | PIN_OUTPUT)}, /* vin2a_d2.eCAP1_in_PWM1_out */ 353*4882a593Smuzhiyun {VIN2A_D3, (M11 | PIN_INPUT_PULLDOWN)}, /* vin2a_d3.pr1_edc_latch0_in */ 354*4882a593Smuzhiyun {VIN2A_D4, (M11 | PIN_OUTPUT)}, /* vin2a_d4.pr1_edc_sync0_out */ 355*4882a593Smuzhiyun {VIN2A_D5, (M13 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* vin2a_d5.pr1_pru1_gpo2 */ 356*4882a593Smuzhiyun {VIN2A_D10, (M11 | PIN_OUTPUT_PULLDOWN)}, /* vin2a_d10.pr1_mdio_mdclk */ 357*4882a593Smuzhiyun {VIN2A_D11, (M11 | PIN_INPUT)}, /* vin2a_d11.pr1_mdio_data */ 358*4882a593Smuzhiyun {VIN2A_D12, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* vin2a_d12.rgmii1_txc */ 359*4882a593Smuzhiyun {VIN2A_D13, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* vin2a_d13.rgmii1_txctl */ 360*4882a593Smuzhiyun {VIN2A_D14, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* vin2a_d14.rgmii1_txd3 */ 361*4882a593Smuzhiyun {VIN2A_D15, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* vin2a_d15.rgmii1_txd2 */ 362*4882a593Smuzhiyun {VIN2A_D16, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* vin2a_d16.rgmii1_txd1 */ 363*4882a593Smuzhiyun {VIN2A_D17, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* vin2a_d17.rgmii1_txd0 */ 364*4882a593Smuzhiyun {VIN2A_D18, (M3 | PIN_INPUT_PULLDOWN | MANUAL_MODE)}, /* vin2a_d18.rgmii1_rxc */ 365*4882a593Smuzhiyun {VIN2A_D19, (M3 | PIN_INPUT_PULLDOWN | MANUAL_MODE)}, /* vin2a_d19.rgmii1_rxctl */ 366*4882a593Smuzhiyun {VIN2A_D20, (M3 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* vin2a_d20.rgmii1_rxd3 */ 367*4882a593Smuzhiyun {VIN2A_D21, (M3 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* vin2a_d21.rgmii1_rxd2 */ 368*4882a593Smuzhiyun {VIN2A_D22, (M3 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* vin2a_d22.rgmii1_rxd1 */ 369*4882a593Smuzhiyun {VIN2A_D23, (M3 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* vin2a_d23.rgmii1_rxd0 */ 370*4882a593Smuzhiyun {VOUT1_CLK, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_clk.vout1_clk */ 371*4882a593Smuzhiyun {VOUT1_DE, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_de.vout1_de */ 372*4882a593Smuzhiyun {VOUT1_FLD, (M14 | PIN_OUTPUT)}, /* vout1_fld.gpio4_21 */ 373*4882a593Smuzhiyun {VOUT1_HSYNC, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_hsync.vout1_hsync */ 374*4882a593Smuzhiyun {VOUT1_VSYNC, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_vsync.vout1_vsync */ 375*4882a593Smuzhiyun {VOUT1_D0, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d0.vout1_d0 */ 376*4882a593Smuzhiyun {VOUT1_D1, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d1.vout1_d1 */ 377*4882a593Smuzhiyun {VOUT1_D2, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d2.vout1_d2 */ 378*4882a593Smuzhiyun {VOUT1_D3, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d3.vout1_d3 */ 379*4882a593Smuzhiyun {VOUT1_D4, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d4.vout1_d4 */ 380*4882a593Smuzhiyun {VOUT1_D5, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d5.vout1_d5 */ 381*4882a593Smuzhiyun {VOUT1_D6, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d6.vout1_d6 */ 382*4882a593Smuzhiyun {VOUT1_D7, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d7.vout1_d7 */ 383*4882a593Smuzhiyun {VOUT1_D8, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d8.vout1_d8 */ 384*4882a593Smuzhiyun {VOUT1_D9, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d9.vout1_d9 */ 385*4882a593Smuzhiyun {VOUT1_D10, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d10.vout1_d10 */ 386*4882a593Smuzhiyun {VOUT1_D11, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d11.vout1_d11 */ 387*4882a593Smuzhiyun {VOUT1_D12, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d12.vout1_d12 */ 388*4882a593Smuzhiyun {VOUT1_D13, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d13.vout1_d13 */ 389*4882a593Smuzhiyun {VOUT1_D14, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d14.vout1_d14 */ 390*4882a593Smuzhiyun {VOUT1_D15, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d15.vout1_d15 */ 391*4882a593Smuzhiyun {VOUT1_D16, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d16.vout1_d16 */ 392*4882a593Smuzhiyun {VOUT1_D17, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d17.vout1_d17 */ 393*4882a593Smuzhiyun {VOUT1_D18, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d18.vout1_d18 */ 394*4882a593Smuzhiyun {VOUT1_D19, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d19.vout1_d19 */ 395*4882a593Smuzhiyun {VOUT1_D20, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d20.vout1_d20 */ 396*4882a593Smuzhiyun {VOUT1_D21, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d21.vout1_d21 */ 397*4882a593Smuzhiyun {VOUT1_D22, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d22.vout1_d22 */ 398*4882a593Smuzhiyun {VOUT1_D23, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)}, /* vout1_d23.vout1_d23 */ 399*4882a593Smuzhiyun {MDIO_MCLK, (M0 | PIN_INPUT_SLEW)}, /* mdio_mclk.mdio_mclk */ 400*4882a593Smuzhiyun {MDIO_D, (M0 | PIN_INPUT | SLEWCONTROL)}, /* mdio_d.mdio_d */ 401*4882a593Smuzhiyun {RGMII0_TXC, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* rgmii0_txc.rgmii0_txc */ 402*4882a593Smuzhiyun {RGMII0_TXCTL, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* rgmii0_txctl.rgmii0_txctl */ 403*4882a593Smuzhiyun {RGMII0_TXD3, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* rgmii0_txd3.rgmii0_txd3 */ 404*4882a593Smuzhiyun {RGMII0_TXD2, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* rgmii0_txd2.rgmii0_txd2 */ 405*4882a593Smuzhiyun {RGMII0_TXD1, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* rgmii0_txd1.rgmii0_txd1 */ 406*4882a593Smuzhiyun {RGMII0_TXD0, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* rgmii0_txd0.rgmii0_txd0 */ 407*4882a593Smuzhiyun {RGMII0_RXC, (M0 | PIN_INPUT_PULLDOWN | MANUAL_MODE)}, /* rgmii0_rxc.rgmii0_rxc */ 408*4882a593Smuzhiyun {RGMII0_RXCTL, (M0 | PIN_INPUT_PULLDOWN | MANUAL_MODE)}, /* rgmii0_rxctl.rgmii0_rxctl */ 409*4882a593Smuzhiyun {RGMII0_RXD3, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* rgmii0_rxd3.rgmii0_rxd3 */ 410*4882a593Smuzhiyun {RGMII0_RXD2, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* rgmii0_rxd2.rgmii0_rxd2 */ 411*4882a593Smuzhiyun {RGMII0_RXD1, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* rgmii0_rxd1.rgmii0_rxd1 */ 412*4882a593Smuzhiyun {RGMII0_RXD0, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* rgmii0_rxd0.rgmii0_rxd0 */ 413*4882a593Smuzhiyun {USB1_DRVVBUS, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* usb1_drvvbus.usb1_drvvbus */ 414*4882a593Smuzhiyun {USB2_DRVVBUS, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* usb2_drvvbus.usb2_drvvbus */ 415*4882a593Smuzhiyun {GPIO6_14, (M0 | PIN_OUTPUT)}, /* gpio6_14.gpio6_14 */ 416*4882a593Smuzhiyun {GPIO6_15, (M0 | PIN_OUTPUT)}, /* gpio6_15.gpio6_15 */ 417*4882a593Smuzhiyun {GPIO6_16, (M0 | PIN_INPUT_PULLUP)}, /* gpio6_16.gpio6_16 */ 418*4882a593Smuzhiyun {XREF_CLK0, (M11 | PIN_INPUT_PULLDOWN)}, /* xref_clk0.pr2_mii1_col */ 419*4882a593Smuzhiyun {XREF_CLK1, (M11 | PIN_INPUT_PULLDOWN)}, /* xref_clk1.pr2_mii1_crs */ 420*4882a593Smuzhiyun {XREF_CLK2, (M14 | PIN_OUTPUT)}, /* xref_clk2.gpio6_19 */ 421*4882a593Smuzhiyun {XREF_CLK3, (M9 | PIN_OUTPUT_PULLDOWN)}, /* xref_clk3.clkout3 */ 422*4882a593Smuzhiyun {MCASP1_ACLKX, (M11 | PIN_OUTPUT_PULLDOWN)}, /* mcasp1_aclkx.pr2_mdio_mdclk */ 423*4882a593Smuzhiyun {MCASP1_FSX, (M11 | PIN_INPUT | SLEWCONTROL)}, /* mcasp1_fsx.pr2_mdio_data */ 424*4882a593Smuzhiyun {MCASP1_ACLKR, (M14 | PIN_INPUT)}, /* mcasp1_aclkr.gpio5_0 */ 425*4882a593Smuzhiyun {MCASP1_FSR, (M14 | PIN_INPUT)}, /* mcasp1_fsr.gpio5_1 */ 426*4882a593Smuzhiyun {MCASP1_AXR0, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* mcasp1_axr0.pr2_mii0_rxer */ 427*4882a593Smuzhiyun {MCASP1_AXR1, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* mcasp1_axr1.pr2_mii_mt0_clk */ 428*4882a593Smuzhiyun {MCASP1_AXR2, (M14 | PIN_INPUT)}, /* mcasp1_axr2.gpio5_4 */ 429*4882a593Smuzhiyun {MCASP1_AXR3, (M14 | PIN_INPUT)}, /* mcasp1_axr3.gpio5_5 */ 430*4882a593Smuzhiyun {MCASP1_AXR4, (M14 | PIN_OUTPUT)}, /* mcasp1_axr4.gpio5_6 */ 431*4882a593Smuzhiyun {MCASP1_AXR5, (M14 | PIN_OUTPUT)}, /* mcasp1_axr5.gpio5_7 */ 432*4882a593Smuzhiyun {MCASP1_AXR6, (M14 | PIN_OUTPUT)}, /* mcasp1_axr6.gpio5_8 */ 433*4882a593Smuzhiyun {MCASP1_AXR7, (M14 | PIN_OUTPUT)}, /* mcasp1_axr7.gpio5_9 */ 434*4882a593Smuzhiyun {MCASP1_AXR8, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)}, /* mcasp1_axr8.pr2_mii0_txen */ 435*4882a593Smuzhiyun {MCASP1_AXR9, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)}, /* mcasp1_axr9.pr2_mii0_txd3 */ 436*4882a593Smuzhiyun {MCASP1_AXR10, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)}, /* mcasp1_axr10.pr2_mii0_txd2 */ 437*4882a593Smuzhiyun {MCASP1_AXR11, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)}, /* mcasp1_axr11.pr2_mii0_txd1 */ 438*4882a593Smuzhiyun {MCASP1_AXR12, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)}, /* mcasp1_axr12.pr2_mii0_txd0 */ 439*4882a593Smuzhiyun {MCASP1_AXR13, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* mcasp1_axr13.pr2_mii_mr0_clk */ 440*4882a593Smuzhiyun {MCASP1_AXR14, (M11 | PIN_INPUT_SLEW)}, /* mcasp1_axr14.pr2_mii0_rxdv */ 441*4882a593Smuzhiyun {MCASP1_AXR15, (M11 | PIN_INPUT_SLEW)}, /* mcasp1_axr15.pr2_mii0_rxd3 */ 442*4882a593Smuzhiyun {MCASP2_ACLKX, (M11 | PIN_INPUT_PULLDOWN)}, /* mcasp2_aclkx.pr2_mii0_rxd2 */ 443*4882a593Smuzhiyun {MCASP2_FSX, (M11 | PIN_INPUT_SLEW)}, /* mcasp2_fsx.pr2_mii0_rxd1 */ 444*4882a593Smuzhiyun {MCASP2_AXR2, (M11 | PIN_INPUT_SLEW)}, /* mcasp2_axr2.pr2_mii0_rxd0 */ 445*4882a593Smuzhiyun {MCASP2_AXR3, (M11 | PIN_INPUT_SLEW)}, /* mcasp2_axr3.pr2_mii0_rxlink */ 446*4882a593Smuzhiyun {MCASP2_AXR4, (M14 | PIN_OUTPUT)}, /* mcasp2_axr4.gpio1_4 */ 447*4882a593Smuzhiyun {MCASP2_AXR5, (M14 | PIN_OUTPUT)}, /* mcasp2_axr5.gpio6_7 */ 448*4882a593Smuzhiyun {MCASP2_AXR6, (M14 | PIN_OUTPUT)}, /* mcasp2_axr6.gpio2_29 */ 449*4882a593Smuzhiyun {MCASP2_AXR7, (M14 | PIN_OUTPUT)}, /* mcasp2_axr7.gpio1_5 */ 450*4882a593Smuzhiyun {MCASP3_ACLKX, (M11 | PIN_INPUT_PULLDOWN)}, /* mcasp3_aclkx.pr2_mii0_crs */ 451*4882a593Smuzhiyun {MCASP3_FSX, (M11 | PIN_INPUT_SLEW)}, /* mcasp3_fsx.pr2_mii0_col */ 452*4882a593Smuzhiyun {MCASP3_AXR0, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* mcasp3_axr0.pr2_mii1_rxer */ 453*4882a593Smuzhiyun {MCASP3_AXR1, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* mcasp3_axr1.pr2_mii1_rxlink */ 454*4882a593Smuzhiyun {MCASP4_ACLKX, (M2 | PIN_INPUT)}, /* mcasp4_aclkx.spi3_sclk */ 455*4882a593Smuzhiyun {MCASP4_FSX, (M2 | PIN_INPUT)}, /* mcasp4_fsx.spi3_d1 */ 456*4882a593Smuzhiyun {MCASP4_AXR1, (M2 | PIN_INPUT_PULLUP)}, /* mcasp4_axr1.spi3_cs0 */ 457*4882a593Smuzhiyun {MCASP5_ACLKX, (M13 | PIN_OUTPUT | MANUAL_MODE)}, /* mcasp5_aclkx.pr2_pru1_gpo1 */ 458*4882a593Smuzhiyun {MCASP5_FSX, (M12 | PIN_INPUT | MANUAL_MODE)}, /* mcasp5_fsx.pr2_pru1_gpi2 */ 459*4882a593Smuzhiyun {MMC1_CLK, (M0 | PIN_INPUT_PULLUP)}, /* mmc1_clk.mmc1_clk */ 460*4882a593Smuzhiyun {MMC1_CMD, (M0 | PIN_INPUT_PULLUP)}, /* mmc1_cmd.mmc1_cmd */ 461*4882a593Smuzhiyun {MMC1_DAT0, (M0 | PIN_INPUT_PULLUP)}, /* mmc1_dat0.mmc1_dat0 */ 462*4882a593Smuzhiyun {MMC1_DAT1, (M0 | PIN_INPUT_PULLUP)}, /* mmc1_dat1.mmc1_dat1 */ 463*4882a593Smuzhiyun {MMC1_DAT2, (M0 | PIN_INPUT_PULLUP)}, /* mmc1_dat2.mmc1_dat2 */ 464*4882a593Smuzhiyun {MMC1_DAT3, (M0 | PIN_INPUT_PULLUP)}, /* mmc1_dat3.mmc1_dat3 */ 465*4882a593Smuzhiyun {MMC1_SDCD, (M14 | PIN_INPUT | SLEWCONTROL)}, /* mmc1_sdcd.gpio6_27 */ 466*4882a593Smuzhiyun {MMC1_SDWP, (M14 | PIN_INPUT | SLEWCONTROL)}, /* mmc1_sdwp.gpio6_28 */ 467*4882a593Smuzhiyun {GPIO6_10, (M11 | PIN_INPUT_PULLUP)}, /* gpio6_10.pr2_mii_mt1_clk */ 468*4882a593Smuzhiyun {GPIO6_11, (M11 | PIN_OUTPUT_PULLUP)}, /* gpio6_11.pr2_mii1_txen */ 469*4882a593Smuzhiyun {MMC3_CLK, (M11 | PIN_OUTPUT_PULLUP)}, /* mmc3_clk.pr2_mii1_txd3 */ 470*4882a593Smuzhiyun {MMC3_CMD, (M11 | PIN_OUTPUT_PULLUP)}, /* mmc3_cmd.pr2_mii1_txd2 */ 471*4882a593Smuzhiyun {MMC3_DAT0, (M11 | PIN_OUTPUT_PULLUP)}, /* mmc3_dat0.pr2_mii1_txd1 */ 472*4882a593Smuzhiyun {MMC3_DAT1, (M11 | PIN_OUTPUT_PULLUP)}, /* mmc3_dat1.pr2_mii1_txd0 */ 473*4882a593Smuzhiyun {MMC3_DAT2, (M11 | PIN_INPUT_PULLUP)}, /* mmc3_dat2.pr2_mii_mr1_clk */ 474*4882a593Smuzhiyun {MMC3_DAT3, (M11 | PIN_INPUT_PULLDOWN)}, /* mmc3_dat3.pr2_mii1_rxdv */ 475*4882a593Smuzhiyun {MMC3_DAT4, (M11 | PIN_INPUT_PULLDOWN)}, /* mmc3_dat4.pr2_mii1_rxd3 */ 476*4882a593Smuzhiyun {MMC3_DAT5, (M11 | PIN_INPUT_PULLDOWN)}, /* mmc3_dat5.pr2_mii1_rxd2 */ 477*4882a593Smuzhiyun {MMC3_DAT6, (M11 | PIN_INPUT_PULLDOWN)}, /* mmc3_dat6.pr2_mii1_rxd1 */ 478*4882a593Smuzhiyun {MMC3_DAT7, (M11 | PIN_INPUT_PULLDOWN)}, /* mmc3_dat7.pr2_mii1_rxd0 */ 479*4882a593Smuzhiyun {SPI1_SCLK, (M14 | PIN_OUTPUT)}, /* spi1_sclk.gpio7_7 */ 480*4882a593Smuzhiyun {SPI1_D1, (M14 | PIN_OUTPUT)}, /* spi1_d1.gpio7_8 */ 481*4882a593Smuzhiyun {SPI1_D0, (M14 | PIN_OUTPUT)}, /* spi1_d0.gpio7_9 */ 482*4882a593Smuzhiyun {SPI1_CS0, (M14 | PIN_OUTPUT)}, /* spi1_cs0.gpio7_10 */ 483*4882a593Smuzhiyun {SPI1_CS1, (M14 | PIN_OUTPUT)}, /* spi1_cs1.gpio7_11 */ 484*4882a593Smuzhiyun {SPI1_CS2, (M14 | PIN_INPUT_SLEW)}, /* spi1_cs2.gpio7_12 */ 485*4882a593Smuzhiyun {SPI1_CS3, (M6 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* spi1_cs3.hdmi1_cec */ 486*4882a593Smuzhiyun {SPI2_SCLK, (M0 | PIN_INPUT)}, /* spi2_sclk.spi2_sclk */ 487*4882a593Smuzhiyun {SPI2_D1, (M0 | PIN_INPUT | SLEWCONTROL)}, /* spi2_d1.spi2_d1 */ 488*4882a593Smuzhiyun {SPI2_D0, (M0 | PIN_INPUT | SLEWCONTROL)}, /* spi2_d0.spi2_d0 */ 489*4882a593Smuzhiyun {SPI2_CS0, (M0 | PIN_INPUT | SLEWCONTROL)}, /* spi2_cs0.spi2_cs0 */ 490*4882a593Smuzhiyun {DCAN1_TX, (M15 | PULL_UP)}, /* dcan1_tx.safe for dcan1_tx */ 491*4882a593Smuzhiyun {DCAN1_RX, (M15 | PULL_UP)}, /* dcan1_rx.safe for dcan1_rx */ 492*4882a593Smuzhiyun {UART1_RXD, (M14 | PIN_OUTPUT | SLEWCONTROL)}, /* uart1_rxd.gpio7_22 */ 493*4882a593Smuzhiyun {UART1_TXD, (M14 | PIN_OUTPUT | SLEWCONTROL)}, /* uart1_txd.gpio7_23 */ 494*4882a593Smuzhiyun {UART2_RXD, (M4 | PIN_INPUT)}, /* uart2_rxd.uart2_rxd */ 495*4882a593Smuzhiyun {UART2_TXD, (M0 | PIN_OUTPUT)}, /* uart2_txd.uart2_txd */ 496*4882a593Smuzhiyun {UART2_CTSN, (M2 | PIN_INPUT)}, /* uart2_ctsn.uart3_rxd */ 497*4882a593Smuzhiyun {UART2_RTSN, (M1 | PIN_OUTPUT)}, /* uart2_rtsn.uart3_txd */ 498*4882a593Smuzhiyun {I2C1_SDA, (M0 | PIN_INPUT)}, /* i2c1_sda.i2c1_sda */ 499*4882a593Smuzhiyun {I2C1_SCL, (M0 | PIN_INPUT)}, /* i2c1_scl.i2c1_scl */ 500*4882a593Smuzhiyun {I2C2_SDA, (M1 | PIN_INPUT)}, /* i2c2_sda.hdmi1_ddc_scl */ 501*4882a593Smuzhiyun {I2C2_SCL, (M1 | PIN_INPUT)}, /* i2c2_scl.hdmi1_ddc_sda */ 502*4882a593Smuzhiyun {WAKEUP0, (M0 | PIN_INPUT)}, /* Wakeup0.Wakeup0 */ 503*4882a593Smuzhiyun {WAKEUP1, (M0 | PIN_INPUT)}, /* Wakeup1.Wakeup1 */ 504*4882a593Smuzhiyun {WAKEUP2, (M0 | PIN_INPUT)}, /* Wakeup2.Wakeup2 */ 505*4882a593Smuzhiyun {WAKEUP3, (M0 | PIN_INPUT)}, /* Wakeup3.Wakeup3 */ 506*4882a593Smuzhiyun {ON_OFF, (M0 | PIN_OUTPUT)}, /* on_off.on_off */ 507*4882a593Smuzhiyun {RTC_PORZ, (M0 | PIN_INPUT)}, /* rtc_porz.rtc_porz */ 508*4882a593Smuzhiyun {TMS, (M0 | PIN_INPUT_PULLUP)}, /* tms.tms */ 509*4882a593Smuzhiyun {TDI, (M0 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* tdi.tdi */ 510*4882a593Smuzhiyun {TDO, (M0 | PIN_OUTPUT_PULLUP)}, /* tdo.tdo */ 511*4882a593Smuzhiyun {TCLK, (M0 | PIN_INPUT_PULLUP)}, /* tclk.tclk */ 512*4882a593Smuzhiyun {TRSTN, (M0 | PIN_INPUT_PULLDOWN)}, /* trstn.trstn */ 513*4882a593Smuzhiyun {RTCK, (M0 | PIN_OUTPUT_PULLUP)}, /* rtck.rtck */ 514*4882a593Smuzhiyun {EMU0, (M0 | PIN_INPUT_PULLUP)}, /* emu0.emu0 */ 515*4882a593Smuzhiyun {EMU1, (M0 | PIN_INPUT_PULLUP)}, /* emu1.emu1 */ 516*4882a593Smuzhiyun {RESETN, (M0 | PIN_INPUT)}, /* resetn.resetn */ 517*4882a593Smuzhiyun {NMIN_DSP, (M0 | PIN_INPUT)}, /* nmin_dsp.nmin_dsp */ 518*4882a593Smuzhiyun {RSTOUTN, (M0 | PIN_OUTPUT)}, /* rstoutn.rstoutn */ 519*4882a593Smuzhiyun }; 520*4882a593Smuzhiyun 521*4882a593Smuzhiyun const struct pad_conf_entry core_padconf_array_essential_am571x_idk[] = { 522*4882a593Smuzhiyun {GPMC_A0, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a0.vin1b_d0 */ 523*4882a593Smuzhiyun {GPMC_A1, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a1.vin1b_d1 */ 524*4882a593Smuzhiyun {GPMC_A2, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a2.vin1b_d2 */ 525*4882a593Smuzhiyun {GPMC_A3, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a3.vin1b_d3 */ 526*4882a593Smuzhiyun {GPMC_A4, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a4.vin1b_d4 */ 527*4882a593Smuzhiyun {GPMC_A5, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a5.vin1b_d5 */ 528*4882a593Smuzhiyun {GPMC_A6, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a6.vin1b_d6 */ 529*4882a593Smuzhiyun {GPMC_A7, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a7.vin1b_d7 */ 530*4882a593Smuzhiyun {GPMC_A8, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a8.vin1b_hsync1 */ 531*4882a593Smuzhiyun {GPMC_A9, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a9.vin1b_vsync1 */ 532*4882a593Smuzhiyun {GPMC_A10, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a10.vin1b_clk1 */ 533*4882a593Smuzhiyun {GPMC_A11, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a11.vin1b_de1 */ 534*4882a593Smuzhiyun {GPMC_A12, (M6 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a12.vin1b_fld1 */ 535*4882a593Smuzhiyun {GPMC_A13, (M1 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a13.qspi1_rtclk */ 536*4882a593Smuzhiyun {GPMC_A14, (M1 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a14.qspi1_d3 */ 537*4882a593Smuzhiyun {GPMC_A15, (M1 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a15.qspi1_d2 */ 538*4882a593Smuzhiyun {GPMC_A16, (M1 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a16.qspi1_d0 */ 539*4882a593Smuzhiyun {GPMC_A17, (M1 | PIN_INPUT | MANUAL_MODE)}, /* gpmc_a17.qspi1_d1 */ 540*4882a593Smuzhiyun {GPMC_A18, (M1 | PIN_OUTPUT | MANUAL_MODE)}, /* gpmc_a18.qspi1_sclk */ 541*4882a593Smuzhiyun {GPMC_A19, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a19.mmc2_dat4 */ 542*4882a593Smuzhiyun {GPMC_A20, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a20.mmc2_dat5 */ 543*4882a593Smuzhiyun {GPMC_A21, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a21.mmc2_dat6 */ 544*4882a593Smuzhiyun {GPMC_A22, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a22.mmc2_dat7 */ 545*4882a593Smuzhiyun {GPMC_A23, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a23.mmc2_clk */ 546*4882a593Smuzhiyun {GPMC_A24, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a24.mmc2_dat0 */ 547*4882a593Smuzhiyun {GPMC_A25, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a25.mmc2_dat1 */ 548*4882a593Smuzhiyun {GPMC_A26, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a26.mmc2_dat2 */ 549*4882a593Smuzhiyun {GPMC_A27, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_a27.mmc2_dat3 */ 550*4882a593Smuzhiyun {GPMC_CS1, (M1 | PIN_INPUT_PULLUP)}, /* gpmc_cs1.mmc2_cmd */ 551*4882a593Smuzhiyun {GPMC_CS0, (M14 | PIN_OUTPUT)}, /* gpmc_cs0.gpio2_19 */ 552*4882a593Smuzhiyun {GPMC_CS2, (M1 | PIN_OUTPUT | MANUAL_MODE)}, /* gpmc_cs2.qspi1_cs0 */ 553*4882a593Smuzhiyun {GPMC_CS3, (M14 | PIN_OUTPUT)}, /* gpmc_cs3.gpio2_21 */ 554*4882a593Smuzhiyun {GPMC_CLK, (M14 | PIN_INPUT)}, /* gpmc_clk.gpio2_22 */ 555*4882a593Smuzhiyun {GPMC_ADVN_ALE, (M14 | PIN_OUTPUT)}, /* gpmc_advn_ale.gpio2_23 */ 556*4882a593Smuzhiyun {GPMC_OEN_REN, (M14 | PIN_OUTPUT)}, /* gpmc_oen_ren.gpio2_24 */ 557*4882a593Smuzhiyun {GPMC_WEN, (M14 | PIN_OUTPUT)}, /* gpmc_wen.gpio2_25 */ 558*4882a593Smuzhiyun {GPMC_BEN0, (M14 | PIN_OUTPUT)}, /* gpmc_ben0.gpio2_26 */ 559*4882a593Smuzhiyun {GPMC_BEN1, (M14 | PIN_OUTPUT)}, /* gpmc_ben1.gpio2_27 */ 560*4882a593Smuzhiyun {GPMC_WAIT0, (M14 | PIN_OUTPUT | SLEWCONTROL)}, /* gpmc_wait0.gpio2_28 */ 561*4882a593Smuzhiyun {VIN2A_CLK0, (M14 | PIN_INPUT_PULLUP)}, /* vin2a_clk0.gpio3_28 */ 562*4882a593Smuzhiyun {VIN2A_DE0, (M14 | PIN_INPUT_PULLUP)}, /* vin2a_de0.gpio3_29 */ 563*4882a593Smuzhiyun {VIN2A_FLD0, (M14 | PIN_INPUT_PULLUP)}, /* vin2a_fld0.gpio3_30 */ 564*4882a593Smuzhiyun {VIN2A_HSYNC0, (M14 | PIN_INPUT_PULLUP)}, /* vin2a_hsync0.gpio3_31 */ 565*4882a593Smuzhiyun {VIN2A_VSYNC0, (M14 | PIN_OUTPUT)}, /* vin2a_vsync0.gpio4_0 */ 566*4882a593Smuzhiyun {VIN2A_D0, (M11 | PIN_INPUT)}, /* vin2a_d0.pr1_uart0_rxd */ 567*4882a593Smuzhiyun {VIN2A_D1, (M11 | PIN_OUTPUT)}, /* vin2a_d1.pr1_uart0_txd */ 568*4882a593Smuzhiyun {VIN2A_D2, (M10 | PIN_OUTPUT)}, /* vin2a_d2.eCAP1_in_PWM1_out */ 569*4882a593Smuzhiyun {VIN2A_D10, (M11 | PIN_OUTPUT_PULLDOWN)}, /* vin2a_d10.pr1_mdio_mdclk */ 570*4882a593Smuzhiyun {VIN2A_D11, (M11 | PIN_INPUT)}, /* vin2a_d11.pr1_mdio_data */ 571*4882a593Smuzhiyun {VIN2A_D12, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* vin2a_d12.rgmii1_txc */ 572*4882a593Smuzhiyun {VIN2A_D13, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* vin2a_d13.rgmii1_txctl */ 573*4882a593Smuzhiyun {VIN2A_D14, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* vin2a_d14.rgmii1_txd3 */ 574*4882a593Smuzhiyun {VIN2A_D15, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* vin2a_d15.rgmii1_txd2 */ 575*4882a593Smuzhiyun {VIN2A_D16, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* vin2a_d16.rgmii1_txd1 */ 576*4882a593Smuzhiyun {VIN2A_D17, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* vin2a_d17.rgmii1_txd0 */ 577*4882a593Smuzhiyun {VIN2A_D18, (M3 | PIN_INPUT_PULLDOWN | MANUAL_MODE)}, /* vin2a_d18.rgmii1_rxc */ 578*4882a593Smuzhiyun {VIN2A_D19, (M3 | PIN_INPUT_PULLDOWN | MANUAL_MODE)}, /* vin2a_d19.rgmii1_rxctl */ 579*4882a593Smuzhiyun {VIN2A_D20, (M3 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* vin2a_d20.rgmii1_rxd3 */ 580*4882a593Smuzhiyun {VIN2A_D21, (M3 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* vin2a_d21.rgmii1_rxd2 */ 581*4882a593Smuzhiyun {VIN2A_D22, (M3 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* vin2a_d22.rgmii1_rxd1 */ 582*4882a593Smuzhiyun {VIN2A_D23, (M3 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* vin2a_d23.rgmii1_rxd0 */ 583*4882a593Smuzhiyun {VOUT1_FLD, (M14 | PIN_OUTPUT)}, /* vout1_fld.gpio4_21 */ 584*4882a593Smuzhiyun {MDIO_MCLK, (M0 | PIN_OUTPUT_PULLDOWN | SLEWCONTROL)}, /* mdio_mclk.mdio_mclk */ 585*4882a593Smuzhiyun {MDIO_D, (M0 | PIN_INPUT | SLEWCONTROL)}, /* mdio_d.mdio_d */ 586*4882a593Smuzhiyun {UART3_RXD, (M14 | PIN_OUTPUT_PULLUP | SLEWCONTROL)}, /* uart3_rxd.gpio5_18 */ 587*4882a593Smuzhiyun {UART3_TXD, (M14 | PIN_OUTPUT_PULLDOWN | SLEWCONTROL)}, /* uart3_txd.gpio5_19 */ 588*4882a593Smuzhiyun {RGMII0_TXC, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* rgmii0_txc.rgmii0_txc */ 589*4882a593Smuzhiyun {RGMII0_TXCTL, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* rgmii0_txctl.rgmii0_txctl */ 590*4882a593Smuzhiyun {RGMII0_TXD3, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* rgmii0_txd3.rgmii0_txd3 */ 591*4882a593Smuzhiyun {RGMII0_TXD2, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* rgmii0_txd2.rgmii0_txd2 */ 592*4882a593Smuzhiyun {RGMII0_TXD1, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* rgmii0_txd1.rgmii0_txd1 */ 593*4882a593Smuzhiyun {RGMII0_TXD0, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* rgmii0_txd0.rgmii0_txd0 */ 594*4882a593Smuzhiyun {RGMII0_RXC, (M0 | PIN_INPUT_PULLDOWN | MANUAL_MODE)}, /* rgmii0_rxc.rgmii0_rxc */ 595*4882a593Smuzhiyun {RGMII0_RXCTL, (M0 | PIN_INPUT_PULLDOWN | MANUAL_MODE)}, /* rgmii0_rxctl.rgmii0_rxctl */ 596*4882a593Smuzhiyun {RGMII0_RXD3, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* rgmii0_rxd3.rgmii0_rxd3 */ 597*4882a593Smuzhiyun {RGMII0_RXD2, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* rgmii0_rxd2.rgmii0_rxd2 */ 598*4882a593Smuzhiyun {RGMII0_RXD1, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* rgmii0_rxd1.rgmii0_rxd1 */ 599*4882a593Smuzhiyun {RGMII0_RXD0, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)}, /* rgmii0_rxd0.rgmii0_rxd0 */ 600*4882a593Smuzhiyun {USB1_DRVVBUS, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* usb1_drvvbus.usb1_drvvbus */ 601*4882a593Smuzhiyun {USB2_DRVVBUS, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* usb2_drvvbus.usb2_drvvbus */ 602*4882a593Smuzhiyun {GPIO6_14, (M0 | PIN_OUTPUT)}, /* gpio6_14.gpio6_14 */ 603*4882a593Smuzhiyun {GPIO6_15, (M0 | PIN_OUTPUT)}, /* gpio6_15.gpio6_15 */ 604*4882a593Smuzhiyun {GPIO6_16, (M0 | PIN_INPUT_PULLUP)}, /* gpio6_16.gpio6_16 */ 605*4882a593Smuzhiyun {XREF_CLK0, (M11 | PIN_INPUT_PULLDOWN)}, /* xref_clk0.pr2_mii1_col */ 606*4882a593Smuzhiyun {XREF_CLK1, (M11 | PIN_INPUT_PULLDOWN)}, /* xref_clk1.pr2_mii1_crs */ 607*4882a593Smuzhiyun {XREF_CLK2, (M14 | PIN_OUTPUT)}, /* xref_clk2.gpio6_19 */ 608*4882a593Smuzhiyun {XREF_CLK3, (M7 | PIN_INPUT)}, /* xref_clk3.hdq0 */ 609*4882a593Smuzhiyun {MCASP1_ACLKX, (M11 | PIN_OUTPUT_PULLDOWN)}, /* mcasp1_aclkx.pr2_mdio_mdclk */ 610*4882a593Smuzhiyun {MCASP1_FSX, (M11 | PIN_INPUT | SLEWCONTROL)}, /* mcasp1_fsx.pr2_mdio_data */ 611*4882a593Smuzhiyun {MCASP1_ACLKR, (M14 | PIN_INPUT)}, /* mcasp1_aclkr.gpio5_0 */ 612*4882a593Smuzhiyun {MCASP1_FSR, (M14 | PIN_INPUT)}, /* mcasp1_fsr.gpio5_1 */ 613*4882a593Smuzhiyun {MCASP1_AXR0, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* mcasp1_axr0.pr2_mii0_rxer */ 614*4882a593Smuzhiyun {MCASP1_AXR1, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* mcasp1_axr1.pr2_mii_mt0_clk */ 615*4882a593Smuzhiyun {MCASP1_AXR2, (M14 | PIN_INPUT)}, /* mcasp1_axr2.gpio5_4 */ 616*4882a593Smuzhiyun {MCASP1_AXR3, (M14 | PIN_INPUT)}, /* mcasp1_axr3.gpio5_5 */ 617*4882a593Smuzhiyun {MCASP1_AXR4, (M14 | PIN_INPUT_PULLDOWN)}, /* mcasp1_axr4.gpio5_6 */ 618*4882a593Smuzhiyun {MCASP1_AXR5, (M14 | PIN_INPUT)}, /* mcasp1_axr5.gpio5_7 */ 619*4882a593Smuzhiyun {MCASP1_AXR6, (M14 | PIN_OUTPUT)}, /* mcasp1_axr6.gpio5_8 */ 620*4882a593Smuzhiyun {MCASP1_AXR7, (M14 | PIN_OUTPUT)}, /* mcasp1_axr7.gpio5_9 */ 621*4882a593Smuzhiyun {MCASP1_AXR8, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)}, /* mcasp1_axr8.pr2_mii0_txen */ 622*4882a593Smuzhiyun {MCASP1_AXR9, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)}, /* mcasp1_axr9.pr2_mii0_txd3 */ 623*4882a593Smuzhiyun {MCASP1_AXR10, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)}, /* mcasp1_axr10.pr2_mii0_txd2 */ 624*4882a593Smuzhiyun {MCASP1_AXR11, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)}, /* mcasp1_axr11.pr2_mii0_txd1 */ 625*4882a593Smuzhiyun {MCASP1_AXR12, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)}, /* mcasp1_axr12.pr2_mii0_txd0 */ 626*4882a593Smuzhiyun {MCASP1_AXR13, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* mcasp1_axr13.pr2_mii_mr0_clk */ 627*4882a593Smuzhiyun {MCASP1_AXR14, (M11 | PIN_INPUT_SLEW)}, /* mcasp1_axr14.pr2_mii0_rxdv */ 628*4882a593Smuzhiyun {MCASP1_AXR15, (M11 | PIN_INPUT_SLEW)}, /* mcasp1_axr15.pr2_mii0_rxd3 */ 629*4882a593Smuzhiyun {MCASP2_ACLKX, (M11 | PIN_INPUT_PULLDOWN)}, /* mcasp2_aclkx.pr2_mii0_rxd2 */ 630*4882a593Smuzhiyun {MCASP2_FSX, (M11 | PIN_INPUT_SLEW)}, /* mcasp2_fsx.pr2_mii0_rxd1 */ 631*4882a593Smuzhiyun {MCASP2_AXR2, (M11 | PIN_INPUT_SLEW)}, /* mcasp2_axr2.pr2_mii0_rxd0 */ 632*4882a593Smuzhiyun {MCASP2_AXR3, (M11 | PIN_INPUT_SLEW)}, /* mcasp2_axr3.pr2_mii0_rxlink */ 633*4882a593Smuzhiyun {MCASP2_AXR4, (M14 | PIN_OUTPUT)}, /* mcasp2_axr4.gpio1_4 */ 634*4882a593Smuzhiyun {MCASP2_AXR5, (M14 | PIN_OUTPUT)}, /* mcasp2_axr5.gpio6_7 */ 635*4882a593Smuzhiyun {MCASP2_AXR6, (M14 | PIN_OUTPUT)}, /* mcasp2_axr6.gpio2_29 */ 636*4882a593Smuzhiyun {MCASP2_AXR7, (M14 | PIN_OUTPUT)}, /* mcasp2_axr7.gpio1_5 */ 637*4882a593Smuzhiyun {MCASP3_ACLKX, (M11 | PIN_INPUT_PULLDOWN)}, /* mcasp3_aclkx.pr2_mii0_crs */ 638*4882a593Smuzhiyun {MCASP3_FSX, (M11 | PIN_INPUT_SLEW)}, /* mcasp3_fsx.pr2_mii0_col */ 639*4882a593Smuzhiyun {MCASP3_AXR0, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* mcasp3_axr0.pr2_mii1_rxer */ 640*4882a593Smuzhiyun {MCASP3_AXR1, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* mcasp3_axr1.pr2_mii1_rxlink */ 641*4882a593Smuzhiyun {MCASP4_ACLKX, (M2 | PIN_OUTPUT)}, /* mcasp4_aclkx.spi3_sclk */ 642*4882a593Smuzhiyun {MCASP4_FSX, (M2 | PIN_INPUT)}, /* mcasp4_fsx.spi3_d1 */ 643*4882a593Smuzhiyun {MCASP4_AXR1, (M2 | PIN_OUTPUT_PULLUP)}, /* mcasp4_axr1.spi3_cs0 */ 644*4882a593Smuzhiyun {MCASP5_AXR0, (M4 | PIN_INPUT)}, /* mcasp5_axr0.uart3_rxd */ 645*4882a593Smuzhiyun {MCASP5_AXR1, (M4 | PIN_OUTPUT)}, /* mcasp5_axr1.uart3_txd */ 646*4882a593Smuzhiyun {MMC1_CLK, (M0 | PIN_INPUT_PULLUP)}, /* mmc1_clk.mmc1_clk */ 647*4882a593Smuzhiyun {MMC1_CMD, (M0 | PIN_INPUT_PULLUP)}, /* mmc1_cmd.mmc1_cmd */ 648*4882a593Smuzhiyun {MMC1_DAT0, (M0 | PIN_INPUT_PULLUP)}, /* mmc1_dat0.mmc1_dat0 */ 649*4882a593Smuzhiyun {MMC1_DAT1, (M0 | PIN_INPUT_PULLUP)}, /* mmc1_dat1.mmc1_dat1 */ 650*4882a593Smuzhiyun {MMC1_DAT2, (M0 | PIN_INPUT_PULLUP)}, /* mmc1_dat2.mmc1_dat2 */ 651*4882a593Smuzhiyun {MMC1_DAT3, (M0 | PIN_INPUT_PULLUP)}, /* mmc1_dat3.mmc1_dat3 */ 652*4882a593Smuzhiyun {MMC1_SDCD, (M14 | PIN_INPUT | SLEWCONTROL)}, /* mmc1_sdcd.gpio6_27 */ 653*4882a593Smuzhiyun {MMC1_SDWP, (M14 | PIN_INPUT | SLEWCONTROL)}, /* mmc1_sdwp.gpio6_28 */ 654*4882a593Smuzhiyun {GPIO6_10, (M11 | PIN_INPUT_PULLUP)}, /* gpio6_10.pr2_mii_mt1_clk */ 655*4882a593Smuzhiyun {GPIO6_11, (M11 | PIN_OUTPUT_PULLUP)}, /* gpio6_11.pr2_mii1_txen */ 656*4882a593Smuzhiyun {MMC3_CLK, (M11 | PIN_OUTPUT_PULLUP)}, /* mmc3_clk.pr2_mii1_txd3 */ 657*4882a593Smuzhiyun {MMC3_CMD, (M11 | PIN_OUTPUT_PULLUP)}, /* mmc3_cmd.pr2_mii1_txd2 */ 658*4882a593Smuzhiyun {MMC3_DAT0, (M11 | PIN_OUTPUT_PULLUP)}, /* mmc3_dat0.pr2_mii1_txd1 */ 659*4882a593Smuzhiyun {MMC3_DAT1, (M11 | PIN_OUTPUT_PULLUP)}, /* mmc3_dat1.pr2_mii1_txd0 */ 660*4882a593Smuzhiyun {MMC3_DAT2, (M11 | PIN_INPUT_PULLUP)}, /* mmc3_dat2.pr2_mii_mr1_clk */ 661*4882a593Smuzhiyun {MMC3_DAT3, (M11 | PIN_INPUT_PULLDOWN)}, /* mmc3_dat3.pr2_mii1_rxdv */ 662*4882a593Smuzhiyun {MMC3_DAT4, (M11 | PIN_INPUT_PULLDOWN)}, /* mmc3_dat4.pr2_mii1_rxd3 */ 663*4882a593Smuzhiyun {MMC3_DAT5, (M11 | PIN_INPUT_PULLDOWN)}, /* mmc3_dat5.pr2_mii1_rxd2 */ 664*4882a593Smuzhiyun {MMC3_DAT6, (M11 | PIN_INPUT_PULLDOWN)}, /* mmc3_dat6.pr2_mii1_rxd1 */ 665*4882a593Smuzhiyun {MMC3_DAT7, (M11 | PIN_INPUT_PULLDOWN)}, /* mmc3_dat7.pr2_mii1_rxd0 */ 666*4882a593Smuzhiyun {SPI1_SCLK, (M14 | PIN_OUTPUT)}, /* spi1_sclk.gpio7_7 */ 667*4882a593Smuzhiyun {SPI1_D1, (M14 | PIN_OUTPUT)}, /* spi1_d1.gpio7_8 */ 668*4882a593Smuzhiyun {SPI1_D0, (M14 | PIN_OUTPUT)}, /* spi1_d0.gpio7_9 */ 669*4882a593Smuzhiyun {SPI1_CS0, (M14 | PIN_OUTPUT)}, /* spi1_cs0.gpio7_10 */ 670*4882a593Smuzhiyun {SPI1_CS1, (M14 | PIN_OUTPUT)}, /* spi1_cs1.gpio7_11 */ 671*4882a593Smuzhiyun {SPI1_CS2, (M14 | PIN_INPUT_SLEW)}, /* spi1_cs2.gpio7_12 */ 672*4882a593Smuzhiyun {SPI1_CS3, (M6 | PIN_INPUT | SLEWCONTROL)}, /* spi1_cs3.hdmi1_cec */ 673*4882a593Smuzhiyun {SPI2_SCLK, (M0 | PIN_INPUT)}, /* spi2_sclk.spi2_sclk */ 674*4882a593Smuzhiyun {SPI2_D1, (M0 | PIN_INPUT | SLEWCONTROL)}, /* spi2_d1.spi2_d1 */ 675*4882a593Smuzhiyun {SPI2_D0, (M0 | PIN_INPUT | SLEWCONTROL)}, /* spi2_d0.spi2_d0 */ 676*4882a593Smuzhiyun {SPI2_CS0, (M0 | PIN_INPUT | SLEWCONTROL)}, /* spi2_cs0.spi2_cs0 */ 677*4882a593Smuzhiyun {DCAN1_TX, (M15 | PULL_UP)}, /* dcan1_tx.safe for dcan1_tx */ 678*4882a593Smuzhiyun {DCAN1_RX, (M15 | PULL_UP)}, /* dcan1_rx.safe for dcan1_rx */ 679*4882a593Smuzhiyun {UART1_RXD, (M14 | PIN_INPUT | SLEWCONTROL)}, /* uart1_rxd.gpio7_22 */ 680*4882a593Smuzhiyun {UART1_CTSN, (M14 | PIN_OUTPUT)}, /* uart1_ctsn.gpio7_24 */ 681*4882a593Smuzhiyun {UART1_RTSN, (M14 | PIN_OUTPUT)}, /* uart1_rtsn.gpio7_25 */ 682*4882a593Smuzhiyun {I2C1_SDA, (M0 | PIN_INPUT)}, /* i2c1_sda.i2c1_sda */ 683*4882a593Smuzhiyun {I2C1_SCL, (M0 | PIN_INPUT)}, /* i2c1_scl.i2c1_scl */ 684*4882a593Smuzhiyun {I2C2_SDA, (M1 | PIN_INPUT)}, /* i2c2_sda.hdmi1_ddc_scl */ 685*4882a593Smuzhiyun {I2C2_SCL, (M1 | PIN_INPUT)}, /* i2c2_scl.hdmi1_ddc_sda */ 686*4882a593Smuzhiyun {WAKEUP0, (M0 | PIN_INPUT)}, /* Wakeup0.Wakeup0 */ 687*4882a593Smuzhiyun {WAKEUP3, (M0 | PIN_INPUT)}, /* Wakeup3.Wakeup3 */ 688*4882a593Smuzhiyun {ON_OFF, (M0 | PIN_OUTPUT)}, /* on_off.on_off */ 689*4882a593Smuzhiyun {RTC_PORZ, (M0 | PIN_INPUT)}, /* rtc_porz.rtc_porz */ 690*4882a593Smuzhiyun {TMS, (M0 | PIN_INPUT_PULLUP)}, /* tms.tms */ 691*4882a593Smuzhiyun {TDI, (M0 | PIN_INPUT_PULLUP | SLEWCONTROL)}, /* tdi.tdi */ 692*4882a593Smuzhiyun {TDO, (M0 | PIN_OUTPUT_PULLUP)}, /* tdo.tdo */ 693*4882a593Smuzhiyun {TCLK, (M0 | PIN_INPUT_PULLUP)}, /* tclk.tclk */ 694*4882a593Smuzhiyun {TRSTN, (M0 | PIN_INPUT)}, /* trstn.trstn */ 695*4882a593Smuzhiyun {RTCK, (M0 | PIN_OUTPUT_PULLUP)}, /* rtck.rtck */ 696*4882a593Smuzhiyun {EMU0, (M0 | PIN_INPUT)}, /* emu0.emu0 */ 697*4882a593Smuzhiyun {EMU1, (M0 | PIN_INPUT)}, /* emu1.emu1 */ 698*4882a593Smuzhiyun {RESETN, (M0 | PIN_INPUT)}, /* resetn.resetn */ 699*4882a593Smuzhiyun {RSTOUTN, (M0 | PIN_OUTPUT)}, /* rstoutn.rstoutn */ 700*4882a593Smuzhiyun }; 701*4882a593Smuzhiyun 702*4882a593Smuzhiyun const struct pad_conf_entry core_padconf_array_icss1eth_am571x_idk[] = { 703*4882a593Smuzhiyun /* PR1 MII0 */ 704*4882a593Smuzhiyun {VOUT1_D8, (M12 | PIN_INPUT_PULLUP)}, /* vout1_d8.pr1_mii_mt0_clk */ 705*4882a593Smuzhiyun {VOUT1_D9, (M13 | PIN_OUTPUT_PULLUP)}, /* vout1_d9.pr1_mii0_txd3 */ 706*4882a593Smuzhiyun {VOUT1_D10, (M13 | PIN_OUTPUT_PULLUP)}, /* vout1_d10.pr1_mii0_txd2 */ 707*4882a593Smuzhiyun {VOUT1_D11, (M13 | PIN_OUTPUT_PULLUP)}, /* vout1_d11.pr1_mii0_txen */ 708*4882a593Smuzhiyun {VOUT1_D12, (M13 | PIN_OUTPUT_PULLUP)}, /* vout1_d12.pr1_mii0_txd1 */ 709*4882a593Smuzhiyun {VOUT1_D13, (M13 | PIN_OUTPUT_PULLUP)}, /* vout1_d13.pr1_mii0_txd0 */ 710*4882a593Smuzhiyun {VOUT1_D14, (M12 | PIN_INPUT_PULLUP)}, /* vout1_d14.pr1_mii_mr0_clk */ 711*4882a593Smuzhiyun {VOUT1_D15, (M12 | PIN_INPUT_PULLDOWN)}, /* vout1_d15.pr1_mii0_rxdv */ 712*4882a593Smuzhiyun {VOUT1_D16, (M12 | PIN_INPUT_PULLDOWN)}, /* vout1_d16.pr1_mii0_rxd3 */ 713*4882a593Smuzhiyun {VOUT1_D17, (M12 | PIN_INPUT_PULLDOWN)}, /* vout1_d17.pr1_mii0_rxd2 */ 714*4882a593Smuzhiyun {VOUT1_D18, (M12 | PIN_INPUT_PULLDOWN)}, /* vout1_d18.pr1_mii0_rxd1 */ 715*4882a593Smuzhiyun {VOUT1_D19, (M12 | PIN_INPUT_PULLDOWN)}, /* vout1_d19.pr1_mii0_rxd0 */ 716*4882a593Smuzhiyun {VOUT1_D20, (M12 | PIN_INPUT_PULLUP)}, /* vout1_d20.pr1_mii0_rxer */ 717*4882a593Smuzhiyun {VOUT1_D21, (M12 | PIN_INPUT_PULLDOWN)}, /* vout1_d21.pr1_mii0_rxlink */ 718*4882a593Smuzhiyun {VOUT1_D22, (M12 | PIN_INPUT_PULLDOWN)}, /* vout1_d22.pr1_mii0_col */ 719*4882a593Smuzhiyun {VOUT1_D23, (M12 | PIN_INPUT_PULLDOWN)}, /* vout1_d23.pr1_mii0_crs */ 720*4882a593Smuzhiyun 721*4882a593Smuzhiyun /* PR1 MII1 */ 722*4882a593Smuzhiyun {VIN2A_D3, (M12 | PIN_INPUT_PULLDOWN)}, /* vin2a_d3.pr1_mii1_col */ 723*4882a593Smuzhiyun {VIN2A_D4, (M13 | PIN_OUTPUT_PULLUP)}, /* vin2a_d4.pr1_mii1_txd1 */ 724*4882a593Smuzhiyun {VIN2A_D5, (M13 | PIN_OUTPUT_PULLUP)}, /* vin2a_d5.pr1_mii1_txd0 */ 725*4882a593Smuzhiyun {VIN2A_D6, (M11 | PIN_INPUT_PULLUP)}, /* vin2a_d6.pr1_mii_mt1_clk */ 726*4882a593Smuzhiyun {VIN2A_D7, (M11 | PIN_OUTPUT_PULLUP)}, /* vin2a_d7.pr1_mii1_txen */ 727*4882a593Smuzhiyun {VIN2A_D8, (M11 | PIN_OUTPUT_PULLUP)}, /* vin2a_d8.pr1_mii1_txd3 */ 728*4882a593Smuzhiyun {VIN2A_D9, (M11 | PIN_OUTPUT_PULLUP)}, /* vin2a_d9.pr1_mii1_txd2 */ 729*4882a593Smuzhiyun {VOUT1_VSYNC, (M12 | PIN_INPUT_PULLUP)}, /* vout1_vsync.pr1_mii1_rxer */ 730*4882a593Smuzhiyun {VOUT1_D0, (M12 | PIN_INPUT_PULLUP)}, /* vout1_d0.pr1_mii1_rxlink */ 731*4882a593Smuzhiyun {VOUT1_D1, (M12 | PIN_INPUT_PULLDOWN)}, /* vout1_d1.pr1_mii1_crs */ 732*4882a593Smuzhiyun {VOUT1_D2, (M12 | PIN_INPUT_PULLUP)}, /* vout1_d2.pr1_mii_mr1_clk */ 733*4882a593Smuzhiyun {VOUT1_D3, (M12 | PIN_INPUT_PULLDOWN)}, /* vout1_d3.pr1_mii1_rxdv */ 734*4882a593Smuzhiyun {VOUT1_D4, (M12 | PIN_INPUT_PULLDOWN)}, /* vout1_d4.pr1_mii1_rxd3 */ 735*4882a593Smuzhiyun {VOUT1_D5, (M12 | PIN_INPUT_PULLDOWN)}, /* vout1_d5.pr1_mii1_rxd2 */ 736*4882a593Smuzhiyun {VOUT1_D6, (M12 | PIN_INPUT_PULLDOWN)}, /* vout1_d6.pr1_mii1_rxd1 */ 737*4882a593Smuzhiyun {VOUT1_D7, (M12 | PIN_INPUT_PULLDOWN)}, /* vout1_d7.pr1_mii1_rxd0 */ 738*4882a593Smuzhiyun }; 739*4882a593Smuzhiyun 740*4882a593Smuzhiyun const struct pad_conf_entry core_padconf_array_vout_am571x_idk[] = { 741*4882a593Smuzhiyun {VOUT1_CLK, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_clk.vout1_clk */ 742*4882a593Smuzhiyun {VOUT1_DE, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_de.vout1_de */ 743*4882a593Smuzhiyun {VOUT1_HSYNC, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_hsync.vout1_hsync */ 744*4882a593Smuzhiyun {VOUT1_VSYNC, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_vsync.vout1_vsync */ 745*4882a593Smuzhiyun {VOUT1_D0, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d0.vout1_d0 */ 746*4882a593Smuzhiyun {VOUT1_D1, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d1.vout1_d1 */ 747*4882a593Smuzhiyun {VOUT1_D2, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d2.vout1_d2 */ 748*4882a593Smuzhiyun {VOUT1_D3, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d3.vout1_d3 */ 749*4882a593Smuzhiyun {VOUT1_D4, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d4.vout1_d4 */ 750*4882a593Smuzhiyun {VOUT1_D5, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d5.vout1_d5 */ 751*4882a593Smuzhiyun {VOUT1_D6, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d6.vout1_d6 */ 752*4882a593Smuzhiyun {VOUT1_D7, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d7.vout1_d7 */ 753*4882a593Smuzhiyun {VOUT1_D8, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d8.vout1_d8 */ 754*4882a593Smuzhiyun {VOUT1_D9, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d9.vout1_d9 */ 755*4882a593Smuzhiyun {VOUT1_D10, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d10.vout1_d10 */ 756*4882a593Smuzhiyun {VOUT1_D11, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d11.vout1_d11 */ 757*4882a593Smuzhiyun {VOUT1_D12, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d12.vout1_d12 */ 758*4882a593Smuzhiyun {VOUT1_D13, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d13.vout1_d13 */ 759*4882a593Smuzhiyun {VOUT1_D14, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d14.vout1_d14 */ 760*4882a593Smuzhiyun {VOUT1_D15, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d15.vout1_d15 */ 761*4882a593Smuzhiyun {VOUT1_D16, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d16.vout1_d16 */ 762*4882a593Smuzhiyun {VOUT1_D17, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d17.vout1_d17 */ 763*4882a593Smuzhiyun {VOUT1_D18, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d18.vout1_d18 */ 764*4882a593Smuzhiyun {VOUT1_D19, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d19.vout1_d19 */ 765*4882a593Smuzhiyun {VOUT1_D20, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d20.vout1_d20 */ 766*4882a593Smuzhiyun {VOUT1_D21, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d21.vout1_d21 */ 767*4882a593Smuzhiyun {VOUT1_D22, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d22.vout1_d22 */ 768*4882a593Smuzhiyun {VOUT1_D23, (M0 | PIN_OUTPUT | SLEWCONTROL)}, /* vout1_d23.vout1_d23 */ 769*4882a593Smuzhiyun 770*4882a593Smuzhiyun {MCASP5_ACLKX, (M12 | PIN_INPUT | MANUAL_MODE)}, /* mcasp5_aclkx.pr2_pru1_gpi1 */ 771*4882a593Smuzhiyun {MCASP5_FSX, (M12 | PIN_INPUT | MANUAL_MODE)}, /* mcasp5_fsx.pr2_pru1_gpi2 */ 772*4882a593Smuzhiyun {UART2_RXD, (M0 | PIN_INPUT)}, /* uart2_rxd.uart2_rxd */ 773*4882a593Smuzhiyun {UART2_TXD, (M0 | PIN_OUTPUT)}, /* uart2_txd.uart2_txd */ 774*4882a593Smuzhiyun {VIN2A_D5, (M13 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)}, /* vin2a_d5.pr1_pru1_gpo2 */ 775*4882a593Smuzhiyun }; 776*4882a593Smuzhiyun 777*4882a593Smuzhiyun const struct pad_conf_entry early_padconf[] = { 778*4882a593Smuzhiyun {UART2_CTSN, (M2 | PIN_INPUT_SLEW)}, /* uart2_ctsn.uart3_rxd */ 779*4882a593Smuzhiyun {UART2_RTSN, (M1 | PIN_INPUT_SLEW)}, /* uart2_rtsn.uart3_txd */ 780*4882a593Smuzhiyun {I2C1_SDA, (PIN_INPUT_PULLUP | M0)}, /* I2C1_SDA */ 781*4882a593Smuzhiyun {I2C1_SCL, (PIN_INPUT_PULLUP | M0)}, /* I2C1_SCL */ 782*4882a593Smuzhiyun }; 783*4882a593Smuzhiyun 784*4882a593Smuzhiyun #ifdef CONFIG_IODELAY_RECALIBRATION 785*4882a593Smuzhiyun const struct iodelay_cfg_entry iodelay_cfg_array_x15_sr1_1[] = { 786*4882a593Smuzhiyun {0x0114, 2980, 0}, /* CFG_GPMC_A0_IN */ 787*4882a593Smuzhiyun {0x0120, 2648, 0}, /* CFG_GPMC_A10_IN */ 788*4882a593Smuzhiyun {0x012C, 2918, 0}, /* CFG_GPMC_A11_IN */ 789*4882a593Smuzhiyun {0x0198, 2917, 0}, /* CFG_GPMC_A1_IN */ 790*4882a593Smuzhiyun {0x0204, 3156, 178}, /* CFG_GPMC_A2_IN */ 791*4882a593Smuzhiyun {0x0210, 3109, 246}, /* CFG_GPMC_A3_IN */ 792*4882a593Smuzhiyun {0x021C, 3142, 100}, /* CFG_GPMC_A4_IN */ 793*4882a593Smuzhiyun {0x0228, 3084, 33}, /* CFG_GPMC_A5_IN */ 794*4882a593Smuzhiyun {0x0234, 2778, 0}, /* CFG_GPMC_A6_IN */ 795*4882a593Smuzhiyun {0x0240, 3110, 0}, /* CFG_GPMC_A7_IN */ 796*4882a593Smuzhiyun {0x024C, 2874, 0}, /* CFG_GPMC_A8_IN */ 797*4882a593Smuzhiyun {0x0258, 3072, 0}, /* CFG_GPMC_A9_IN */ 798*4882a593Smuzhiyun {0x0264, 2466, 0}, /* CFG_GPMC_AD0_IN */ 799*4882a593Smuzhiyun {0x0270, 2523, 0}, /* CFG_GPMC_AD10_IN */ 800*4882a593Smuzhiyun {0x027C, 2453, 0}, /* CFG_GPMC_AD11_IN */ 801*4882a593Smuzhiyun {0x0288, 2285, 0}, /* CFG_GPMC_AD12_IN */ 802*4882a593Smuzhiyun {0x0294, 2206, 0}, /* CFG_GPMC_AD13_IN */ 803*4882a593Smuzhiyun {0x02A0, 1898, 0}, /* CFG_GPMC_AD14_IN */ 804*4882a593Smuzhiyun {0x02AC, 2473, 0}, /* CFG_GPMC_AD15_IN */ 805*4882a593Smuzhiyun {0x02B8, 2307, 0}, /* CFG_GPMC_AD1_IN */ 806*4882a593Smuzhiyun {0x02C4, 2691, 0}, /* CFG_GPMC_AD2_IN */ 807*4882a593Smuzhiyun {0x02D0, 2384, 0}, /* CFG_GPMC_AD3_IN */ 808*4882a593Smuzhiyun {0x02DC, 2462, 0}, /* CFG_GPMC_AD4_IN */ 809*4882a593Smuzhiyun {0x02E8, 2335, 0}, /* CFG_GPMC_AD5_IN */ 810*4882a593Smuzhiyun {0x02F4, 2370, 0}, /* CFG_GPMC_AD6_IN */ 811*4882a593Smuzhiyun {0x0300, 2389, 0}, /* CFG_GPMC_AD7_IN */ 812*4882a593Smuzhiyun {0x030C, 2672, 0}, /* CFG_GPMC_AD8_IN */ 813*4882a593Smuzhiyun {0x0318, 2334, 0}, /* CFG_GPMC_AD9_IN */ 814*4882a593Smuzhiyun {0x0378, 0, 0}, /* CFG_GPMC_CS3_IN */ 815*4882a593Smuzhiyun {0x0678, 406, 0}, /* CFG_MMC3_CLK_IN */ 816*4882a593Smuzhiyun {0x0680, 659, 0}, /* CFG_MMC3_CLK_OUT */ 817*4882a593Smuzhiyun {0x0684, 0, 0}, /* CFG_MMC3_CMD_IN */ 818*4882a593Smuzhiyun {0x0688, 0, 0}, /* CFG_MMC3_CMD_OEN */ 819*4882a593Smuzhiyun {0x068C, 0, 0}, /* CFG_MMC3_CMD_OUT */ 820*4882a593Smuzhiyun {0x0690, 130, 0}, /* CFG_MMC3_DAT0_IN */ 821*4882a593Smuzhiyun {0x0694, 0, 0}, /* CFG_MMC3_DAT0_OEN */ 822*4882a593Smuzhiyun {0x0698, 0, 0}, /* CFG_MMC3_DAT0_OUT */ 823*4882a593Smuzhiyun {0x069C, 169, 0}, /* CFG_MMC3_DAT1_IN */ 824*4882a593Smuzhiyun {0x06A0, 0, 0}, /* CFG_MMC3_DAT1_OEN */ 825*4882a593Smuzhiyun {0x06A4, 0, 0}, /* CFG_MMC3_DAT1_OUT */ 826*4882a593Smuzhiyun {0x06A8, 0, 0}, /* CFG_MMC3_DAT2_IN */ 827*4882a593Smuzhiyun {0x06AC, 0, 0}, /* CFG_MMC3_DAT2_OEN */ 828*4882a593Smuzhiyun {0x06B0, 0, 0}, /* CFG_MMC3_DAT2_OUT */ 829*4882a593Smuzhiyun {0x06B4, 457, 0}, /* CFG_MMC3_DAT3_IN */ 830*4882a593Smuzhiyun {0x06B8, 0, 0}, /* CFG_MMC3_DAT3_OEN */ 831*4882a593Smuzhiyun {0x06BC, 0, 0}, /* CFG_MMC3_DAT3_OUT */ 832*4882a593Smuzhiyun {0x06C0, 702, 0}, /* CFG_MMC3_DAT4_IN */ 833*4882a593Smuzhiyun {0x06C4, 0, 0}, /* CFG_MMC3_DAT4_OEN */ 834*4882a593Smuzhiyun {0x06C8, 0, 0}, /* CFG_MMC3_DAT4_OUT */ 835*4882a593Smuzhiyun {0x06CC, 738, 0}, /* CFG_MMC3_DAT5_IN */ 836*4882a593Smuzhiyun {0x06D0, 0, 0}, /* CFG_MMC3_DAT5_OEN */ 837*4882a593Smuzhiyun {0x06D4, 0, 0}, /* CFG_MMC3_DAT5_OUT */ 838*4882a593Smuzhiyun {0x06D8, 856, 0}, /* CFG_MMC3_DAT6_IN */ 839*4882a593Smuzhiyun {0x06DC, 0, 0}, /* CFG_MMC3_DAT6_OEN */ 840*4882a593Smuzhiyun {0x06E0, 0, 0}, /* CFG_MMC3_DAT6_OUT */ 841*4882a593Smuzhiyun {0x06E4, 610, 0}, /* CFG_MMC3_DAT7_IN */ 842*4882a593Smuzhiyun {0x06E8, 0, 0}, /* CFG_MMC3_DAT7_OEN */ 843*4882a593Smuzhiyun {0x06EC, 0, 0}, /* CFG_MMC3_DAT7_OUT */ 844*4882a593Smuzhiyun {0x06F0, 480, 0}, /* CFG_RGMII0_RXC_IN */ 845*4882a593Smuzhiyun {0x06FC, 111, 1641}, /* CFG_RGMII0_RXCTL_IN */ 846*4882a593Smuzhiyun {0x0708, 272, 1116}, /* CFG_RGMII0_RXD0_IN */ 847*4882a593Smuzhiyun {0x0714, 243, 1260}, /* CFG_RGMII0_RXD1_IN */ 848*4882a593Smuzhiyun {0x0720, 0, 1614}, /* CFG_RGMII0_RXD2_IN */ 849*4882a593Smuzhiyun {0x072C, 105, 1673}, /* CFG_RGMII0_RXD3_IN */ 850*4882a593Smuzhiyun {0x0740, 531, 120}, /* CFG_RGMII0_TXC_OUT */ 851*4882a593Smuzhiyun {0x074C, 201, 60}, /* CFG_RGMII0_TXCTL_OUT */ 852*4882a593Smuzhiyun {0x0758, 229, 120}, /* CFG_RGMII0_TXD0_OUT */ 853*4882a593Smuzhiyun {0x0764, 141, 0}, /* CFG_RGMII0_TXD1_OUT */ 854*4882a593Smuzhiyun {0x0770, 495, 120}, /* CFG_RGMII0_TXD2_OUT */ 855*4882a593Smuzhiyun {0x077C, 660, 120}, /* CFG_RGMII0_TXD3_OUT */ 856*4882a593Smuzhiyun {0x0A70, 1551, 115}, /* CFG_VIN2A_D12_OUT */ 857*4882a593Smuzhiyun {0x0A7C, 816, 0}, /* CFG_VIN2A_D13_OUT */ 858*4882a593Smuzhiyun {0x0A88, 876, 0}, /* CFG_VIN2A_D14_OUT */ 859*4882a593Smuzhiyun {0x0A94, 312, 0}, /* CFG_VIN2A_D15_OUT */ 860*4882a593Smuzhiyun {0x0AA0, 58, 0}, /* CFG_VIN2A_D16_OUT */ 861*4882a593Smuzhiyun {0x0AAC, 0, 0}, /* CFG_VIN2A_D17_OUT */ 862*4882a593Smuzhiyun {0x0AB0, 702, 0}, /* CFG_VIN2A_D18_IN */ 863*4882a593Smuzhiyun {0x0ABC, 136, 976}, /* CFG_VIN2A_D19_IN */ 864*4882a593Smuzhiyun {0x0AD4, 210, 1357}, /* CFG_VIN2A_D20_IN */ 865*4882a593Smuzhiyun {0x0AE0, 189, 1462}, /* CFG_VIN2A_D21_IN */ 866*4882a593Smuzhiyun {0x0AEC, 232, 1278}, /* CFG_VIN2A_D22_IN */ 867*4882a593Smuzhiyun {0x0AF8, 0, 1397}, /* CFG_VIN2A_D23_IN */ 868*4882a593Smuzhiyun }; 869*4882a593Smuzhiyun 870*4882a593Smuzhiyun const struct iodelay_cfg_entry iodelay_cfg_array_x15_sr2_0[] = { 871*4882a593Smuzhiyun {0x0114, 2519, 702}, /* CFG_GPMC_A0_IN */ 872*4882a593Smuzhiyun {0x0120, 2435, 411}, /* CFG_GPMC_A10_IN */ 873*4882a593Smuzhiyun {0x012C, 2379, 755}, /* CFG_GPMC_A11_IN */ 874*4882a593Smuzhiyun {0x0198, 2384, 778}, /* CFG_GPMC_A1_IN */ 875*4882a593Smuzhiyun {0x0204, 2499, 1127}, /* CFG_GPMC_A2_IN */ 876*4882a593Smuzhiyun {0x0210, 2455, 1181}, /* CFG_GPMC_A3_IN */ 877*4882a593Smuzhiyun {0x021C, 2486, 1039}, /* CFG_GPMC_A4_IN */ 878*4882a593Smuzhiyun {0x0228, 2456, 938}, /* CFG_GPMC_A5_IN */ 879*4882a593Smuzhiyun {0x0234, 2463, 573}, /* CFG_GPMC_A6_IN */ 880*4882a593Smuzhiyun {0x0240, 2608, 783}, /* CFG_GPMC_A7_IN */ 881*4882a593Smuzhiyun {0x024C, 2430, 656}, /* CFG_GPMC_A8_IN */ 882*4882a593Smuzhiyun {0x0258, 2465, 850}, /* CFG_GPMC_A9_IN */ 883*4882a593Smuzhiyun {0x0264, 2316, 301}, /* CFG_GPMC_AD0_IN */ 884*4882a593Smuzhiyun {0x0270, 2324, 406}, /* CFG_GPMC_AD10_IN */ 885*4882a593Smuzhiyun {0x027C, 2278, 352}, /* CFG_GPMC_AD11_IN */ 886*4882a593Smuzhiyun {0x0288, 2297, 160}, /* CFG_GPMC_AD12_IN */ 887*4882a593Smuzhiyun {0x0294, 2278, 108}, /* CFG_GPMC_AD13_IN */ 888*4882a593Smuzhiyun {0x02A0, 2035, 0}, /* CFG_GPMC_AD14_IN */ 889*4882a593Smuzhiyun {0x02AC, 2279, 378}, /* CFG_GPMC_AD15_IN */ 890*4882a593Smuzhiyun {0x02B8, 2440, 70}, /* CFG_GPMC_AD1_IN */ 891*4882a593Smuzhiyun {0x02C4, 2404, 446}, /* CFG_GPMC_AD2_IN */ 892*4882a593Smuzhiyun {0x02D0, 2343, 212}, /* CFG_GPMC_AD3_IN */ 893*4882a593Smuzhiyun {0x02DC, 2355, 322}, /* CFG_GPMC_AD4_IN */ 894*4882a593Smuzhiyun {0x02E8, 2337, 192}, /* CFG_GPMC_AD5_IN */ 895*4882a593Smuzhiyun {0x02F4, 2270, 314}, /* CFG_GPMC_AD6_IN */ 896*4882a593Smuzhiyun {0x0300, 2339, 259}, /* CFG_GPMC_AD7_IN */ 897*4882a593Smuzhiyun {0x030C, 2308, 577}, /* CFG_GPMC_AD8_IN */ 898*4882a593Smuzhiyun {0x0318, 2334, 166}, /* CFG_GPMC_AD9_IN */ 899*4882a593Smuzhiyun {0x0378, 0, 0}, /* CFG_GPMC_CS3_IN */ 900*4882a593Smuzhiyun {0x0678, 0, 386}, /* CFG_MMC3_CLK_IN */ 901*4882a593Smuzhiyun {0x0680, 605, 0}, /* CFG_MMC3_CLK_OUT */ 902*4882a593Smuzhiyun {0x0684, 0, 0}, /* CFG_MMC3_CMD_IN */ 903*4882a593Smuzhiyun {0x0688, 0, 0}, /* CFG_MMC3_CMD_OEN */ 904*4882a593Smuzhiyun {0x068C, 0, 0}, /* CFG_MMC3_CMD_OUT */ 905*4882a593Smuzhiyun {0x0690, 171, 0}, /* CFG_MMC3_DAT0_IN */ 906*4882a593Smuzhiyun {0x0694, 0, 0}, /* CFG_MMC3_DAT0_OEN */ 907*4882a593Smuzhiyun {0x0698, 0, 0}, /* CFG_MMC3_DAT0_OUT */ 908*4882a593Smuzhiyun {0x069C, 221, 0}, /* CFG_MMC3_DAT1_IN */ 909*4882a593Smuzhiyun {0x06A0, 0, 0}, /* CFG_MMC3_DAT1_OEN */ 910*4882a593Smuzhiyun {0x06A4, 0, 0}, /* CFG_MMC3_DAT1_OUT */ 911*4882a593Smuzhiyun {0x06A8, 0, 0}, /* CFG_MMC3_DAT2_IN */ 912*4882a593Smuzhiyun {0x06AC, 0, 0}, /* CFG_MMC3_DAT2_OEN */ 913*4882a593Smuzhiyun {0x06B0, 0, 0}, /* CFG_MMC3_DAT2_OUT */ 914*4882a593Smuzhiyun {0x06B4, 474, 0}, /* CFG_MMC3_DAT3_IN */ 915*4882a593Smuzhiyun {0x06B8, 0, 0}, /* CFG_MMC3_DAT3_OEN */ 916*4882a593Smuzhiyun {0x06BC, 0, 0}, /* CFG_MMC3_DAT3_OUT */ 917*4882a593Smuzhiyun {0x06C0, 792, 0}, /* CFG_MMC3_DAT4_IN */ 918*4882a593Smuzhiyun {0x06C4, 0, 0}, /* CFG_MMC3_DAT4_OEN */ 919*4882a593Smuzhiyun {0x06C8, 0, 0}, /* CFG_MMC3_DAT4_OUT */ 920*4882a593Smuzhiyun {0x06CC, 782, 0}, /* CFG_MMC3_DAT5_IN */ 921*4882a593Smuzhiyun {0x06D0, 0, 0}, /* CFG_MMC3_DAT5_OEN */ 922*4882a593Smuzhiyun {0x06D4, 0, 0}, /* CFG_MMC3_DAT5_OUT */ 923*4882a593Smuzhiyun {0x06D8, 942, 0}, /* CFG_MMC3_DAT6_IN */ 924*4882a593Smuzhiyun {0x06DC, 0, 0}, /* CFG_MMC3_DAT6_OEN */ 925*4882a593Smuzhiyun {0x06E0, 0, 0}, /* CFG_MMC3_DAT6_OUT */ 926*4882a593Smuzhiyun {0x06E4, 636, 0}, /* CFG_MMC3_DAT7_IN */ 927*4882a593Smuzhiyun {0x06E8, 0, 0}, /* CFG_MMC3_DAT7_OEN */ 928*4882a593Smuzhiyun {0x06EC, 0, 0}, /* CFG_MMC3_DAT7_OUT */ 929*4882a593Smuzhiyun {0x06F0, 260, 0}, /* CFG_RGMII0_RXC_IN */ 930*4882a593Smuzhiyun {0x06FC, 0, 1412}, /* CFG_RGMII0_RXCTL_IN */ 931*4882a593Smuzhiyun {0x0708, 123, 1047}, /* CFG_RGMII0_RXD0_IN */ 932*4882a593Smuzhiyun {0x0714, 139, 1081}, /* CFG_RGMII0_RXD1_IN */ 933*4882a593Smuzhiyun {0x0720, 195, 1100}, /* CFG_RGMII0_RXD2_IN */ 934*4882a593Smuzhiyun {0x072C, 239, 1216}, /* CFG_RGMII0_RXD3_IN */ 935*4882a593Smuzhiyun {0x0740, 89, 0}, /* CFG_RGMII0_TXC_OUT */ 936*4882a593Smuzhiyun {0x074C, 15, 125}, /* CFG_RGMII0_TXCTL_OUT */ 937*4882a593Smuzhiyun {0x0758, 339, 162}, /* CFG_RGMII0_TXD0_OUT */ 938*4882a593Smuzhiyun {0x0764, 146, 94}, /* CFG_RGMII0_TXD1_OUT */ 939*4882a593Smuzhiyun {0x0770, 0, 27}, /* CFG_RGMII0_TXD2_OUT */ 940*4882a593Smuzhiyun {0x077C, 291, 205}, /* CFG_RGMII0_TXD3_OUT */ 941*4882a593Smuzhiyun {0x0A70, 0, 0}, /* CFG_VIN2A_D12_OUT */ 942*4882a593Smuzhiyun {0x0A7C, 219, 101}, /* CFG_VIN2A_D13_OUT */ 943*4882a593Smuzhiyun {0x0A88, 92, 58}, /* CFG_VIN2A_D14_OUT */ 944*4882a593Smuzhiyun {0x0A94, 135, 100}, /* CFG_VIN2A_D15_OUT */ 945*4882a593Smuzhiyun {0x0AA0, 154, 101}, /* CFG_VIN2A_D16_OUT */ 946*4882a593Smuzhiyun {0x0AAC, 78, 27}, /* CFG_VIN2A_D17_OUT */ 947*4882a593Smuzhiyun {0x0AB0, 411, 0}, /* CFG_VIN2A_D18_IN */ 948*4882a593Smuzhiyun {0x0ABC, 0, 382}, /* CFG_VIN2A_D19_IN */ 949*4882a593Smuzhiyun {0x0AD4, 320, 750}, /* CFG_VIN2A_D20_IN */ 950*4882a593Smuzhiyun {0x0AE0, 192, 836}, /* CFG_VIN2A_D21_IN */ 951*4882a593Smuzhiyun {0x0AEC, 294, 669}, /* CFG_VIN2A_D22_IN */ 952*4882a593Smuzhiyun {0x0AF8, 50, 700}, /* CFG_VIN2A_D23_IN */ 953*4882a593Smuzhiyun {0x0B9C, 0, 706}, /* CFG_VOUT1_CLK_OUT */ 954*4882a593Smuzhiyun {0x0BA8, 2313, 0}, /* CFG_VOUT1_D0_OUT */ 955*4882a593Smuzhiyun {0x0BB4, 2199, 0}, /* CFG_VOUT1_D10_OUT */ 956*4882a593Smuzhiyun {0x0BC0, 2266, 0}, /* CFG_VOUT1_D11_OUT */ 957*4882a593Smuzhiyun {0x0BCC, 3159, 0}, /* CFG_VOUT1_D12_OUT */ 958*4882a593Smuzhiyun {0x0BD8, 2100, 0}, /* CFG_VOUT1_D13_OUT */ 959*4882a593Smuzhiyun {0x0BE4, 2229, 0}, /* CFG_VOUT1_D14_OUT */ 960*4882a593Smuzhiyun {0x0BF0, 2202, 0}, /* CFG_VOUT1_D15_OUT */ 961*4882a593Smuzhiyun {0x0BFC, 2084, 0}, /* CFG_VOUT1_D16_OUT */ 962*4882a593Smuzhiyun {0x0C08, 2195, 0}, /* CFG_VOUT1_D17_OUT */ 963*4882a593Smuzhiyun {0x0C14, 2342, 0}, /* CFG_VOUT1_D18_OUT */ 964*4882a593Smuzhiyun {0x0C20, 2463, 0}, /* CFG_VOUT1_D19_OUT */ 965*4882a593Smuzhiyun {0x0C2C, 2439, 0}, /* CFG_VOUT1_D1_OUT */ 966*4882a593Smuzhiyun {0x0C38, 2304, 0}, /* CFG_VOUT1_D20_OUT */ 967*4882a593Smuzhiyun {0x0C44, 2103, 0}, /* CFG_VOUT1_D21_OUT */ 968*4882a593Smuzhiyun {0x0C50, 2145, 0}, /* CFG_VOUT1_D22_OUT */ 969*4882a593Smuzhiyun {0x0C5C, 1932, 0}, /* CFG_VOUT1_D23_OUT */ 970*4882a593Smuzhiyun {0x0C68, 2200, 0}, /* CFG_VOUT1_D2_OUT */ 971*4882a593Smuzhiyun {0x0C74, 2355, 0}, /* CFG_VOUT1_D3_OUT */ 972*4882a593Smuzhiyun {0x0C80, 3215, 0}, /* CFG_VOUT1_D4_OUT */ 973*4882a593Smuzhiyun {0x0C8C, 2314, 0}, /* CFG_VOUT1_D5_OUT */ 974*4882a593Smuzhiyun {0x0C98, 2238, 0}, /* CFG_VOUT1_D6_OUT */ 975*4882a593Smuzhiyun {0x0CA4, 2381, 0}, /* CFG_VOUT1_D7_OUT */ 976*4882a593Smuzhiyun {0x0CB0, 2138, 0}, /* CFG_VOUT1_D8_OUT */ 977*4882a593Smuzhiyun {0x0CBC, 2383, 0}, /* CFG_VOUT1_D9_OUT */ 978*4882a593Smuzhiyun {0x0CC8, 1984, 0}, /* CFG_VOUT1_DE_OUT */ 979*4882a593Smuzhiyun {0x0CE0, 1947, 0}, /* CFG_VOUT1_HSYNC_OUT */ 980*4882a593Smuzhiyun {0x0CEC, 2739, 0}, /* CFG_VOUT1_VSYNC_OUT */ 981*4882a593Smuzhiyun }; 982*4882a593Smuzhiyun 983*4882a593Smuzhiyun const struct iodelay_cfg_entry iodelay_cfg_array_am572x_idk[] = { 984*4882a593Smuzhiyun {0x0114, 1861, 901}, /* CFG_GPMC_A0_IN */ 985*4882a593Smuzhiyun {0x0120, 0, 0}, /* CFG_GPMC_A10_IN */ 986*4882a593Smuzhiyun {0x012C, 1783, 1178}, /* CFG_GPMC_A11_IN */ 987*4882a593Smuzhiyun {0x0138, 1903, 853}, /* CFG_GPMC_A12_IN */ 988*4882a593Smuzhiyun {0x0144, 0, 0}, /* CFG_GPMC_A13_IN */ 989*4882a593Smuzhiyun {0x0150, 2575, 966}, /* CFG_GPMC_A14_IN */ 990*4882a593Smuzhiyun {0x015C, 2503, 889}, /* CFG_GPMC_A15_IN */ 991*4882a593Smuzhiyun {0x0168, 2528, 1007}, /* CFG_GPMC_A16_IN */ 992*4882a593Smuzhiyun {0x0170, 0, 0}, /* CFG_GPMC_A16_OUT */ 993*4882a593Smuzhiyun {0x0174, 2533, 980}, /* CFG_GPMC_A17_IN */ 994*4882a593Smuzhiyun {0x0188, 590, 0}, /* CFG_GPMC_A18_OUT */ 995*4882a593Smuzhiyun {0x0198, 1652, 891}, /* CFG_GPMC_A1_IN */ 996*4882a593Smuzhiyun {0x0204, 1888, 1212}, /* CFG_GPMC_A2_IN */ 997*4882a593Smuzhiyun {0x0210, 1839, 1274}, /* CFG_GPMC_A3_IN */ 998*4882a593Smuzhiyun {0x021C, 1868, 1113}, /* CFG_GPMC_A4_IN */ 999*4882a593Smuzhiyun {0x0228, 1757, 1079}, /* CFG_GPMC_A5_IN */ 1000*4882a593Smuzhiyun {0x0234, 1800, 670}, /* CFG_GPMC_A6_IN */ 1001*4882a593Smuzhiyun {0x0240, 1967, 898}, /* CFG_GPMC_A7_IN */ 1002*4882a593Smuzhiyun {0x024C, 1731, 959}, /* CFG_GPMC_A8_IN */ 1003*4882a593Smuzhiyun {0x0258, 1766, 1150}, /* CFG_GPMC_A9_IN */ 1004*4882a593Smuzhiyun {0x0374, 0, 0}, /* CFG_GPMC_CS2_OUT */ 1005*4882a593Smuzhiyun {0x0590, 1000, 4200}, /* CFG_MCASP5_ACLKX_OUT */ 1006*4882a593Smuzhiyun {0x05AC, 800, 3800}, /* CFG_MCASP5_FSX_IN */ 1007*4882a593Smuzhiyun {0x06F0, 260, 0}, /* CFG_RGMII0_RXC_IN */ 1008*4882a593Smuzhiyun {0x06FC, 0, 1412}, /* CFG_RGMII0_RXCTL_IN */ 1009*4882a593Smuzhiyun {0x0708, 123, 1047}, /* CFG_RGMII0_RXD0_IN */ 1010*4882a593Smuzhiyun {0x0714, 139, 1081}, /* CFG_RGMII0_RXD1_IN */ 1011*4882a593Smuzhiyun {0x0720, 195, 1100}, /* CFG_RGMII0_RXD2_IN */ 1012*4882a593Smuzhiyun {0x072C, 239, 1216}, /* CFG_RGMII0_RXD3_IN */ 1013*4882a593Smuzhiyun {0x0740, 89, 0}, /* CFG_RGMII0_TXC_OUT */ 1014*4882a593Smuzhiyun {0x074C, 15, 125}, /* CFG_RGMII0_TXCTL_OUT */ 1015*4882a593Smuzhiyun {0x0758, 339, 162}, /* CFG_RGMII0_TXD0_OUT */ 1016*4882a593Smuzhiyun {0x0764, 146, 94}, /* CFG_RGMII0_TXD1_OUT */ 1017*4882a593Smuzhiyun {0x0770, 0, 27}, /* CFG_RGMII0_TXD2_OUT */ 1018*4882a593Smuzhiyun {0x077C, 291, 205}, /* CFG_RGMII0_TXD3_OUT */ 1019*4882a593Smuzhiyun {0x0A70, 0, 0}, /* CFG_VIN2A_D12_OUT */ 1020*4882a593Smuzhiyun {0x0A7C, 219, 101}, /* CFG_VIN2A_D13_OUT */ 1021*4882a593Smuzhiyun {0x0A88, 92, 58}, /* CFG_VIN2A_D14_OUT */ 1022*4882a593Smuzhiyun {0x0A94, 135, 100}, /* CFG_VIN2A_D15_OUT */ 1023*4882a593Smuzhiyun {0x0AA0, 154, 101}, /* CFG_VIN2A_D16_OUT */ 1024*4882a593Smuzhiyun {0x0AAC, 78, 27}, /* CFG_VIN2A_D17_OUT */ 1025*4882a593Smuzhiyun {0x0AB0, 411, 0}, /* CFG_VIN2A_D18_IN */ 1026*4882a593Smuzhiyun {0x0ABC, 0, 382}, /* CFG_VIN2A_D19_IN */ 1027*4882a593Smuzhiyun {0x0AD4, 320, 750}, /* CFG_VIN2A_D20_IN */ 1028*4882a593Smuzhiyun {0x0AE0, 192, 836}, /* CFG_VIN2A_D21_IN */ 1029*4882a593Smuzhiyun {0x0AEC, 294, 669}, /* CFG_VIN2A_D22_IN */ 1030*4882a593Smuzhiyun {0x0AF8, 50, 700}, /* CFG_VIN2A_D23_IN */ 1031*4882a593Smuzhiyun {0x0B30, 0, 0}, /* CFG_VIN2A_D5_OUT */ 1032*4882a593Smuzhiyun {0x0B9C, 1126, 751}, /* CFG_VOUT1_CLK_OUT */ 1033*4882a593Smuzhiyun {0x0BA8, 395, 0}, /* CFG_VOUT1_D0_OUT */ 1034*4882a593Smuzhiyun {0x0BB4, 282, 0}, /* CFG_VOUT1_D10_OUT */ 1035*4882a593Smuzhiyun {0x0BC0, 348, 0}, /* CFG_VOUT1_D11_OUT */ 1036*4882a593Smuzhiyun {0x0BCC, 1240, 0}, /* CFG_VOUT1_D12_OUT */ 1037*4882a593Smuzhiyun {0x0BD8, 182, 0}, /* CFG_VOUT1_D13_OUT */ 1038*4882a593Smuzhiyun {0x0BE4, 311, 0}, /* CFG_VOUT1_D14_OUT */ 1039*4882a593Smuzhiyun {0x0BF0, 285, 0}, /* CFG_VOUT1_D15_OUT */ 1040*4882a593Smuzhiyun {0x0BFC, 166, 0}, /* CFG_VOUT1_D16_OUT */ 1041*4882a593Smuzhiyun {0x0C08, 278, 0}, /* CFG_VOUT1_D17_OUT */ 1042*4882a593Smuzhiyun {0x0C14, 425, 0}, /* CFG_VOUT1_D18_OUT */ 1043*4882a593Smuzhiyun {0x0C20, 516, 0}, /* CFG_VOUT1_D19_OUT */ 1044*4882a593Smuzhiyun {0x0C2C, 521, 0}, /* CFG_VOUT1_D1_OUT */ 1045*4882a593Smuzhiyun {0x0C38, 386, 0}, /* CFG_VOUT1_D20_OUT */ 1046*4882a593Smuzhiyun {0x0C44, 111, 0}, /* CFG_VOUT1_D21_OUT */ 1047*4882a593Smuzhiyun {0x0C50, 227, 0}, /* CFG_VOUT1_D22_OUT */ 1048*4882a593Smuzhiyun {0x0C5C, 0, 0}, /* CFG_VOUT1_D23_OUT */ 1049*4882a593Smuzhiyun {0x0C68, 282, 0}, /* CFG_VOUT1_D2_OUT */ 1050*4882a593Smuzhiyun {0x0C74, 438, 0}, /* CFG_VOUT1_D3_OUT */ 1051*4882a593Smuzhiyun {0x0C80, 1298, 0}, /* CFG_VOUT1_D4_OUT */ 1052*4882a593Smuzhiyun {0x0C8C, 397, 0}, /* CFG_VOUT1_D5_OUT */ 1053*4882a593Smuzhiyun {0x0C98, 321, 0}, /* CFG_VOUT1_D6_OUT */ 1054*4882a593Smuzhiyun {0x0CA4, 155, 309}, /* CFG_VOUT1_D7_OUT */ 1055*4882a593Smuzhiyun {0x0CB0, 212, 0}, /* CFG_VOUT1_D8_OUT */ 1056*4882a593Smuzhiyun {0x0CBC, 466, 0}, /* CFG_VOUT1_D9_OUT */ 1057*4882a593Smuzhiyun {0x0CC8, 0, 0}, /* CFG_VOUT1_DE_OUT */ 1058*4882a593Smuzhiyun {0x0CE0, 0, 0}, /* CFG_VOUT1_HSYNC_OUT */ 1059*4882a593Smuzhiyun {0x0CEC, 139, 701}, /* CFG_VOUT1_VSYNC_OUT */ 1060*4882a593Smuzhiyun }; 1061*4882a593Smuzhiyun 1062*4882a593Smuzhiyun const struct iodelay_cfg_entry iodelay_cfg_array_am571x_idk[] = { 1063*4882a593Smuzhiyun {0x0114, 1873, 702}, /* CFG_GPMC_A0_IN */ 1064*4882a593Smuzhiyun {0x0120, 0, 0}, /* CFG_GPMC_A10_IN */ 1065*4882a593Smuzhiyun {0x012C, 1851, 1011}, /* CFG_GPMC_A11_IN */ 1066*4882a593Smuzhiyun {0x0138, 2009, 601}, /* CFG_GPMC_A12_IN */ 1067*4882a593Smuzhiyun {0x0144, 0, 0}, /* CFG_GPMC_A13_IN */ 1068*4882a593Smuzhiyun {0x0150, 2247, 1186}, /* CFG_GPMC_A14_IN */ 1069*4882a593Smuzhiyun {0x015C, 2176, 1197}, /* CFG_GPMC_A15_IN */ 1070*4882a593Smuzhiyun {0x0168, 2229, 1268}, /* CFG_GPMC_A16_IN */ 1071*4882a593Smuzhiyun {0x0170, 0, 0}, /* CFG_GPMC_A16_OUT */ 1072*4882a593Smuzhiyun {0x0174, 2251, 1217}, /* CFG_GPMC_A17_IN */ 1073*4882a593Smuzhiyun {0x0188, 0, 0}, /* CFG_GPMC_A18_OUT */ 1074*4882a593Smuzhiyun {0x0198, 1629, 772}, /* CFG_GPMC_A1_IN */ 1075*4882a593Smuzhiyun {0x0204, 1734, 898}, /* CFG_GPMC_A2_IN */ 1076*4882a593Smuzhiyun {0x0210, 1757, 1076}, /* CFG_GPMC_A3_IN */ 1077*4882a593Smuzhiyun {0x021C, 1794, 893}, /* CFG_GPMC_A4_IN */ 1078*4882a593Smuzhiyun {0x0228, 1726, 853}, /* CFG_GPMC_A5_IN */ 1079*4882a593Smuzhiyun {0x0234, 1792, 612}, /* CFG_GPMC_A6_IN */ 1080*4882a593Smuzhiyun {0x0240, 2117, 610}, /* CFG_GPMC_A7_IN */ 1081*4882a593Smuzhiyun {0x024C, 1758, 653}, /* CFG_GPMC_A8_IN */ 1082*4882a593Smuzhiyun {0x0258, 1705, 899}, /* CFG_GPMC_A9_IN */ 1083*4882a593Smuzhiyun {0x0374, 0, 0}, /* CFG_GPMC_CS2_OUT */ 1084*4882a593Smuzhiyun {0x06F0, 413, 0}, /* CFG_RGMII0_RXC_IN */ 1085*4882a593Smuzhiyun {0x06FC, 27, 2296}, /* CFG_RGMII0_RXCTL_IN */ 1086*4882a593Smuzhiyun {0x0708, 3, 1721}, /* CFG_RGMII0_RXD0_IN */ 1087*4882a593Smuzhiyun {0x0714, 134, 1786}, /* CFG_RGMII0_RXD1_IN */ 1088*4882a593Smuzhiyun {0x0720, 40, 1966}, /* CFG_RGMII0_RXD2_IN */ 1089*4882a593Smuzhiyun {0x072C, 0, 2057}, /* CFG_RGMII0_RXD3_IN */ 1090*4882a593Smuzhiyun {0x0740, 0, 60}, /* CFG_RGMII0_TXC_OUT */ 1091*4882a593Smuzhiyun {0x074C, 0, 60}, /* CFG_RGMII0_TXCTL_OUT */ 1092*4882a593Smuzhiyun {0x0758, 0, 60}, /* CFG_RGMII0_TXD0_OUT */ 1093*4882a593Smuzhiyun {0x0764, 0, 0}, /* CFG_RGMII0_TXD1_OUT */ 1094*4882a593Smuzhiyun {0x0770, 0, 60}, /* CFG_RGMII0_TXD2_OUT */ 1095*4882a593Smuzhiyun {0x077C, 0, 120}, /* CFG_RGMII0_TXD3_OUT */ 1096*4882a593Smuzhiyun {0x0A70, 0, 0}, /* CFG_VIN2A_D12_OUT */ 1097*4882a593Smuzhiyun {0x0A7C, 170, 0}, /* CFG_VIN2A_D13_OUT */ 1098*4882a593Smuzhiyun {0x0A88, 150, 0}, /* CFG_VIN2A_D14_OUT */ 1099*4882a593Smuzhiyun {0x0A94, 0, 0}, /* CFG_VIN2A_D15_OUT */ 1100*4882a593Smuzhiyun {0x0AA0, 60, 0}, /* CFG_VIN2A_D16_OUT */ 1101*4882a593Smuzhiyun {0x0AAC, 60, 0}, /* CFG_VIN2A_D17_OUT */ 1102*4882a593Smuzhiyun {0x0AB0, 530, 0}, /* CFG_VIN2A_D18_IN */ 1103*4882a593Smuzhiyun {0x0ABC, 71, 1099}, /* CFG_VIN2A_D19_IN */ 1104*4882a593Smuzhiyun {0x0AD4, 142, 1337}, /* CFG_VIN2A_D20_IN */ 1105*4882a593Smuzhiyun {0x0AE0, 114, 1517}, /* CFG_VIN2A_D21_IN */ 1106*4882a593Smuzhiyun {0x0AEC, 171, 1331}, /* CFG_VIN2A_D22_IN */ 1107*4882a593Smuzhiyun {0x0AF8, 0, 1328}, /* CFG_VIN2A_D23_IN */ 1108*4882a593Smuzhiyun }; 1109*4882a593Smuzhiyun 1110*4882a593Smuzhiyun const struct iodelay_cfg_entry iodelay_cfg_array_am571x_idk_4port[] = { 1111*4882a593Smuzhiyun {0x0588, 2100, 1959}, /* CFG_MCASP5_ACLKX_IN */ 1112*4882a593Smuzhiyun {0x05AC, 2100, 1780}, /* CFG_MCASP5_FSX_IN */ 1113*4882a593Smuzhiyun {0x0B30, 0, 400}, /* CFG_VIN2A_D5_OUT */ 1114*4882a593Smuzhiyun }; 1115*4882a593Smuzhiyun #endif 1116*4882a593Smuzhiyun #endif /* _MUX_DATA_BEAGLE_X15_H_ */ 1117