xref: /OK3568_Linux_fs/u-boot/board/ti/am57xx/board.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2014 Texas Instruments Incorporated - http://www.ti.com
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Author: Felipe Balbi <balbi@ti.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Based on board/ti/dra7xx/evm.c
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <palmas.h>
13*4882a593Smuzhiyun #include <sata.h>
14*4882a593Smuzhiyun #include <usb.h>
15*4882a593Smuzhiyun #include <asm/omap_common.h>
16*4882a593Smuzhiyun #include <asm/omap_sec_common.h>
17*4882a593Smuzhiyun #include <asm/emif.h>
18*4882a593Smuzhiyun #include <asm/gpio.h>
19*4882a593Smuzhiyun #include <asm/arch/gpio.h>
20*4882a593Smuzhiyun #include <asm/arch/clock.h>
21*4882a593Smuzhiyun #include <asm/arch/dra7xx_iodelay.h>
22*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
23*4882a593Smuzhiyun #include <asm/arch/mmc_host_def.h>
24*4882a593Smuzhiyun #include <asm/arch/sata.h>
25*4882a593Smuzhiyun #include <asm/arch/gpio.h>
26*4882a593Smuzhiyun #include <asm/arch/omap.h>
27*4882a593Smuzhiyun #include <environment.h>
28*4882a593Smuzhiyun #include <usb.h>
29*4882a593Smuzhiyun #include <linux/usb/gadget.h>
30*4882a593Smuzhiyun #include <dwc3-uboot.h>
31*4882a593Smuzhiyun #include <dwc3-omap-uboot.h>
32*4882a593Smuzhiyun #include <ti-usb-phy-uboot.h>
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #include "../common/board_detect.h"
35*4882a593Smuzhiyun #include "mux_data.h"
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define board_is_x15()		board_ti_is("BBRDX15_")
38*4882a593Smuzhiyun #define board_is_x15_revb1()	(board_ti_is("BBRDX15_") && \
39*4882a593Smuzhiyun 				 !strncmp("B.10", board_ti_get_rev(), 3))
40*4882a593Smuzhiyun #define board_is_x15_revc()	(board_ti_is("BBRDX15_") && \
41*4882a593Smuzhiyun 				 !strncmp("C.00", board_ti_get_rev(), 3))
42*4882a593Smuzhiyun #define board_is_am572x_evm()	board_ti_is("AM572PM_")
43*4882a593Smuzhiyun #define board_is_am572x_evm_reva3()	\
44*4882a593Smuzhiyun 				(board_ti_is("AM572PM_") && \
45*4882a593Smuzhiyun 				 !strncmp("A.30", board_ti_get_rev(), 3))
46*4882a593Smuzhiyun #define board_is_am572x_idk()	board_ti_is("AM572IDK")
47*4882a593Smuzhiyun #define board_is_am571x_idk()	board_ti_is("AM571IDK")
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_TI_CPSW
50*4882a593Smuzhiyun #include <cpsw.h>
51*4882a593Smuzhiyun #endif
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define GPIO_ETH_LCD		GPIO_TO_PIN(2, 22)
56*4882a593Smuzhiyun /* GPIO 7_11 */
57*4882a593Smuzhiyun #define GPIO_DDR_VTT_EN 203
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* Touch screen controller to identify the LCD */
60*4882a593Smuzhiyun #define OSD_TS_FT_BUS_ADDRESS	0
61*4882a593Smuzhiyun #define OSD_TS_FT_CHIP_ADDRESS	0x38
62*4882a593Smuzhiyun #define OSD_TS_FT_REG_ID	0xA3
63*4882a593Smuzhiyun /*
64*4882a593Smuzhiyun  * Touchscreen IDs for various OSD panels
65*4882a593Smuzhiyun  * Ref: http://www.osddisplays.com/TI/OSD101T2587-53TS_A.1.pdf
66*4882a593Smuzhiyun  */
67*4882a593Smuzhiyun /* Used on newer osd101t2587 Panels */
68*4882a593Smuzhiyun #define OSD_TS_FT_ID_5x46	0x54
69*4882a593Smuzhiyun /* Used on older osd101t2045 Panels */
70*4882a593Smuzhiyun #define OSD_TS_FT_ID_5606	0x08
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define SYSINFO_BOARD_NAME_MAX_LEN	45
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define TPS65903X_PRIMARY_SECONDARY_PAD2	0xFB
75*4882a593Smuzhiyun #define TPS65903X_PAD2_POWERHOLD_MASK		0x20
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun const struct omap_sysinfo sysinfo = {
78*4882a593Smuzhiyun 	"Board: UNKNOWN(BeagleBoard X15?) REV UNKNOWN\n"
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun static const struct dmm_lisa_map_regs beagle_x15_lisa_regs = {
82*4882a593Smuzhiyun 	.dmm_lisa_map_3 = 0x80740300,
83*4882a593Smuzhiyun 	.is_ma_present  = 0x1
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static const struct dmm_lisa_map_regs am571x_idk_lisa_regs = {
87*4882a593Smuzhiyun 	.dmm_lisa_map_3 = 0x80640100,
88*4882a593Smuzhiyun 	.is_ma_present  = 0x1
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
emif_get_dmm_regs(const struct dmm_lisa_map_regs ** dmm_lisa_regs)91*4882a593Smuzhiyun void emif_get_dmm_regs(const struct dmm_lisa_map_regs **dmm_lisa_regs)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	if (board_is_am571x_idk())
94*4882a593Smuzhiyun 		*dmm_lisa_regs = &am571x_idk_lisa_regs;
95*4882a593Smuzhiyun 	else
96*4882a593Smuzhiyun 		*dmm_lisa_regs = &beagle_x15_lisa_regs;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun static const struct emif_regs beagle_x15_emif1_ddr3_532mhz_emif_regs = {
100*4882a593Smuzhiyun 	.sdram_config_init		= 0x61851b32,
101*4882a593Smuzhiyun 	.sdram_config			= 0x61851b32,
102*4882a593Smuzhiyun 	.sdram_config2			= 0x08000000,
103*4882a593Smuzhiyun 	.ref_ctrl			= 0x000040F1,
104*4882a593Smuzhiyun 	.ref_ctrl_final			= 0x00001035,
105*4882a593Smuzhiyun 	.sdram_tim1			= 0xcccf36ab,
106*4882a593Smuzhiyun 	.sdram_tim2			= 0x308f7fda,
107*4882a593Smuzhiyun 	.sdram_tim3			= 0x409f88a8,
108*4882a593Smuzhiyun 	.read_idle_ctrl			= 0x00050000,
109*4882a593Smuzhiyun 	.zq_config			= 0x5007190b,
110*4882a593Smuzhiyun 	.temp_alert_config		= 0x00000000,
111*4882a593Smuzhiyun 	.emif_ddr_phy_ctlr_1_init 	= 0x0024400b,
112*4882a593Smuzhiyun 	.emif_ddr_phy_ctlr_1		= 0x0e24400b,
113*4882a593Smuzhiyun 	.emif_ddr_ext_phy_ctrl_1 	= 0x10040100,
114*4882a593Smuzhiyun 	.emif_ddr_ext_phy_ctrl_2 	= 0x00910091,
115*4882a593Smuzhiyun 	.emif_ddr_ext_phy_ctrl_3 	= 0x00950095,
116*4882a593Smuzhiyun 	.emif_ddr_ext_phy_ctrl_4 	= 0x009b009b,
117*4882a593Smuzhiyun 	.emif_ddr_ext_phy_ctrl_5 	= 0x009e009e,
118*4882a593Smuzhiyun 	.emif_rd_wr_lvl_rmp_win		= 0x00000000,
119*4882a593Smuzhiyun 	.emif_rd_wr_lvl_rmp_ctl		= 0x80000000,
120*4882a593Smuzhiyun 	.emif_rd_wr_lvl_ctl		= 0x00000000,
121*4882a593Smuzhiyun 	.emif_rd_wr_exec_thresh		= 0x00000305
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /* Ext phy ctrl regs 1-35 */
125*4882a593Smuzhiyun static const u32 beagle_x15_emif1_ddr3_ext_phy_ctrl_const_regs[] = {
126*4882a593Smuzhiyun 	0x10040100,
127*4882a593Smuzhiyun 	0x00910091,
128*4882a593Smuzhiyun 	0x00950095,
129*4882a593Smuzhiyun 	0x009B009B,
130*4882a593Smuzhiyun 	0x009E009E,
131*4882a593Smuzhiyun 	0x00980098,
132*4882a593Smuzhiyun 	0x00340034,
133*4882a593Smuzhiyun 	0x00350035,
134*4882a593Smuzhiyun 	0x00340034,
135*4882a593Smuzhiyun 	0x00310031,
136*4882a593Smuzhiyun 	0x00340034,
137*4882a593Smuzhiyun 	0x007F007F,
138*4882a593Smuzhiyun 	0x007F007F,
139*4882a593Smuzhiyun 	0x007F007F,
140*4882a593Smuzhiyun 	0x007F007F,
141*4882a593Smuzhiyun 	0x007F007F,
142*4882a593Smuzhiyun 	0x00480048,
143*4882a593Smuzhiyun 	0x004A004A,
144*4882a593Smuzhiyun 	0x00520052,
145*4882a593Smuzhiyun 	0x00550055,
146*4882a593Smuzhiyun 	0x00500050,
147*4882a593Smuzhiyun 	0x00000000,
148*4882a593Smuzhiyun 	0x00600020,
149*4882a593Smuzhiyun 	0x40011080,
150*4882a593Smuzhiyun 	0x08102040,
151*4882a593Smuzhiyun 	0x0,
152*4882a593Smuzhiyun 	0x0,
153*4882a593Smuzhiyun 	0x0,
154*4882a593Smuzhiyun 	0x0,
155*4882a593Smuzhiyun 	0x0,
156*4882a593Smuzhiyun 	0x0,
157*4882a593Smuzhiyun 	0x0,
158*4882a593Smuzhiyun 	0x0,
159*4882a593Smuzhiyun 	0x0,
160*4882a593Smuzhiyun 	0x0
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static const struct emif_regs beagle_x15_emif2_ddr3_532mhz_emif_regs = {
164*4882a593Smuzhiyun 	.sdram_config_init		= 0x61851b32,
165*4882a593Smuzhiyun 	.sdram_config			= 0x61851b32,
166*4882a593Smuzhiyun 	.sdram_config2			= 0x08000000,
167*4882a593Smuzhiyun 	.ref_ctrl			= 0x000040F1,
168*4882a593Smuzhiyun 	.ref_ctrl_final			= 0x00001035,
169*4882a593Smuzhiyun 	.sdram_tim1			= 0xcccf36b3,
170*4882a593Smuzhiyun 	.sdram_tim2			= 0x308f7fda,
171*4882a593Smuzhiyun 	.sdram_tim3			= 0x407f88a8,
172*4882a593Smuzhiyun 	.read_idle_ctrl			= 0x00050000,
173*4882a593Smuzhiyun 	.zq_config			= 0x5007190b,
174*4882a593Smuzhiyun 	.temp_alert_config		= 0x00000000,
175*4882a593Smuzhiyun 	.emif_ddr_phy_ctlr_1_init 	= 0x0024400b,
176*4882a593Smuzhiyun 	.emif_ddr_phy_ctlr_1		= 0x0e24400b,
177*4882a593Smuzhiyun 	.emif_ddr_ext_phy_ctrl_1 	= 0x10040100,
178*4882a593Smuzhiyun 	.emif_ddr_ext_phy_ctrl_2 	= 0x00910091,
179*4882a593Smuzhiyun 	.emif_ddr_ext_phy_ctrl_3 	= 0x00950095,
180*4882a593Smuzhiyun 	.emif_ddr_ext_phy_ctrl_4 	= 0x009b009b,
181*4882a593Smuzhiyun 	.emif_ddr_ext_phy_ctrl_5 	= 0x009e009e,
182*4882a593Smuzhiyun 	.emif_rd_wr_lvl_rmp_win		= 0x00000000,
183*4882a593Smuzhiyun 	.emif_rd_wr_lvl_rmp_ctl		= 0x80000000,
184*4882a593Smuzhiyun 	.emif_rd_wr_lvl_ctl		= 0x00000000,
185*4882a593Smuzhiyun 	.emif_rd_wr_exec_thresh		= 0x00000305
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun static const u32 beagle_x15_emif2_ddr3_ext_phy_ctrl_const_regs[] = {
189*4882a593Smuzhiyun 	0x10040100,
190*4882a593Smuzhiyun 	0x00910091,
191*4882a593Smuzhiyun 	0x00950095,
192*4882a593Smuzhiyun 	0x009B009B,
193*4882a593Smuzhiyun 	0x009E009E,
194*4882a593Smuzhiyun 	0x00980098,
195*4882a593Smuzhiyun 	0x00340034,
196*4882a593Smuzhiyun 	0x00350035,
197*4882a593Smuzhiyun 	0x00340034,
198*4882a593Smuzhiyun 	0x00310031,
199*4882a593Smuzhiyun 	0x00340034,
200*4882a593Smuzhiyun 	0x007F007F,
201*4882a593Smuzhiyun 	0x007F007F,
202*4882a593Smuzhiyun 	0x007F007F,
203*4882a593Smuzhiyun 	0x007F007F,
204*4882a593Smuzhiyun 	0x007F007F,
205*4882a593Smuzhiyun 	0x00480048,
206*4882a593Smuzhiyun 	0x004A004A,
207*4882a593Smuzhiyun 	0x00520052,
208*4882a593Smuzhiyun 	0x00550055,
209*4882a593Smuzhiyun 	0x00500050,
210*4882a593Smuzhiyun 	0x00000000,
211*4882a593Smuzhiyun 	0x00600020,
212*4882a593Smuzhiyun 	0x40011080,
213*4882a593Smuzhiyun 	0x08102040,
214*4882a593Smuzhiyun 	0x0,
215*4882a593Smuzhiyun 	0x0,
216*4882a593Smuzhiyun 	0x0,
217*4882a593Smuzhiyun 	0x0,
218*4882a593Smuzhiyun 	0x0,
219*4882a593Smuzhiyun 	0x0,
220*4882a593Smuzhiyun 	0x0,
221*4882a593Smuzhiyun 	0x0,
222*4882a593Smuzhiyun 	0x0,
223*4882a593Smuzhiyun 	0x0
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun 
emif_get_reg_dump(u32 emif_nr,const struct emif_regs ** regs)226*4882a593Smuzhiyun void emif_get_reg_dump(u32 emif_nr, const struct emif_regs **regs)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	switch (emif_nr) {
229*4882a593Smuzhiyun 	case 1:
230*4882a593Smuzhiyun 		*regs = &beagle_x15_emif1_ddr3_532mhz_emif_regs;
231*4882a593Smuzhiyun 		break;
232*4882a593Smuzhiyun 	case 2:
233*4882a593Smuzhiyun 		*regs = &beagle_x15_emif2_ddr3_532mhz_emif_regs;
234*4882a593Smuzhiyun 		break;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
emif_get_ext_phy_ctrl_const_regs(u32 emif_nr,const u32 ** regs,u32 * size)238*4882a593Smuzhiyun void emif_get_ext_phy_ctrl_const_regs(u32 emif_nr, const u32 **regs, u32 *size)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	switch (emif_nr) {
241*4882a593Smuzhiyun 	case 1:
242*4882a593Smuzhiyun 		*regs = beagle_x15_emif1_ddr3_ext_phy_ctrl_const_regs;
243*4882a593Smuzhiyun 		*size = ARRAY_SIZE(beagle_x15_emif1_ddr3_ext_phy_ctrl_const_regs);
244*4882a593Smuzhiyun 		break;
245*4882a593Smuzhiyun 	case 2:
246*4882a593Smuzhiyun 		*regs = beagle_x15_emif2_ddr3_ext_phy_ctrl_const_regs;
247*4882a593Smuzhiyun 		*size = ARRAY_SIZE(beagle_x15_emif2_ddr3_ext_phy_ctrl_const_regs);
248*4882a593Smuzhiyun 		break;
249*4882a593Smuzhiyun 	}
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun struct vcores_data beagle_x15_volts = {
253*4882a593Smuzhiyun 	.mpu.value[OPP_NOM]	= VDD_MPU_DRA7_NOM,
254*4882a593Smuzhiyun 	.mpu.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_MPU_NOM,
255*4882a593Smuzhiyun 	.mpu.efuse.reg_bits     = DRA752_EFUSE_REGBITS,
256*4882a593Smuzhiyun 	.mpu.addr		= TPS659038_REG_ADDR_SMPS12,
257*4882a593Smuzhiyun 	.mpu.pmic		= &tps659038,
258*4882a593Smuzhiyun 	.mpu.abb_tx_done_mask	= OMAP_ABB_MPU_TXDONE_MASK,
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	.eve.value[OPP_NOM]	= VDD_EVE_DRA7_NOM,
261*4882a593Smuzhiyun 	.eve.value[OPP_OD]	= VDD_EVE_DRA7_OD,
262*4882a593Smuzhiyun 	.eve.value[OPP_HIGH]	= VDD_EVE_DRA7_HIGH,
263*4882a593Smuzhiyun 	.eve.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_DSPEVE_NOM,
264*4882a593Smuzhiyun 	.eve.efuse.reg[OPP_OD]	= STD_FUSE_OPP_VMIN_DSPEVE_OD,
265*4882a593Smuzhiyun 	.eve.efuse.reg[OPP_HIGH]	= STD_FUSE_OPP_VMIN_DSPEVE_HIGH,
266*4882a593Smuzhiyun 	.eve.efuse.reg_bits	= DRA752_EFUSE_REGBITS,
267*4882a593Smuzhiyun 	.eve.addr		= TPS659038_REG_ADDR_SMPS45,
268*4882a593Smuzhiyun 	.eve.pmic		= &tps659038,
269*4882a593Smuzhiyun 	.eve.abb_tx_done_mask	= OMAP_ABB_EVE_TXDONE_MASK,
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	.gpu.value[OPP_NOM]	= VDD_GPU_DRA7_NOM,
272*4882a593Smuzhiyun 	.gpu.value[OPP_OD]	= VDD_GPU_DRA7_OD,
273*4882a593Smuzhiyun 	.gpu.value[OPP_HIGH]	= VDD_GPU_DRA7_HIGH,
274*4882a593Smuzhiyun 	.gpu.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_GPU_NOM,
275*4882a593Smuzhiyun 	.gpu.efuse.reg[OPP_OD]	= STD_FUSE_OPP_VMIN_GPU_OD,
276*4882a593Smuzhiyun 	.gpu.efuse.reg[OPP_HIGH]	= STD_FUSE_OPP_VMIN_GPU_HIGH,
277*4882a593Smuzhiyun 	.gpu.efuse.reg_bits	= DRA752_EFUSE_REGBITS,
278*4882a593Smuzhiyun 	.gpu.addr		= TPS659038_REG_ADDR_SMPS45,
279*4882a593Smuzhiyun 	.gpu.pmic		= &tps659038,
280*4882a593Smuzhiyun 	.gpu.abb_tx_done_mask	= OMAP_ABB_GPU_TXDONE_MASK,
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	.core.value[OPP_NOM]	= VDD_CORE_DRA7_NOM,
283*4882a593Smuzhiyun 	.core.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_CORE_NOM,
284*4882a593Smuzhiyun 	.core.efuse.reg_bits	= DRA752_EFUSE_REGBITS,
285*4882a593Smuzhiyun 	.core.addr		= TPS659038_REG_ADDR_SMPS6,
286*4882a593Smuzhiyun 	.core.pmic		= &tps659038,
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	.iva.value[OPP_NOM]	= VDD_IVA_DRA7_NOM,
289*4882a593Smuzhiyun 	.iva.value[OPP_OD]	= VDD_IVA_DRA7_OD,
290*4882a593Smuzhiyun 	.iva.value[OPP_HIGH]	= VDD_IVA_DRA7_HIGH,
291*4882a593Smuzhiyun 	.iva.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_IVA_NOM,
292*4882a593Smuzhiyun 	.iva.efuse.reg[OPP_OD]	= STD_FUSE_OPP_VMIN_IVA_OD,
293*4882a593Smuzhiyun 	.iva.efuse.reg[OPP_HIGH]	= STD_FUSE_OPP_VMIN_IVA_HIGH,
294*4882a593Smuzhiyun 	.iva.efuse.reg_bits	= DRA752_EFUSE_REGBITS,
295*4882a593Smuzhiyun 	.iva.addr		= TPS659038_REG_ADDR_SMPS45,
296*4882a593Smuzhiyun 	.iva.pmic		= &tps659038,
297*4882a593Smuzhiyun 	.iva.abb_tx_done_mask	= OMAP_ABB_IVA_TXDONE_MASK,
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun struct vcores_data am572x_idk_volts = {
301*4882a593Smuzhiyun 	.mpu.value[OPP_NOM]	= VDD_MPU_DRA7_NOM,
302*4882a593Smuzhiyun 	.mpu.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_MPU_NOM,
303*4882a593Smuzhiyun 	.mpu.efuse.reg_bits     = DRA752_EFUSE_REGBITS,
304*4882a593Smuzhiyun 	.mpu.addr		= TPS659038_REG_ADDR_SMPS12,
305*4882a593Smuzhiyun 	.mpu.pmic		= &tps659038,
306*4882a593Smuzhiyun 	.mpu.abb_tx_done_mask	= OMAP_ABB_MPU_TXDONE_MASK,
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	.eve.value[OPP_NOM]	= VDD_EVE_DRA7_NOM,
309*4882a593Smuzhiyun 	.eve.value[OPP_OD]	= VDD_EVE_DRA7_OD,
310*4882a593Smuzhiyun 	.eve.value[OPP_HIGH]	= VDD_EVE_DRA7_HIGH,
311*4882a593Smuzhiyun 	.eve.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_DSPEVE_NOM,
312*4882a593Smuzhiyun 	.eve.efuse.reg[OPP_OD]	= STD_FUSE_OPP_VMIN_DSPEVE_OD,
313*4882a593Smuzhiyun 	.eve.efuse.reg[OPP_HIGH]	= STD_FUSE_OPP_VMIN_DSPEVE_HIGH,
314*4882a593Smuzhiyun 	.eve.efuse.reg_bits	= DRA752_EFUSE_REGBITS,
315*4882a593Smuzhiyun 	.eve.addr		= TPS659038_REG_ADDR_SMPS45,
316*4882a593Smuzhiyun 	.eve.pmic		= &tps659038,
317*4882a593Smuzhiyun 	.eve.abb_tx_done_mask	= OMAP_ABB_EVE_TXDONE_MASK,
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	.gpu.value[OPP_NOM]	= VDD_GPU_DRA7_NOM,
320*4882a593Smuzhiyun 	.gpu.value[OPP_OD]	= VDD_GPU_DRA7_OD,
321*4882a593Smuzhiyun 	.gpu.value[OPP_HIGH]	= VDD_GPU_DRA7_HIGH,
322*4882a593Smuzhiyun 	.gpu.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_GPU_NOM,
323*4882a593Smuzhiyun 	.gpu.efuse.reg[OPP_OD]	= STD_FUSE_OPP_VMIN_GPU_OD,
324*4882a593Smuzhiyun 	.gpu.efuse.reg[OPP_HIGH]	= STD_FUSE_OPP_VMIN_GPU_HIGH,
325*4882a593Smuzhiyun 	.gpu.efuse.reg_bits	= DRA752_EFUSE_REGBITS,
326*4882a593Smuzhiyun 	.gpu.addr		= TPS659038_REG_ADDR_SMPS6,
327*4882a593Smuzhiyun 	.gpu.pmic		= &tps659038,
328*4882a593Smuzhiyun 	.gpu.abb_tx_done_mask	= OMAP_ABB_GPU_TXDONE_MASK,
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	.core.value[OPP_NOM]	= VDD_CORE_DRA7_NOM,
331*4882a593Smuzhiyun 	.core.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_CORE_NOM,
332*4882a593Smuzhiyun 	.core.efuse.reg_bits	= DRA752_EFUSE_REGBITS,
333*4882a593Smuzhiyun 	.core.addr		= TPS659038_REG_ADDR_SMPS7,
334*4882a593Smuzhiyun 	.core.pmic		= &tps659038,
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	.iva.value[OPP_NOM]	= VDD_IVA_DRA7_NOM,
337*4882a593Smuzhiyun 	.iva.value[OPP_OD]	= VDD_IVA_DRA7_OD,
338*4882a593Smuzhiyun 	.iva.value[OPP_HIGH]	= VDD_IVA_DRA7_HIGH,
339*4882a593Smuzhiyun 	.iva.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_IVA_NOM,
340*4882a593Smuzhiyun 	.iva.efuse.reg[OPP_OD]	= STD_FUSE_OPP_VMIN_IVA_OD,
341*4882a593Smuzhiyun 	.iva.efuse.reg[OPP_HIGH]	= STD_FUSE_OPP_VMIN_IVA_HIGH,
342*4882a593Smuzhiyun 	.iva.efuse.reg_bits	= DRA752_EFUSE_REGBITS,
343*4882a593Smuzhiyun 	.iva.addr		= TPS659038_REG_ADDR_SMPS8,
344*4882a593Smuzhiyun 	.iva.pmic		= &tps659038,
345*4882a593Smuzhiyun 	.iva.abb_tx_done_mask	= OMAP_ABB_IVA_TXDONE_MASK,
346*4882a593Smuzhiyun };
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun struct vcores_data am571x_idk_volts = {
349*4882a593Smuzhiyun 	.mpu.value[OPP_NOM]	= VDD_MPU_DRA7_NOM,
350*4882a593Smuzhiyun 	.mpu.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_MPU_NOM,
351*4882a593Smuzhiyun 	.mpu.efuse.reg_bits     = DRA752_EFUSE_REGBITS,
352*4882a593Smuzhiyun 	.mpu.addr		= TPS659038_REG_ADDR_SMPS12,
353*4882a593Smuzhiyun 	.mpu.pmic		= &tps659038,
354*4882a593Smuzhiyun 	.mpu.abb_tx_done_mask = OMAP_ABB_MPU_TXDONE_MASK,
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	.eve.value[OPP_NOM]	= VDD_EVE_DRA7_NOM,
357*4882a593Smuzhiyun 	.eve.value[OPP_OD]	= VDD_EVE_DRA7_OD,
358*4882a593Smuzhiyun 	.eve.value[OPP_HIGH]	= VDD_EVE_DRA7_HIGH,
359*4882a593Smuzhiyun 	.eve.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_DSPEVE_NOM,
360*4882a593Smuzhiyun 	.eve.efuse.reg[OPP_OD]	= STD_FUSE_OPP_VMIN_DSPEVE_OD,
361*4882a593Smuzhiyun 	.eve.efuse.reg[OPP_HIGH]	= STD_FUSE_OPP_VMIN_DSPEVE_HIGH,
362*4882a593Smuzhiyun 	.eve.efuse.reg_bits	= DRA752_EFUSE_REGBITS,
363*4882a593Smuzhiyun 	.eve.addr		= TPS659038_REG_ADDR_SMPS45,
364*4882a593Smuzhiyun 	.eve.pmic		= &tps659038,
365*4882a593Smuzhiyun 	.eve.abb_tx_done_mask	= OMAP_ABB_EVE_TXDONE_MASK,
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	.gpu.value[OPP_NOM]	= VDD_GPU_DRA7_NOM,
368*4882a593Smuzhiyun 	.gpu.value[OPP_OD]	= VDD_GPU_DRA7_OD,
369*4882a593Smuzhiyun 	.gpu.value[OPP_HIGH]	= VDD_GPU_DRA7_HIGH,
370*4882a593Smuzhiyun 	.gpu.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_GPU_NOM,
371*4882a593Smuzhiyun 	.gpu.efuse.reg[OPP_OD]	= STD_FUSE_OPP_VMIN_GPU_OD,
372*4882a593Smuzhiyun 	.gpu.efuse.reg[OPP_HIGH]	= STD_FUSE_OPP_VMIN_GPU_HIGH,
373*4882a593Smuzhiyun 	.gpu.efuse.reg_bits	= DRA752_EFUSE_REGBITS,
374*4882a593Smuzhiyun 	.gpu.addr		= TPS659038_REG_ADDR_SMPS6,
375*4882a593Smuzhiyun 	.gpu.pmic		= &tps659038,
376*4882a593Smuzhiyun 	.gpu.abb_tx_done_mask	= OMAP_ABB_GPU_TXDONE_MASK,
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	.core.value[OPP_NOM]	= VDD_CORE_DRA7_NOM,
379*4882a593Smuzhiyun 	.core.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_CORE_NOM,
380*4882a593Smuzhiyun 	.core.efuse.reg_bits	= DRA752_EFUSE_REGBITS,
381*4882a593Smuzhiyun 	.core.addr		= TPS659038_REG_ADDR_SMPS7,
382*4882a593Smuzhiyun 	.core.pmic		= &tps659038,
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	.iva.value[OPP_NOM]	= VDD_IVA_DRA7_NOM,
385*4882a593Smuzhiyun 	.iva.value[OPP_OD]	= VDD_IVA_DRA7_OD,
386*4882a593Smuzhiyun 	.iva.value[OPP_HIGH]	= VDD_IVA_DRA7_HIGH,
387*4882a593Smuzhiyun 	.iva.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_IVA_NOM,
388*4882a593Smuzhiyun 	.iva.efuse.reg[OPP_OD]	= STD_FUSE_OPP_VMIN_IVA_OD,
389*4882a593Smuzhiyun 	.iva.efuse.reg[OPP_HIGH]	= STD_FUSE_OPP_VMIN_IVA_HIGH,
390*4882a593Smuzhiyun 	.iva.efuse.reg_bits	= DRA752_EFUSE_REGBITS,
391*4882a593Smuzhiyun 	.iva.addr		= TPS659038_REG_ADDR_SMPS45,
392*4882a593Smuzhiyun 	.iva.pmic		= &tps659038,
393*4882a593Smuzhiyun 	.iva.abb_tx_done_mask	= OMAP_ABB_IVA_TXDONE_MASK,
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun 
get_voltrail_opp(int rail_offset)396*4882a593Smuzhiyun int get_voltrail_opp(int rail_offset)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun 	int opp;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	switch (rail_offset) {
401*4882a593Smuzhiyun 	case VOLT_MPU:
402*4882a593Smuzhiyun 		opp = DRA7_MPU_OPP;
403*4882a593Smuzhiyun 		break;
404*4882a593Smuzhiyun 	case VOLT_CORE:
405*4882a593Smuzhiyun 		opp = DRA7_CORE_OPP;
406*4882a593Smuzhiyun 		break;
407*4882a593Smuzhiyun 	case VOLT_GPU:
408*4882a593Smuzhiyun 		opp = DRA7_GPU_OPP;
409*4882a593Smuzhiyun 		break;
410*4882a593Smuzhiyun 	case VOLT_EVE:
411*4882a593Smuzhiyun 		opp = DRA7_DSPEVE_OPP;
412*4882a593Smuzhiyun 		break;
413*4882a593Smuzhiyun 	case VOLT_IVA:
414*4882a593Smuzhiyun 		opp = DRA7_IVA_OPP;
415*4882a593Smuzhiyun 		break;
416*4882a593Smuzhiyun 	default:
417*4882a593Smuzhiyun 		opp = OPP_NOM;
418*4882a593Smuzhiyun 	}
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	return opp;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
425*4882a593Smuzhiyun /* No env to setup for SPL */
setup_board_eeprom_env(void)426*4882a593Smuzhiyun static inline void setup_board_eeprom_env(void) { }
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun /* Override function to read eeprom information */
do_board_detect(void)429*4882a593Smuzhiyun void do_board_detect(void)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun 	int rc;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	rc = ti_i2c_eeprom_am_get(CONFIG_EEPROM_BUS_ADDRESS,
434*4882a593Smuzhiyun 				  CONFIG_EEPROM_CHIP_ADDRESS);
435*4882a593Smuzhiyun 	if (rc)
436*4882a593Smuzhiyun 		printf("ti_i2c_eeprom_init failed %d\n", rc);
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun #else	/* CONFIG_SPL_BUILD */
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun /* Override function to read eeprom information: actual i2c read done by SPL*/
do_board_detect(void)442*4882a593Smuzhiyun void do_board_detect(void)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	char *bname = NULL;
445*4882a593Smuzhiyun 	int rc;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	rc = ti_i2c_eeprom_am_get(CONFIG_EEPROM_BUS_ADDRESS,
448*4882a593Smuzhiyun 				  CONFIG_EEPROM_CHIP_ADDRESS);
449*4882a593Smuzhiyun 	if (rc)
450*4882a593Smuzhiyun 		printf("ti_i2c_eeprom_init failed %d\n", rc);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	if (board_is_x15())
453*4882a593Smuzhiyun 		bname = "BeagleBoard X15";
454*4882a593Smuzhiyun 	else if (board_is_am572x_evm())
455*4882a593Smuzhiyun 		bname = "AM572x EVM";
456*4882a593Smuzhiyun 	else if (board_is_am572x_idk())
457*4882a593Smuzhiyun 		bname = "AM572x IDK";
458*4882a593Smuzhiyun 	else if (board_is_am571x_idk())
459*4882a593Smuzhiyun 		bname = "AM571x IDK";
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	if (bname)
462*4882a593Smuzhiyun 		snprintf(sysinfo.board_string, SYSINFO_BOARD_NAME_MAX_LEN,
463*4882a593Smuzhiyun 			 "Board: %s REV %s\n", bname, board_ti_get_rev());
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun 
setup_board_eeprom_env(void)466*4882a593Smuzhiyun static void setup_board_eeprom_env(void)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun 	char *name = "beagle_x15";
469*4882a593Smuzhiyun 	int rc;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	rc = ti_i2c_eeprom_am_get(CONFIG_EEPROM_BUS_ADDRESS,
472*4882a593Smuzhiyun 				  CONFIG_EEPROM_CHIP_ADDRESS);
473*4882a593Smuzhiyun 	if (rc)
474*4882a593Smuzhiyun 		goto invalid_eeprom;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	if (board_is_x15()) {
477*4882a593Smuzhiyun 		if (board_is_x15_revb1())
478*4882a593Smuzhiyun 			name = "beagle_x15_revb1";
479*4882a593Smuzhiyun 		else if (board_is_x15_revc())
480*4882a593Smuzhiyun 			name = "beagle_x15_revc";
481*4882a593Smuzhiyun 		else
482*4882a593Smuzhiyun 			name = "beagle_x15";
483*4882a593Smuzhiyun 	} else if (board_is_am572x_evm()) {
484*4882a593Smuzhiyun 		if (board_is_am572x_evm_reva3())
485*4882a593Smuzhiyun 			name = "am57xx_evm_reva3";
486*4882a593Smuzhiyun 		else
487*4882a593Smuzhiyun 			name = "am57xx_evm";
488*4882a593Smuzhiyun 	} else if (board_is_am572x_idk()) {
489*4882a593Smuzhiyun 		name = "am572x_idk";
490*4882a593Smuzhiyun 	} else if (board_is_am571x_idk()) {
491*4882a593Smuzhiyun 		name = "am571x_idk";
492*4882a593Smuzhiyun 	} else {
493*4882a593Smuzhiyun 		printf("Unidentified board claims %s in eeprom header\n",
494*4882a593Smuzhiyun 		       board_ti_get_name());
495*4882a593Smuzhiyun 	}
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun invalid_eeprom:
498*4882a593Smuzhiyun 	set_board_info_env(name);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun #endif	/* CONFIG_SPL_BUILD */
502*4882a593Smuzhiyun 
vcores_init(void)503*4882a593Smuzhiyun void vcores_init(void)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun 	if (board_is_am572x_idk())
506*4882a593Smuzhiyun 		*omap_vcores = &am572x_idk_volts;
507*4882a593Smuzhiyun 	else if (board_is_am571x_idk())
508*4882a593Smuzhiyun 		*omap_vcores = &am571x_idk_volts;
509*4882a593Smuzhiyun 	else
510*4882a593Smuzhiyun 		*omap_vcores = &beagle_x15_volts;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun 
hw_data_init(void)513*4882a593Smuzhiyun void hw_data_init(void)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun 	*prcm = &dra7xx_prcm;
516*4882a593Smuzhiyun 	*dplls_data = &dra7xx_dplls;
517*4882a593Smuzhiyun 	*ctrl = &dra7xx_ctrl;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun 
am571x_idk_needs_lcd(void)520*4882a593Smuzhiyun bool am571x_idk_needs_lcd(void)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun 	bool needs_lcd;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	gpio_request(GPIO_ETH_LCD, "nLCD_Detect");
525*4882a593Smuzhiyun 	if (gpio_get_value(GPIO_ETH_LCD))
526*4882a593Smuzhiyun 		needs_lcd = false;
527*4882a593Smuzhiyun 	else
528*4882a593Smuzhiyun 		needs_lcd = true;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	gpio_free(GPIO_ETH_LCD);
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	return needs_lcd;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
board_init(void)535*4882a593Smuzhiyun int board_init(void)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	gpmc_init();
538*4882a593Smuzhiyun 	gd->bd->bi_boot_params = (CONFIG_SYS_SDRAM_BASE + 0x100);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	return 0;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun 
am57x_idk_lcd_detect(void)543*4882a593Smuzhiyun void am57x_idk_lcd_detect(void)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun 	int r = -ENODEV;
546*4882a593Smuzhiyun 	char *idk_lcd = "no";
547*4882a593Smuzhiyun 	uint8_t buf = 0;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	/* Only valid for IDKs */
550*4882a593Smuzhiyun 	if (board_is_x15() || board_is_am572x_evm())
551*4882a593Smuzhiyun 		return;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	/* Only AM571x IDK has gpio control detect.. so check that */
554*4882a593Smuzhiyun 	if (board_is_am571x_idk() && !am571x_idk_needs_lcd())
555*4882a593Smuzhiyun 		goto out;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	r = i2c_set_bus_num(OSD_TS_FT_BUS_ADDRESS);
558*4882a593Smuzhiyun 	if (r) {
559*4882a593Smuzhiyun 		printf("%s: Failed to set bus address to %d: %d\n",
560*4882a593Smuzhiyun 		       __func__, OSD_TS_FT_BUS_ADDRESS, r);
561*4882a593Smuzhiyun 		goto out;
562*4882a593Smuzhiyun 	}
563*4882a593Smuzhiyun 	r = i2c_probe(OSD_TS_FT_CHIP_ADDRESS);
564*4882a593Smuzhiyun 	if (r) {
565*4882a593Smuzhiyun 		/* AM572x IDK has no explicit settings for optional LCD kit */
566*4882a593Smuzhiyun 		if (board_is_am571x_idk()) {
567*4882a593Smuzhiyun 			printf("%s: Touch screen detect failed: %d!\n",
568*4882a593Smuzhiyun 			       __func__, r);
569*4882a593Smuzhiyun 		}
570*4882a593Smuzhiyun 		goto out;
571*4882a593Smuzhiyun 	}
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	/* Read FT ID */
574*4882a593Smuzhiyun 	r = i2c_read(OSD_TS_FT_CHIP_ADDRESS, OSD_TS_FT_REG_ID, 1, &buf, 1);
575*4882a593Smuzhiyun 	if (r) {
576*4882a593Smuzhiyun 		printf("%s: Touch screen ID read %d:0x%02x[0x%02x] failed:%d\n",
577*4882a593Smuzhiyun 		       __func__, OSD_TS_FT_BUS_ADDRESS, OSD_TS_FT_CHIP_ADDRESS,
578*4882a593Smuzhiyun 		       OSD_TS_FT_REG_ID, r);
579*4882a593Smuzhiyun 		goto out;
580*4882a593Smuzhiyun 	}
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	switch (buf) {
583*4882a593Smuzhiyun 	case OSD_TS_FT_ID_5606:
584*4882a593Smuzhiyun 		idk_lcd = "osd101t2045";
585*4882a593Smuzhiyun 		break;
586*4882a593Smuzhiyun 	case OSD_TS_FT_ID_5x46:
587*4882a593Smuzhiyun 		idk_lcd = "osd101t2587";
588*4882a593Smuzhiyun 		break;
589*4882a593Smuzhiyun 	default:
590*4882a593Smuzhiyun 		printf("%s: Unidentifed Touch screen ID 0x%02x\n",
591*4882a593Smuzhiyun 		       __func__, buf);
592*4882a593Smuzhiyun 		/* we will let default be "no lcd" */
593*4882a593Smuzhiyun 	}
594*4882a593Smuzhiyun out:
595*4882a593Smuzhiyun 	env_set("idk_lcd", idk_lcd);
596*4882a593Smuzhiyun 	return;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
board_late_init(void)599*4882a593Smuzhiyun int board_late_init(void)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun 	setup_board_eeprom_env();
602*4882a593Smuzhiyun 	u8 val;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	/*
605*4882a593Smuzhiyun 	 * DEV_CTRL.DEV_ON = 1 please - else palmas switches off in 8 seconds
606*4882a593Smuzhiyun 	 * This is the POWERHOLD-in-Low behavior.
607*4882a593Smuzhiyun 	 */
608*4882a593Smuzhiyun 	palmas_i2c_write_u8(TPS65903X_CHIP_P1, 0xA0, 0x1);
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	/*
611*4882a593Smuzhiyun 	 * Default FIT boot on HS devices. Non FIT images are not allowed
612*4882a593Smuzhiyun 	 * on HS devices.
613*4882a593Smuzhiyun 	 */
614*4882a593Smuzhiyun 	if (get_device_type() == HS_DEVICE)
615*4882a593Smuzhiyun 		env_set("boot_fit", "1");
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	/*
618*4882a593Smuzhiyun 	 * Set the GPIO7 Pad to POWERHOLD. This has higher priority
619*4882a593Smuzhiyun 	 * over DEV_CTRL.DEV_ON bit. This can be reset in case of
620*4882a593Smuzhiyun 	 * PMIC Power off. So to be on the safer side set it back
621*4882a593Smuzhiyun 	 * to POWERHOLD mode irrespective of the current state.
622*4882a593Smuzhiyun 	 */
623*4882a593Smuzhiyun 	palmas_i2c_read_u8(TPS65903X_CHIP_P1, TPS65903X_PRIMARY_SECONDARY_PAD2,
624*4882a593Smuzhiyun 			   &val);
625*4882a593Smuzhiyun 	val = val | TPS65903X_PAD2_POWERHOLD_MASK;
626*4882a593Smuzhiyun 	palmas_i2c_write_u8(TPS65903X_CHIP_P1, TPS65903X_PRIMARY_SECONDARY_PAD2,
627*4882a593Smuzhiyun 			    val);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	omap_die_id_serial();
630*4882a593Smuzhiyun 	omap_set_fastboot_vars();
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	am57x_idk_lcd_detect();
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD)
635*4882a593Smuzhiyun 	board_ti_set_ethaddr(2);
636*4882a593Smuzhiyun #endif
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	return 0;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun 
set_muxconf_regs(void)641*4882a593Smuzhiyun void set_muxconf_regs(void)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun 	do_set_mux32((*ctrl)->control_padconf_core_base,
644*4882a593Smuzhiyun 		     early_padconf, ARRAY_SIZE(early_padconf));
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun #ifdef CONFIG_IODELAY_RECALIBRATION
recalibrate_iodelay(void)648*4882a593Smuzhiyun void recalibrate_iodelay(void)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun 	const struct pad_conf_entry *pconf;
651*4882a593Smuzhiyun 	const struct iodelay_cfg_entry *iod, *delta_iod;
652*4882a593Smuzhiyun 	int pconf_sz, iod_sz, delta_iod_sz = 0;
653*4882a593Smuzhiyun 	int ret;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	if (board_is_am572x_idk()) {
656*4882a593Smuzhiyun 		pconf = core_padconf_array_essential_am572x_idk;
657*4882a593Smuzhiyun 		pconf_sz = ARRAY_SIZE(core_padconf_array_essential_am572x_idk);
658*4882a593Smuzhiyun 		iod = iodelay_cfg_array_am572x_idk;
659*4882a593Smuzhiyun 		iod_sz = ARRAY_SIZE(iodelay_cfg_array_am572x_idk);
660*4882a593Smuzhiyun 	} else if (board_is_am571x_idk()) {
661*4882a593Smuzhiyun 		pconf = core_padconf_array_essential_am571x_idk;
662*4882a593Smuzhiyun 		pconf_sz = ARRAY_SIZE(core_padconf_array_essential_am571x_idk);
663*4882a593Smuzhiyun 		iod = iodelay_cfg_array_am571x_idk;
664*4882a593Smuzhiyun 		iod_sz = ARRAY_SIZE(iodelay_cfg_array_am571x_idk);
665*4882a593Smuzhiyun 	} else {
666*4882a593Smuzhiyun 		/* Common for X15/GPEVM */
667*4882a593Smuzhiyun 		pconf = core_padconf_array_essential_x15;
668*4882a593Smuzhiyun 		pconf_sz = ARRAY_SIZE(core_padconf_array_essential_x15);
669*4882a593Smuzhiyun 		/* There never was an SR1.0 X15.. So.. */
670*4882a593Smuzhiyun 		if (omap_revision() == DRA752_ES1_1) {
671*4882a593Smuzhiyun 			iod = iodelay_cfg_array_x15_sr1_1;
672*4882a593Smuzhiyun 			iod_sz = ARRAY_SIZE(iodelay_cfg_array_x15_sr1_1);
673*4882a593Smuzhiyun 		} else {
674*4882a593Smuzhiyun 			/* Since full production should switch to SR2.0  */
675*4882a593Smuzhiyun 			iod = iodelay_cfg_array_x15_sr2_0;
676*4882a593Smuzhiyun 			iod_sz = ARRAY_SIZE(iodelay_cfg_array_x15_sr2_0);
677*4882a593Smuzhiyun 		}
678*4882a593Smuzhiyun 	}
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	/* Setup I/O isolation */
681*4882a593Smuzhiyun 	ret = __recalibrate_iodelay_start();
682*4882a593Smuzhiyun 	if (ret)
683*4882a593Smuzhiyun 		goto err;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	/* Do the muxing here */
686*4882a593Smuzhiyun 	do_set_mux32((*ctrl)->control_padconf_core_base, pconf, pconf_sz);
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	/* Now do the weird minor deltas that should be safe */
689*4882a593Smuzhiyun 	if (board_is_x15() || board_is_am572x_evm()) {
690*4882a593Smuzhiyun 		if (board_is_x15_revb1() || board_is_am572x_evm_reva3() ||
691*4882a593Smuzhiyun 		    board_is_x15_revc()) {
692*4882a593Smuzhiyun 			pconf = core_padconf_array_delta_x15_sr2_0;
693*4882a593Smuzhiyun 			pconf_sz = ARRAY_SIZE(core_padconf_array_delta_x15_sr2_0);
694*4882a593Smuzhiyun 		} else {
695*4882a593Smuzhiyun 			pconf = core_padconf_array_delta_x15_sr1_1;
696*4882a593Smuzhiyun 			pconf_sz = ARRAY_SIZE(core_padconf_array_delta_x15_sr1_1);
697*4882a593Smuzhiyun 		}
698*4882a593Smuzhiyun 		do_set_mux32((*ctrl)->control_padconf_core_base, pconf, pconf_sz);
699*4882a593Smuzhiyun 	}
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	if (board_is_am571x_idk()) {
702*4882a593Smuzhiyun 		if (am571x_idk_needs_lcd()) {
703*4882a593Smuzhiyun 			pconf = core_padconf_array_vout_am571x_idk;
704*4882a593Smuzhiyun 			pconf_sz = ARRAY_SIZE(core_padconf_array_vout_am571x_idk);
705*4882a593Smuzhiyun 			delta_iod = iodelay_cfg_array_am571x_idk_4port;
706*4882a593Smuzhiyun 			delta_iod_sz = ARRAY_SIZE(iodelay_cfg_array_am571x_idk_4port);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 		} else {
709*4882a593Smuzhiyun 			pconf = core_padconf_array_icss1eth_am571x_idk;
710*4882a593Smuzhiyun 			pconf_sz = ARRAY_SIZE(core_padconf_array_icss1eth_am571x_idk);
711*4882a593Smuzhiyun 		}
712*4882a593Smuzhiyun 		do_set_mux32((*ctrl)->control_padconf_core_base, pconf, pconf_sz);
713*4882a593Smuzhiyun 	}
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	/* Setup IOdelay configuration */
716*4882a593Smuzhiyun 	ret = do_set_iodelay((*ctrl)->iodelay_config_base, iod, iod_sz);
717*4882a593Smuzhiyun 	if (delta_iod_sz)
718*4882a593Smuzhiyun 		ret = do_set_iodelay((*ctrl)->iodelay_config_base, delta_iod,
719*4882a593Smuzhiyun 				     delta_iod_sz);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun err:
722*4882a593Smuzhiyun 	/* Closeup.. remove isolation */
723*4882a593Smuzhiyun 	__recalibrate_iodelay_end(ret);
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun #endif
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun #if defined(CONFIG_MMC)
board_mmc_init(bd_t * bis)728*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun 	omap_mmc_init(0, 0, 0, -1, -1);
731*4882a593Smuzhiyun 	omap_mmc_init(1, 0, 0, -1, -1);
732*4882a593Smuzhiyun 	return 0;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun #endif
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_OS_BOOT)
spl_start_uboot(void)737*4882a593Smuzhiyun int spl_start_uboot(void)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun 	/* break into full u-boot on 'c' */
740*4882a593Smuzhiyun 	if (serial_tstc() && serial_getc() == 'c')
741*4882a593Smuzhiyun 		return 1;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun #ifdef CONFIG_SPL_ENV_SUPPORT
744*4882a593Smuzhiyun 	env_init();
745*4882a593Smuzhiyun 	env_load();
746*4882a593Smuzhiyun 	if (env_get_yesno("boot_os") != 1)
747*4882a593Smuzhiyun 		return 1;
748*4882a593Smuzhiyun #endif
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	return 0;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun #endif
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun #ifdef CONFIG_USB_DWC3
755*4882a593Smuzhiyun static struct dwc3_device usb_otg_ss2 = {
756*4882a593Smuzhiyun 	.maximum_speed = USB_SPEED_HIGH,
757*4882a593Smuzhiyun 	.base = DRA7_USB_OTG_SS2_BASE,
758*4882a593Smuzhiyun 	.tx_fifo_resize = false,
759*4882a593Smuzhiyun 	.index = 1,
760*4882a593Smuzhiyun };
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun static struct dwc3_omap_device usb_otg_ss2_glue = {
763*4882a593Smuzhiyun 	.base = (void *)DRA7_USB_OTG_SS2_GLUE_BASE,
764*4882a593Smuzhiyun 	.utmi_mode = DWC3_OMAP_UTMI_MODE_SW,
765*4882a593Smuzhiyun 	.index = 1,
766*4882a593Smuzhiyun };
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun static struct ti_usb_phy_device usb_phy2_device = {
769*4882a593Smuzhiyun 	.usb2_phy_power = (void *)DRA7_USB2_PHY2_POWER,
770*4882a593Smuzhiyun 	.index = 1,
771*4882a593Smuzhiyun };
772*4882a593Smuzhiyun 
usb_gadget_handle_interrupts(int index)773*4882a593Smuzhiyun int usb_gadget_handle_interrupts(int index)
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun 	u32 status;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	status = dwc3_omap_uboot_interrupt_status(index);
778*4882a593Smuzhiyun 	if (status)
779*4882a593Smuzhiyun 		dwc3_uboot_handle_interrupt(index);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	return 0;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun #endif /* CONFIG_USB_DWC3 */
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun #if defined(CONFIG_USB_DWC3) || defined(CONFIG_USB_XHCI_OMAP)
board_usb_init(int index,enum usb_init_type init)786*4882a593Smuzhiyun int board_usb_init(int index, enum usb_init_type init)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun 	enable_usb_clocks(index);
789*4882a593Smuzhiyun 	switch (index) {
790*4882a593Smuzhiyun 	case 0:
791*4882a593Smuzhiyun 		if (init == USB_INIT_DEVICE) {
792*4882a593Smuzhiyun 			printf("port %d can't be used as device\n", index);
793*4882a593Smuzhiyun 			disable_usb_clocks(index);
794*4882a593Smuzhiyun 			return -EINVAL;
795*4882a593Smuzhiyun 		}
796*4882a593Smuzhiyun 		break;
797*4882a593Smuzhiyun 	case 1:
798*4882a593Smuzhiyun 		if (init == USB_INIT_DEVICE) {
799*4882a593Smuzhiyun #ifdef CONFIG_USB_DWC3
800*4882a593Smuzhiyun 			usb_otg_ss2.dr_mode = USB_DR_MODE_PERIPHERAL;
801*4882a593Smuzhiyun 			usb_otg_ss2_glue.vbus_id_status = OMAP_DWC3_VBUS_VALID;
802*4882a593Smuzhiyun 			ti_usb_phy_uboot_init(&usb_phy2_device);
803*4882a593Smuzhiyun 			dwc3_omap_uboot_init(&usb_otg_ss2_glue);
804*4882a593Smuzhiyun 			dwc3_uboot_init(&usb_otg_ss2);
805*4882a593Smuzhiyun #endif
806*4882a593Smuzhiyun 		} else {
807*4882a593Smuzhiyun 			printf("port %d can't be used as host\n", index);
808*4882a593Smuzhiyun 			disable_usb_clocks(index);
809*4882a593Smuzhiyun 			return -EINVAL;
810*4882a593Smuzhiyun 		}
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 		break;
813*4882a593Smuzhiyun 	default:
814*4882a593Smuzhiyun 		printf("Invalid Controller Index\n");
815*4882a593Smuzhiyun 	}
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	return 0;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun 
board_usb_cleanup(int index,enum usb_init_type init)820*4882a593Smuzhiyun int board_usb_cleanup(int index, enum usb_init_type init)
821*4882a593Smuzhiyun {
822*4882a593Smuzhiyun #ifdef CONFIG_USB_DWC3
823*4882a593Smuzhiyun 	switch (index) {
824*4882a593Smuzhiyun 	case 0:
825*4882a593Smuzhiyun 	case 1:
826*4882a593Smuzhiyun 		if (init == USB_INIT_DEVICE) {
827*4882a593Smuzhiyun 			ti_usb_phy_uboot_exit(index);
828*4882a593Smuzhiyun 			dwc3_uboot_exit(index);
829*4882a593Smuzhiyun 			dwc3_omap_uboot_exit(index);
830*4882a593Smuzhiyun 		}
831*4882a593Smuzhiyun 		break;
832*4882a593Smuzhiyun 	default:
833*4882a593Smuzhiyun 		printf("Invalid Controller Index\n");
834*4882a593Smuzhiyun 	}
835*4882a593Smuzhiyun #endif
836*4882a593Smuzhiyun 	disable_usb_clocks(index);
837*4882a593Smuzhiyun 	return 0;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun #endif /* defined(CONFIG_USB_DWC3) || defined(CONFIG_USB_XHCI_OMAP) */
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_TI_CPSW
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun /* Delay value to add to calibrated value */
844*4882a593Smuzhiyun #define RGMII0_TXCTL_DLY_VAL		((0x3 << 5) + 0x8)
845*4882a593Smuzhiyun #define RGMII0_TXD0_DLY_VAL		((0x3 << 5) + 0x8)
846*4882a593Smuzhiyun #define RGMII0_TXD1_DLY_VAL		((0x3 << 5) + 0x2)
847*4882a593Smuzhiyun #define RGMII0_TXD2_DLY_VAL		((0x4 << 5) + 0x0)
848*4882a593Smuzhiyun #define RGMII0_TXD3_DLY_VAL		((0x4 << 5) + 0x0)
849*4882a593Smuzhiyun #define VIN2A_D13_DLY_VAL		((0x3 << 5) + 0x8)
850*4882a593Smuzhiyun #define VIN2A_D17_DLY_VAL		((0x3 << 5) + 0x8)
851*4882a593Smuzhiyun #define VIN2A_D16_DLY_VAL		((0x3 << 5) + 0x2)
852*4882a593Smuzhiyun #define VIN2A_D15_DLY_VAL		((0x4 << 5) + 0x0)
853*4882a593Smuzhiyun #define VIN2A_D14_DLY_VAL		((0x4 << 5) + 0x0)
854*4882a593Smuzhiyun 
cpsw_control(int enabled)855*4882a593Smuzhiyun static void cpsw_control(int enabled)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun 	/* VTP can be added here */
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun static struct cpsw_slave_data cpsw_slaves[] = {
861*4882a593Smuzhiyun 	{
862*4882a593Smuzhiyun 		.slave_reg_ofs	= 0x208,
863*4882a593Smuzhiyun 		.sliver_reg_ofs	= 0xd80,
864*4882a593Smuzhiyun 		.phy_addr	= 1,
865*4882a593Smuzhiyun 	},
866*4882a593Smuzhiyun 	{
867*4882a593Smuzhiyun 		.slave_reg_ofs	= 0x308,
868*4882a593Smuzhiyun 		.sliver_reg_ofs	= 0xdc0,
869*4882a593Smuzhiyun 		.phy_addr	= 2,
870*4882a593Smuzhiyun 	},
871*4882a593Smuzhiyun };
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun static struct cpsw_platform_data cpsw_data = {
874*4882a593Smuzhiyun 	.mdio_base		= CPSW_MDIO_BASE,
875*4882a593Smuzhiyun 	.cpsw_base		= CPSW_BASE,
876*4882a593Smuzhiyun 	.mdio_div		= 0xff,
877*4882a593Smuzhiyun 	.channels		= 8,
878*4882a593Smuzhiyun 	.cpdma_reg_ofs		= 0x800,
879*4882a593Smuzhiyun 	.slaves			= 1,
880*4882a593Smuzhiyun 	.slave_data		= cpsw_slaves,
881*4882a593Smuzhiyun 	.ale_reg_ofs		= 0xd00,
882*4882a593Smuzhiyun 	.ale_entries		= 1024,
883*4882a593Smuzhiyun 	.host_port_reg_ofs	= 0x108,
884*4882a593Smuzhiyun 	.hw_stats_reg_ofs	= 0x900,
885*4882a593Smuzhiyun 	.bd_ram_ofs		= 0x2000,
886*4882a593Smuzhiyun 	.mac_control		= (1 << 5),
887*4882a593Smuzhiyun 	.control		= cpsw_control,
888*4882a593Smuzhiyun 	.host_port_num		= 0,
889*4882a593Smuzhiyun 	.version		= CPSW_CTRL_VERSION_2,
890*4882a593Smuzhiyun };
891*4882a593Smuzhiyun 
mac_to_u64(u8 mac[6])892*4882a593Smuzhiyun static u64 mac_to_u64(u8 mac[6])
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun 	int i;
895*4882a593Smuzhiyun 	u64 addr = 0;
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	for (i = 0; i < 6; i++) {
898*4882a593Smuzhiyun 		addr <<= 8;
899*4882a593Smuzhiyun 		addr |= mac[i];
900*4882a593Smuzhiyun 	}
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	return addr;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun 
u64_to_mac(u64 addr,u8 mac[6])905*4882a593Smuzhiyun static void u64_to_mac(u64 addr, u8 mac[6])
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun 	mac[5] = addr;
908*4882a593Smuzhiyun 	mac[4] = addr >> 8;
909*4882a593Smuzhiyun 	mac[3] = addr >> 16;
910*4882a593Smuzhiyun 	mac[2] = addr >> 24;
911*4882a593Smuzhiyun 	mac[1] = addr >> 32;
912*4882a593Smuzhiyun 	mac[0] = addr >> 40;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)915*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun 	int ret;
918*4882a593Smuzhiyun 	uint8_t mac_addr[6];
919*4882a593Smuzhiyun 	uint32_t mac_hi, mac_lo;
920*4882a593Smuzhiyun 	uint32_t ctrl_val;
921*4882a593Smuzhiyun 	int i;
922*4882a593Smuzhiyun 	u64 mac1, mac2;
923*4882a593Smuzhiyun 	u8 mac_addr1[6], mac_addr2[6];
924*4882a593Smuzhiyun 	int num_macs;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	/* try reading mac address from efuse */
927*4882a593Smuzhiyun 	mac_lo = readl((*ctrl)->control_core_mac_id_0_lo);
928*4882a593Smuzhiyun 	mac_hi = readl((*ctrl)->control_core_mac_id_0_hi);
929*4882a593Smuzhiyun 	mac_addr[0] = (mac_hi & 0xFF0000) >> 16;
930*4882a593Smuzhiyun 	mac_addr[1] = (mac_hi & 0xFF00) >> 8;
931*4882a593Smuzhiyun 	mac_addr[2] = mac_hi & 0xFF;
932*4882a593Smuzhiyun 	mac_addr[3] = (mac_lo & 0xFF0000) >> 16;
933*4882a593Smuzhiyun 	mac_addr[4] = (mac_lo & 0xFF00) >> 8;
934*4882a593Smuzhiyun 	mac_addr[5] = mac_lo & 0xFF;
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	if (!env_get("ethaddr")) {
937*4882a593Smuzhiyun 		printf("<ethaddr> not set. Validating first E-fuse MAC\n");
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 		if (is_valid_ethaddr(mac_addr))
940*4882a593Smuzhiyun 			eth_env_set_enetaddr("ethaddr", mac_addr);
941*4882a593Smuzhiyun 	}
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	mac_lo = readl((*ctrl)->control_core_mac_id_1_lo);
944*4882a593Smuzhiyun 	mac_hi = readl((*ctrl)->control_core_mac_id_1_hi);
945*4882a593Smuzhiyun 	mac_addr[0] = (mac_hi & 0xFF0000) >> 16;
946*4882a593Smuzhiyun 	mac_addr[1] = (mac_hi & 0xFF00) >> 8;
947*4882a593Smuzhiyun 	mac_addr[2] = mac_hi & 0xFF;
948*4882a593Smuzhiyun 	mac_addr[3] = (mac_lo & 0xFF0000) >> 16;
949*4882a593Smuzhiyun 	mac_addr[4] = (mac_lo & 0xFF00) >> 8;
950*4882a593Smuzhiyun 	mac_addr[5] = mac_lo & 0xFF;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	if (!env_get("eth1addr")) {
953*4882a593Smuzhiyun 		if (is_valid_ethaddr(mac_addr))
954*4882a593Smuzhiyun 			eth_env_set_enetaddr("eth1addr", mac_addr);
955*4882a593Smuzhiyun 	}
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	ctrl_val = readl((*ctrl)->control_core_control_io1) & (~0x33);
958*4882a593Smuzhiyun 	ctrl_val |= 0x22;
959*4882a593Smuzhiyun 	writel(ctrl_val, (*ctrl)->control_core_control_io1);
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	/* The phy address for the AM57xx IDK are different than x15 */
962*4882a593Smuzhiyun 	if (board_is_am572x_idk() || board_is_am571x_idk()) {
963*4882a593Smuzhiyun 		cpsw_data.slave_data[0].phy_addr = 0;
964*4882a593Smuzhiyun 		cpsw_data.slave_data[1].phy_addr = 1;
965*4882a593Smuzhiyun 	}
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	ret = cpsw_register(&cpsw_data);
968*4882a593Smuzhiyun 	if (ret < 0)
969*4882a593Smuzhiyun 		printf("Error %d registering CPSW switch\n", ret);
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	/*
972*4882a593Smuzhiyun 	 * Export any Ethernet MAC addresses from EEPROM.
973*4882a593Smuzhiyun 	 * On AM57xx the 2 MAC addresses define the address range
974*4882a593Smuzhiyun 	 */
975*4882a593Smuzhiyun 	board_ti_get_eth_mac_addr(0, mac_addr1);
976*4882a593Smuzhiyun 	board_ti_get_eth_mac_addr(1, mac_addr2);
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	if (is_valid_ethaddr(mac_addr1) && is_valid_ethaddr(mac_addr2)) {
979*4882a593Smuzhiyun 		mac1 = mac_to_u64(mac_addr1);
980*4882a593Smuzhiyun 		mac2 = mac_to_u64(mac_addr2);
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 		/* must contain an address range */
983*4882a593Smuzhiyun 		num_macs = mac2 - mac1 + 1;
984*4882a593Smuzhiyun 		/* <= 50 to protect against user programming error */
985*4882a593Smuzhiyun 		if (num_macs > 0 && num_macs <= 50) {
986*4882a593Smuzhiyun 			for (i = 0; i < num_macs; i++) {
987*4882a593Smuzhiyun 				u64_to_mac(mac1 + i, mac_addr);
988*4882a593Smuzhiyun 				if (is_valid_ethaddr(mac_addr)) {
989*4882a593Smuzhiyun 					eth_env_set_enetaddr_by_index("eth",
990*4882a593Smuzhiyun 								      i + 2,
991*4882a593Smuzhiyun 								      mac_addr);
992*4882a593Smuzhiyun 				}
993*4882a593Smuzhiyun 			}
994*4882a593Smuzhiyun 		}
995*4882a593Smuzhiyun 	}
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	return ret;
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun #endif
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun #ifdef CONFIG_BOARD_EARLY_INIT_F
1002*4882a593Smuzhiyun /* VTT regulator enable */
vtt_regulator_enable(void)1003*4882a593Smuzhiyun static inline void vtt_regulator_enable(void)
1004*4882a593Smuzhiyun {
1005*4882a593Smuzhiyun 	if (omap_hw_init_context() == OMAP_INIT_CONTEXT_UBOOT_AFTER_SPL)
1006*4882a593Smuzhiyun 		return;
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	gpio_request(GPIO_DDR_VTT_EN, "ddr_vtt_en");
1009*4882a593Smuzhiyun 	gpio_direction_output(GPIO_DDR_VTT_EN, 1);
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun 
board_early_init_f(void)1012*4882a593Smuzhiyun int board_early_init_f(void)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun 	vtt_regulator_enable();
1015*4882a593Smuzhiyun 	return 0;
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun #endif
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)1020*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
1021*4882a593Smuzhiyun {
1022*4882a593Smuzhiyun 	ft_cpu_setup(blob, bd);
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	return 0;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun #endif
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun #ifdef CONFIG_SPL_LOAD_FIT
board_fit_config_name_match(const char * name)1029*4882a593Smuzhiyun int board_fit_config_name_match(const char *name)
1030*4882a593Smuzhiyun {
1031*4882a593Smuzhiyun 	if (board_is_x15()) {
1032*4882a593Smuzhiyun 		if (board_is_x15_revb1()) {
1033*4882a593Smuzhiyun 			if (!strcmp(name, "am57xx-beagle-x15-revb1"))
1034*4882a593Smuzhiyun 				return 0;
1035*4882a593Smuzhiyun 		} else if (!strcmp(name, "am57xx-beagle-x15")) {
1036*4882a593Smuzhiyun 			return 0;
1037*4882a593Smuzhiyun 		}
1038*4882a593Smuzhiyun 	} else if (board_is_am572x_evm() &&
1039*4882a593Smuzhiyun 		   !strcmp(name, "am57xx-beagle-x15")) {
1040*4882a593Smuzhiyun 		return 0;
1041*4882a593Smuzhiyun 	} else if (board_is_am572x_idk() && !strcmp(name, "am572x-idk")) {
1042*4882a593Smuzhiyun 		return 0;
1043*4882a593Smuzhiyun 	} else if (board_is_am571x_idk() && !strcmp(name, "am571x-idk")) {
1044*4882a593Smuzhiyun 		return 0;
1045*4882a593Smuzhiyun 	}
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	return -1;
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun #endif
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun #ifdef CONFIG_TI_SECURE_DEVICE
board_fit_image_post_process(void ** p_image,size_t * p_size)1052*4882a593Smuzhiyun void board_fit_image_post_process(void **p_image, size_t *p_size)
1053*4882a593Smuzhiyun {
1054*4882a593Smuzhiyun 	secure_boot_verify_image(p_image, p_size);
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun 
board_tee_image_process(ulong tee_image,size_t tee_size)1057*4882a593Smuzhiyun void board_tee_image_process(ulong tee_image, size_t tee_size)
1058*4882a593Smuzhiyun {
1059*4882a593Smuzhiyun 	secure_tee_install((u32)tee_image);
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun U_BOOT_FIT_LOADABLE_HANDLER(IH_TYPE_TEE, board_tee_image_process);
1063*4882a593Smuzhiyun #endif
1064