1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * mux.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com/
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
11*4882a593Smuzhiyun #include <asm/arch/mux.h>
12*4882a593Smuzhiyun #include "../common/board_detect.h"
13*4882a593Smuzhiyun #include "board.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun static struct module_pin_mux rmii1_pin_mux[] = {
16*4882a593Smuzhiyun {OFFSET(mii1_txen), MODE(1)}, /* RMII1_TXEN */
17*4882a593Smuzhiyun {OFFSET(mii1_txd1), MODE(1)}, /* RMII1_TD1 */
18*4882a593Smuzhiyun {OFFSET(mii1_txd0), MODE(1)}, /* RMII1_TD0 */
19*4882a593Smuzhiyun {OFFSET(mii1_rxd1), MODE(1) | RXACTIVE}, /* RMII1_RD1 */
20*4882a593Smuzhiyun {OFFSET(mii1_rxd0), MODE(1) | RXACTIVE}, /* RMII1_RD0 */
21*4882a593Smuzhiyun {OFFSET(mii1_rxdv), MODE(1) | RXACTIVE}, /* RMII1_RXDV */
22*4882a593Smuzhiyun {OFFSET(mii1_crs), MODE(1) | RXACTIVE}, /* RMII1_CRS_DV */
23*4882a593Smuzhiyun {OFFSET(mii1_rxerr), MODE(1) | RXACTIVE}, /* RMII1_RXERR */
24*4882a593Smuzhiyun {OFFSET(rmii1_refclk), MODE(0) | RXACTIVE}, /* RMII1_refclk */
25*4882a593Smuzhiyun {-1},
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static struct module_pin_mux rgmii1_pin_mux[] = {
29*4882a593Smuzhiyun {OFFSET(mii1_txen), MODE(2)}, /* RGMII1_TCTL */
30*4882a593Smuzhiyun {OFFSET(mii1_rxdv), MODE(2) | RXACTIVE}, /* RGMII1_RCTL */
31*4882a593Smuzhiyun {OFFSET(mii1_txd3), MODE(2)}, /* RGMII1_TD3 */
32*4882a593Smuzhiyun {OFFSET(mii1_txd2), MODE(2)}, /* RGMII1_TD2 */
33*4882a593Smuzhiyun {OFFSET(mii1_txd1), MODE(2)}, /* RGMII1_TD1 */
34*4882a593Smuzhiyun {OFFSET(mii1_txd0), MODE(2)}, /* RGMII1_TD0 */
35*4882a593Smuzhiyun {OFFSET(mii1_txclk), MODE(2)}, /* RGMII1_TCLK */
36*4882a593Smuzhiyun {OFFSET(mii1_rxclk), MODE(2) | RXACTIVE}, /* RGMII1_RCLK */
37*4882a593Smuzhiyun {OFFSET(mii1_rxd3), MODE(2) | RXACTIVE}, /* RGMII1_RD3 */
38*4882a593Smuzhiyun {OFFSET(mii1_rxd2), MODE(2) | RXACTIVE}, /* RGMII1_RD2 */
39*4882a593Smuzhiyun {OFFSET(mii1_rxd1), MODE(2) | RXACTIVE}, /* RGMII1_RD1 */
40*4882a593Smuzhiyun {OFFSET(mii1_rxd0), MODE(2) | RXACTIVE}, /* RGMII1_RD0 */
41*4882a593Smuzhiyun {-1},
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static struct module_pin_mux mdio_pin_mux[] = {
45*4882a593Smuzhiyun {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN},/* MDIO_DATA */
46*4882a593Smuzhiyun {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
47*4882a593Smuzhiyun {-1},
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun static struct module_pin_mux uart0_pin_mux[] = {
51*4882a593Smuzhiyun {OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE | SLEWCTRL)},
52*4882a593Smuzhiyun {OFFSET(uart0_txd), (MODE(0) | PULLUDDIS | PULLUP_EN | SLEWCTRL)},
53*4882a593Smuzhiyun {-1},
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static struct module_pin_mux mmc0_pin_mux[] = {
57*4882a593Smuzhiyun {OFFSET(mmc0_clk), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* MMC0_CLK */
58*4882a593Smuzhiyun {OFFSET(mmc0_cmd), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* MMC0_CMD */
59*4882a593Smuzhiyun {OFFSET(mmc0_dat0), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* MMC0_DAT0 */
60*4882a593Smuzhiyun {OFFSET(mmc0_dat1), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* MMC0_DAT1 */
61*4882a593Smuzhiyun {OFFSET(mmc0_dat2), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* MMC0_DAT2 */
62*4882a593Smuzhiyun {OFFSET(mmc0_dat3), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* MMC0_DAT3 */
63*4882a593Smuzhiyun {-1},
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun static struct module_pin_mux i2c0_pin_mux[] = {
67*4882a593Smuzhiyun {OFFSET(i2c0_sda), (MODE(0) | PULLUP_EN | RXACTIVE | SLEWCTRL)},
68*4882a593Smuzhiyun {OFFSET(i2c0_scl), (MODE(0) | PULLUP_EN | RXACTIVE | SLEWCTRL)},
69*4882a593Smuzhiyun {-1},
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static struct module_pin_mux gpio5_7_pin_mux[] = {
73*4882a593Smuzhiyun {OFFSET(spi0_cs0), (MODE(7) | PULLUP_EN)}, /* GPIO5_7 */
74*4882a593Smuzhiyun {-1},
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #ifdef CONFIG_NAND
78*4882a593Smuzhiyun static struct module_pin_mux nand_pin_mux[] = {
79*4882a593Smuzhiyun {OFFSET(gpmc_ad0), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD0 */
80*4882a593Smuzhiyun {OFFSET(gpmc_ad1), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD1 */
81*4882a593Smuzhiyun {OFFSET(gpmc_ad2), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD2 */
82*4882a593Smuzhiyun {OFFSET(gpmc_ad3), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD3 */
83*4882a593Smuzhiyun {OFFSET(gpmc_ad4), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD4 */
84*4882a593Smuzhiyun {OFFSET(gpmc_ad5), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD5 */
85*4882a593Smuzhiyun {OFFSET(gpmc_ad6), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD6 */
86*4882a593Smuzhiyun {OFFSET(gpmc_ad7), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD7 */
87*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_BUSWIDTH_16BIT
88*4882a593Smuzhiyun {OFFSET(gpmc_ad8), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD8 */
89*4882a593Smuzhiyun {OFFSET(gpmc_ad9), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD9 */
90*4882a593Smuzhiyun {OFFSET(gpmc_ad10), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD10 */
91*4882a593Smuzhiyun {OFFSET(gpmc_ad11), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD11 */
92*4882a593Smuzhiyun {OFFSET(gpmc_ad12), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD12 */
93*4882a593Smuzhiyun {OFFSET(gpmc_ad13), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD13 */
94*4882a593Smuzhiyun {OFFSET(gpmc_ad14), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD14 */
95*4882a593Smuzhiyun {OFFSET(gpmc_ad15), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* AD15 */
96*4882a593Smuzhiyun #endif
97*4882a593Smuzhiyun {OFFSET(gpmc_wait0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* Wait */
98*4882a593Smuzhiyun {OFFSET(gpmc_wpn), (MODE(7) | PULLUP_EN)}, /* Write Protect */
99*4882a593Smuzhiyun {OFFSET(gpmc_csn0), (MODE(0) | PULLUP_EN)}, /* Chip-Select */
100*4882a593Smuzhiyun {OFFSET(gpmc_wen), (MODE(0) | PULLDOWN_EN)}, /* Write Enable */
101*4882a593Smuzhiyun {OFFSET(gpmc_oen_ren), (MODE(0) | PULLDOWN_EN)}, /* Read Enable */
102*4882a593Smuzhiyun {OFFSET(gpmc_advn_ale), (MODE(0) | PULLDOWN_EN)}, /* Addr Latch Enable*/
103*4882a593Smuzhiyun {OFFSET(gpmc_be0n_cle), (MODE(0) | PULLDOWN_EN)}, /* Byte Enable */
104*4882a593Smuzhiyun {-1},
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun #endif
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static __maybe_unused struct module_pin_mux qspi_pin_mux[] = {
109*4882a593Smuzhiyun {OFFSET(gpmc_csn0), (MODE(3) | PULLUP_EN | RXACTIVE)}, /* QSPI_CS0 */
110*4882a593Smuzhiyun {OFFSET(gpmc_csn3), (MODE(2) | PULLUP_EN | RXACTIVE)}, /* QSPI_CLK */
111*4882a593Smuzhiyun {OFFSET(gpmc_advn_ale), (MODE(3) | PULLUP_EN | RXACTIVE)}, /* QSPI_D0 */
112*4882a593Smuzhiyun {OFFSET(gpmc_oen_ren), (MODE(3) | PULLUP_EN | RXACTIVE)}, /* QSPI_D1 */
113*4882a593Smuzhiyun {OFFSET(gpmc_wen), (MODE(3) | PULLUP_EN | RXACTIVE)}, /* QSPI_D2 */
114*4882a593Smuzhiyun {OFFSET(gpmc_be0n_cle), (MODE(3) | PULLUP_EN | RXACTIVE)}, /* QSPI_D3 */
115*4882a593Smuzhiyun {-1},
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
enable_uart0_pin_mux(void)118*4882a593Smuzhiyun void enable_uart0_pin_mux(void)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun configure_module_pin_mux(uart0_pin_mux);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
enable_board_pin_mux(void)123*4882a593Smuzhiyun void enable_board_pin_mux(void)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun configure_module_pin_mux(mmc0_pin_mux);
126*4882a593Smuzhiyun configure_module_pin_mux(i2c0_pin_mux);
127*4882a593Smuzhiyun configure_module_pin_mux(mdio_pin_mux);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun if (board_is_evm()) {
130*4882a593Smuzhiyun configure_module_pin_mux(gpio5_7_pin_mux);
131*4882a593Smuzhiyun configure_module_pin_mux(rgmii1_pin_mux);
132*4882a593Smuzhiyun #if defined(CONFIG_NAND)
133*4882a593Smuzhiyun configure_module_pin_mux(nand_pin_mux);
134*4882a593Smuzhiyun #endif
135*4882a593Smuzhiyun } else if (board_is_sk() || board_is_idk()) {
136*4882a593Smuzhiyun configure_module_pin_mux(rgmii1_pin_mux);
137*4882a593Smuzhiyun #if defined(CONFIG_NAND)
138*4882a593Smuzhiyun printf("Error: NAND flash not present on this board\n");
139*4882a593Smuzhiyun #endif
140*4882a593Smuzhiyun configure_module_pin_mux(qspi_pin_mux);
141*4882a593Smuzhiyun } else if (board_is_eposevm()) {
142*4882a593Smuzhiyun configure_module_pin_mux(rmii1_pin_mux);
143*4882a593Smuzhiyun #if defined(CONFIG_NAND)
144*4882a593Smuzhiyun configure_module_pin_mux(nand_pin_mux);
145*4882a593Smuzhiyun #else
146*4882a593Smuzhiyun configure_module_pin_mux(qspi_pin_mux);
147*4882a593Smuzhiyun #endif
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
enable_i2c0_pin_mux(void)151*4882a593Smuzhiyun void enable_i2c0_pin_mux(void)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun configure_module_pin_mux(i2c0_pin_mux);
154*4882a593Smuzhiyun }
155